

# Isolated Precision Half-Bridge Driver, 4 A Output ADuM7234

### FEATURES

Isolated high-side and low-side outputs Working Voltage High-side or low-side relative to input: ±350 V peak High-side/low-side differential: 350 V peak 4 A peak output current High frequency operation: 1 MHz maximum High common-mode transient immunity: >25 kV/µs High temperature operation: 105°C Narrow body, 16-lead SOIC Safety and regulatory approvals (pending) UL recognition UL 1577 1000 V rms input-to-output withstand voltage

## APPLICATIONS

Isolated IGBT/MOSFET gate drives Plasma displays Industrial inverters Switching power supplies

### **GENERAL DESCRIPTION**

The ADuM7234<sup>1</sup> is an isolated, half-bridge gate driver that employs the Analog Devices, Inc., *i*Coupler<sup>®</sup> technology to provide independent and isolated high-side and low-side outputs. Combining high speed CMOS and monolithic transformer technology, this isolation component provides outstanding performance characteristics superior to optocoupler-based solutions.

By avoiding the use of LEDs and photodiodes, this *i*Coupler gate drive device is able to provide precision timing characteristics not possible with optocouplers. Furthermore, the reliability and performance stability problems associated with optocoupler LEDs are avoided.

In comparison to gate drivers employing high voltage level translation methodologies, the ADuM7234 offers the benefit of true, galvanic isolation between the input and each output and between each input. Each output may be operated up to  $\pm 350$  V peak relative to the input, thereby supporting low-side switching to negative voltages. The differential voltage between the high side and low side may be as high as 350 V peak.

As a result, the ADuM7234 provides reliable control over the switching characteristics of IGBT/MOSFET configurations over a wide range of positive or negative switching voltages.



## FUNCTIONAL BLOCK DIAGRAM

<sup>1</sup> Protected by U.S. Patents 5,952,849 and 6,291,907.

#### Rev. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# **TABLE OF CONTENTS**

| Features 1                                     |  |
|------------------------------------------------|--|
| Applications1                                  |  |
| General Description 1                          |  |
| Functional Block Diagram 1                     |  |
| Revision History 2                             |  |
| Specifications                                 |  |
| Electrical Characteristics                     |  |
| Package Characteristics 4                      |  |
| Insulation and Safety-Related Specifications 4 |  |
| Recommended Operating Conditions 4             |  |

| Regulatory Information4                     |
|---------------------------------------------|
| Absolute Maximum Ratings5                   |
| ESD Caution5                                |
| Pin Configuration and Function Descriptions |
| Typical Performance Characteristics7        |
|                                             |
| Applications Information8                   |
| Applications Information                    |
| ••                                          |
| Common-Mode Transient Immunity8             |

## **REVISION HISTORY**

| 1/10—Rev. Sp0 to Rev. A            |
|------------------------------------|
| Changes to Table 1                 |
| 1/09—Revision Sp0: Initial Version |

## SPECIFICATIONS

## **ELECTRICAL CHARACTERISTICS**

All voltages are relative to their respective ground. 4.5 V  $\leq$  V<sub>DD1</sub>  $\leq$  5.5 V, 12 V  $\leq$  V<sub>DDA</sub>  $\leq$  18 V, 12 V  $\leq$  V<sub>DDB</sub>  $\leq$  18 V. All minimum/maximum specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at T<sub>A</sub> = 25°C, V<sub>DD1</sub> = 5 V, V<sub>DD4</sub> = 15 V, V<sub>DD4</sub> = 15 V.

| Tal | ble | 1. |
|-----|-----|----|
|     |     |    |

| Parameter                                                             | Symbol                                    | Min                                                 | Тур                                 | Max                  | Unit  | Test Conditions                                      |
|-----------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------------|-------------------------------------|----------------------|-------|------------------------------------------------------|
| DC SPECIFICATIONS                                                     |                                           |                                                     |                                     |                      |       |                                                      |
| Input Supply Current, Quiescent                                       | IDDI(Q)                                   |                                                     | 1.0                                 | 2.2                  | mA    |                                                      |
| Output Supply Current A or Output Supply<br>Current B, Quiescent      | I <sub>DDA(Q)</sub> , I <sub>DDB(Q)</sub> |                                                     | 1.5                                 | 3.2                  | mA    |                                                      |
| Input Supply Current, 2 Mbps                                          | I <sub>DDI(2)</sub>                       |                                                     | 1.4                                 | 3.0                  | mA    |                                                      |
| Output Supply Current A or Output Supply<br>Current B, 2 Mbps         | I <sub>DDA(2)</sub> , I <sub>DDB(2)</sub> |                                                     | 22                                  | 30                   | mA    | C <sub>L</sub> = 1000 pF                             |
| Input Currents                                                        | IIA, IIB, IDISABLE                        | -10                                                 | +0.01                               | +10                  | μΑ    | $0 \le V_{IA}, V_{IB}, V_{DISABLE} \le V_{DD1}$      |
| Logic High Input Threshold                                            | VIH                                       | $0.7 \times V_{DD1}$                                |                                     |                      | V     |                                                      |
| Logic Low Input Threshold                                             | VIL                                       |                                                     |                                     | $0.3 \times V_{DD1}$ | V     |                                                      |
| Logic High Output Voltages                                            | Vоан <b>,</b> Vовн                        | V <sub>DDA</sub> - 0.15,<br>V <sub>DDB</sub> - 0.15 | V <sub>DDA</sub> , V <sub>DDB</sub> |                      | V     | $I_{OA}$ , $I_{OB} = -20 \text{ mA}$                 |
| Logic Low Output Voltages                                             | VOAL, VOBL                                |                                                     |                                     | 0.15                 | V     | I <sub>OA</sub> , I <sub>OB</sub> = 20 mA            |
| Undervoltage Lockout, V <sub>DDA</sub> or V <sub>DDB</sub> Supply     |                                           |                                                     |                                     |                      |       |                                                      |
| Positive-Going Threshold                                              | V <sub>DDBUV+</sub>                       | 8.0                                                 | 8.9                                 | 9.8                  |       |                                                      |
| Negative-Going Threshold                                              | V <sub>DDBUV-</sub>                       | 7.4                                                 | 8.2                                 | 9.0                  |       |                                                      |
| Hysteresis                                                            | VDDBUVH                                   | 0.3                                                 | 0.7                                 |                      |       |                                                      |
| Output Short-Circuit Pulsed Current <sup>1</sup>                      | I <sub>OA(SC)</sub> , I <sub>OB(SC)</sub> | 2.0                                                 | 4.0                                 |                      | А     |                                                      |
| SWITCHING SPECIFICATIONS                                              |                                           |                                                     |                                     |                      |       |                                                      |
| Minimum Pulse Width <sup>2</sup>                                      | PW                                        |                                                     |                                     | 100                  | ns    | $C_L = 1000 \text{ pF}$                              |
| Maximum Switching Frequency <sup>3</sup>                              |                                           | 2                                                   |                                     |                      | Mbps  | C <sub>L</sub> = 1000 pF                             |
| Propagation Delay <sup>4</sup>                                        | t <sub>PHL</sub> , t <sub>PLH</sub>       | 130                                                 | 160                                 | 200                  | ns    | $C_L = 1000 \text{ pF}$                              |
| Change vs. Temperature                                                |                                           |                                                     | 130                                 |                      | ps/°C | C <sub>L</sub> = 1000 pF                             |
| Pulse Width Distortion,  t <sub>PLH</sub> – t <sub>PHL</sub>          | PWD                                       |                                                     |                                     | 14                   | ns    | $C_L = 1000 \text{ pF}$                              |
| Channel-to-Channel Matching,<br>Rising or Falling Edges⁵              |                                           |                                                     |                                     | 11                   | ns    | C <sub>L</sub> = 1000 pF                             |
| Channel-to-Channel Matching,<br>Rising vs. Falling Edges <sup>6</sup> |                                           |                                                     |                                     | 25                   | ns    | C <sub>L</sub> = 1000 pF                             |
| Part-to-Part Matching, Rising or Falling Edges <sup>7</sup>           |                                           |                                                     |                                     | 55                   | ns    | $C_L = 1000 \text{ pF}$ , input $t_r = 3 \text{ ns}$ |
| Part-to-Part Matching, Rising vs. Falling Edges <sup>8</sup>          |                                           |                                                     |                                     | 63                   | ns    | $C_L = 1000 \text{ pF}$ , input $t_r = 3 \text{ ns}$ |
| Output Rise/Fall Time (10% to 90%)                                    | t <sub>R</sub> /t <sub>F</sub>            | 8                                                   | 14                                  | 30                   | ns    | $C_{L} = 1000 \text{ pF}$                            |

<sup>1</sup> Short-circuit duration less than 1 second. Average power must conform to the limit shown under the Absolute Maximum Ratings.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified timing parameters are guaranteed.

<sup>3</sup> The maximum switching frequency is the maximum signal frequency at which the specified timing parameters are guaranteed.

<sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>Ix</sub> signal to the 50% level of the rising edge of the V<sub>ox</sub> signal.

<sup>5</sup> Channel-to-channel matching, rising, or falling edges, is the magnitude of the propagation delay difference between two channels of the same part when the inputs are either both rising or falling edges. The supply voltages and the loads on each channel are equal.

<sup>6</sup> Channel-to-channel matching, rising vs. falling edges is the magnitude of the propagation delay difference between two channels of the same part when one input is a rising edge and the other input is a falling edge. The supply voltages and loads on each channel are equal.

<sup>7</sup> Part-to-part matching, rising or falling edges, is the magnitude of the propagation delay difference between the same channels of two different parts when the inputs are either both rising or falling edges. The supply voltages, temperatures, and loads of each part are equal.

<sup>8</sup> Part-to-part matching, rising vs. failing edges, is the magnitude of the propagation delay difference between the same channels of two different parts when one input is a rising edge and the other input is a failing edge. The supply voltages, temperatures, and loads of each part are equal.

## PACKAGE CHARACTERISTICS

### Table 2.

| Parameter                                  | Symbol          | Min Typ          | Max | Unit | Test Conditions |
|--------------------------------------------|-----------------|------------------|-----|------|-----------------|
| Resistance (Input-to-Output) <sup>1</sup>  | RI-0            | 10 <sup>12</sup> |     | Ω    |                 |
| Capacitance (Input-to-Output) <sup>1</sup> | CI-O            | 2.0              |     | pF   | f = 1 MHz       |
| Input Capacitance                          | Cı              | 4.0              |     | pF   |                 |
| IC Junction-to-Ambient Thermal Resistance  | θ <sub>JA</sub> | 76               |     | °C/W |                 |

<sup>1</sup> The device is considered a 2-terminal device: Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together.

## INSULATION AND SAFETY-RELATED SPECIFICATIONS

#### Table 3.

| Parameter                                                        | Symbol | Value     | Unit   | Conditions                                                                           |
|------------------------------------------------------------------|--------|-----------|--------|--------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage                              |        | 1000      | V rms  | 1 minute duration                                                                    |
| Minimum External Air Gap (Clearance)                             | L(I01) | 4.0 min   | mm     | Measured from input terminals to output terminals, shortest distance through air     |
| Minimum External Tracking (Creepage)                             | L(I02) | 4.0 min   | mm     | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Internal Gap (Internal Clearance)                        |        | 0.025 min | mm     | Insulation distance through insulation                                               |
| Tracking Resistance (Comparative Tracking Index)                 | CTI    | >600      | V      | DIN IEC 112/VDE 0303 Part 1                                                          |
| Isolation Group                                                  |        | 1         |        | Material Group (DIN VDE 0110, 1/89, Table 1)                                         |
| Maximum Working Voltage Compatible with<br>50 Years Service Life | VIORM  | 354       | V peak | Continuous peak voltage across the isolation barrier                                 |

## **RECOMMENDED OPERATING CONDITIONS**

#### Table 4.

| Parameter                                                    | Symbol                              | Min | Max  | Unit  |
|--------------------------------------------------------------|-------------------------------------|-----|------|-------|
| Operating Temperature                                        | T <sub>A</sub>                      | -40 | +105 | °C    |
| Input Supply Voltage <sup>1</sup>                            | V <sub>DD1</sub>                    | 4.5 | 5.5  | V     |
| Output Supply Voltages <sup>1</sup>                          | V <sub>DDA</sub> , V <sub>DDB</sub> | 12  | 18   | V     |
| Input Signal Rise and Fall Times                             |                                     |     | 100  | ns    |
| Common-Mode Transient Immunity, Input-to-Output <sup>2</sup> |                                     | -35 | +35  | kV/μs |
| Common-Mode Transient Immunity, Between Outputs <sup>2</sup> |                                     | -35 | +35  | kV/μs |
| Transient Immunity, Supply Voltages <sup>2</sup>             |                                     | -35 | +35  | kV/μs |

<sup>1</sup> All voltages are relative to their respective ground.

<sup>2</sup> See the Common-Mode Transient Immunity section for additional data.

## **REGULATORY INFORMATION**

The ADuM7234 is approved by the organization listed in Table 5.

#### Table 5.

### UL (Pending)

Recognized under 1577 component recognition program<sup>1</sup>

Single/basic insulation, 1000 V rms isolation voltage

File E214100

<sup>1</sup> In accordance with UL 1577, each ADuM7234 is proof tested by applying an insulation test voltage of 1200 V rms for 1 sec (current leakage detection limit = 5 µA).

## **ABSOLUTE MAXIMUM RATINGS**

### Table 6.

| 1 able 0.                                                                 |                                    |
|---------------------------------------------------------------------------|------------------------------------|
| Parameter                                                                 | Rating                             |
| Storage Temperature (T <sub>ST</sub> )                                    | –55°C to +150°C                    |
| Ambient Operating Temperature (T <sub>A</sub> )                           | -40°C to +105°C                    |
| Input Supply Voltage (V <sub>DD1</sub> ) <sup>1</sup>                     | –0.5 V to +7.0 V                   |
| Output Supply Voltage <sup>1</sup> (V <sub>DDA</sub> , V <sub>DDB</sub> ) | –0.5 V to +27 V                    |
| Input Voltage <sup>1</sup> (V <sub>IA</sub> , V <sub>IB</sub> )           | -0.5 V to V <sub>DDI</sub> + 0.5 V |
| Output Voltage <sup>1</sup>                                               |                                    |
| V <sub>OA</sub>                                                           | -0.5 V to V <sub>DDA</sub> + 0.5 V |
| V <sub>OB</sub>                                                           | -0.5 V to V <sub>DDB</sub> + 0.5 V |
| Input-to-Output Voltage <sup>2</sup>                                      | –350 V peak to +350 V peak         |
| Output Differential Voltage <sup>3</sup>                                  | 350 V peak                         |
| Output DC Current (I <sub>OA</sub> , I <sub>OB</sub> )                    | -800 mA to +800 mA                 |
| Common-Mode Transients <sup>4</sup>                                       | –100 kV/µs to +100 kV/µs           |

<sup>1</sup> All voltages are relative to their respective ground.

<sup>2</sup> Input-to-output voltage is defined as  $GND_A - GND_1$  or  $GND_B - GND_1$ .

<sup>3</sup> Output differential voltage is defined as GND<sub>A</sub> – GND<sub>B</sub>.

<sup>4</sup> Refers to common-mode transients across any insulation barrier.

Common-mode transients exceeding the absolute maximum ratings may cause latch-up or permanent damage.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; Functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Ambient temperature = 25°C, unless otherwise noted.

### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device.** Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



### Table 7. ADuM7234 Pin Function Descriptions

| Pin No.     | Mnemonic                | Description                                                                                                                       |
|-------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 1, 8, 12 13 | NC                      | No Connect. Pin 12 and Pin 13 are floating and should be left unconnected.                                                        |
| 2           | VIA                     | Logic Input A.                                                                                                                    |
| 3           | VIB                     | Logic Input B.                                                                                                                    |
| 4, 7        | V <sub>DD1</sub>        | Input Supply Voltage, 4.5 V to 5.5 V. Pin 4 and Pin 7 are internally connected. Connecting both pins to $V_{DD1}$ is recommended. |
| 5           | GND1                    | Ground Reference for Input Logic Signals.                                                                                         |
| 6           | DISABLE                 | Input Disable. Disables the isolator inputs and refresh circuits. Outputs take on the default low state.                          |
| 9           | <b>GND</b> <sub>B</sub> | Ground Reference for Output B.                                                                                                    |
| 10          | Vob                     | Output B.                                                                                                                         |
| 11          | VDDB                    | Output B Supply Voltage, 12 V to 18 V.                                                                                            |
| 14          | GNDA                    | Ground Reference for Output A.                                                                                                    |
| 15          | Voa                     | Output A.                                                                                                                         |
| 16          | Vdda                    | Output A Supply Voltage, 12 V to 18 V.                                                                                            |

#### Table 8. Truth Table (Positive Logic)

| V <sub>IA</sub> /V <sub>IB</sub> Input | V <sub>DD1</sub> State | DISABLE | Voa/Vob Output | Notes                                                                                     |
|----------------------------------------|------------------------|---------|----------------|-------------------------------------------------------------------------------------------|
| Н                                      | Powered                | L       | Н              |                                                                                           |
| L                                      | Powered                | L       | L              |                                                                                           |
| Х                                      | Unpowered              | х       | L              | Output returns to the input state within 1 $\mu$ s of V <sub>DD1</sub> power restoration. |
| Х                                      | Powered                | н       | L              |                                                                                           |

## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 3. Typical Input Supply Current Variation with Data Rate



Figure 4. Typical Output Supply Current Variation with Data Rate



Figure 5. Typical Propagation Delay Variation with Temperature



Figure 6. Typical Propagation Delay Variation with Input Supply Voltage (Output Supply Voltage = 15.0 V)



Figure 7. Typical Propagation Delay Variation with Output Supply Voltage (Input Supply Voltage = 5.0 V)

## APPLICATIONS INFORMATION COMMON-MODE TRANSIENT IMMUNITY

In general, common-mode transients consist of linear and sinusoidal components. The linear component of a commonmode transient is given by

 $V_{CM, linear} = (\Delta V / \Delta t) t$ 

where  $\Delta V / \Delta t$  is the slope of the transient shown in Figure 11 and Figure 12.

The transient of the linear component is given by

 $dV_{CM}/dt = \Delta V/\Delta t$ 

Figure 8 characterizes the ability of the ADuM7234 to operate correctly in the presence of linear transients. The data, based on design simulation, is the maximum linear transient magnitude that the ADuM7234 can tolerate without an operational error. This data shows a correlation with the data that is listed in Table 4, which is based on measured data.



Figure 8. Transient Immunity (Linear Transients) vs. Temperature

The sinusoidal component (at a given frequency) is given by

 $V_{CM, sinusoidal} = V_0 \sin(2\pi f t)$ 

where:

 $V_0$  is the magnitude of the sinusoidal.

*f* is the frequency of the sinusoidal.

The transient magnitude of the sinusoidal component is given by

 $dV_{CM}/dt = 2\pi f V_0$ 

Figure 9 and Figure 10 characterize the ability of the ADuM7234 to operate correctly in the presence of sinusoidal transients. The data is based on design simulation and is the maximum sinusoidal transient magnitude  $(2\pi f V_0)$  that the ADuM7234 can tolerate without an operational error. Values for immunity against sinusoidal transients are not included in Table 4 because measurements to obtain such values have not been possible.



100°C Ambient Temperature



Figure 11. Common-Mode Transient Immunity Waveforms, Input to Output



Figure 13. Transient Immunity Waveforms, Output Supplies

## INSULATION LIFETIME

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation depends on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices conducts an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM7234.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage. Table 3 lists the peak voltage for 50 years of service life for a bipolar ac operating condition and the maximum Analog Devices recommended working voltage. In many cases, the approved working voltage is higher than the 50year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases. The insulation lifetime of the ADuM7234 depends on the voltage waveform type imposed across the isolation barrier. The *i*Coupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 14, Figure 15, and Figure 16 illustrate these different isolation voltage waveforms.

Bipolar ac voltage is the most stringent environment. The goal of a 50-year operating lifetime under the ac bipolar condition determines the maximum working voltage recommended by Analog Devices.

In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower. This allows operation at higher working voltages while still achieving a 50-year service life. The working voltage listed in Table 3 can be applied while maintaining the 50-year minimum lifetime provided the voltage conforms to either the unipolar ac or dc voltage cases. Any cross insulation voltage waveform that does not conform to Figure 15 or Figure 16 should be treated as a bipolar ac waveform, and its peak voltage should be limited to the 50-year lifetime voltage value listed in Table 3. Note that the voltage presented in Figure 15 is shown as sinusoidal for illustration purposes only. It is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V.



## **OUTLINE DIMENSIONS**



Figure 17. 16-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-16) Dimensions shown in millimeters and (inches)

### **ORDERING GUIDE**

| <b>Model</b> <sup>1</sup> | No. of<br>Channels | Output Peak<br>Current (A) | Output<br>Voltage (V) | Temperature Range | Package Description                                          | Package<br>Option |
|---------------------------|--------------------|----------------------------|-----------------------|-------------------|--------------------------------------------------------------|-------------------|
| ADuM7234BRZ               | 2                  | 4                          | 15                    | -40°C to +105°C   | 16-Lead SOIC_N                                               | R-16              |
| ADuM7234BRZ-RL7           | 2                  | 4                          | 15                    | –40°C to +105°C   | 16-Lead SOIC_N, 7-Inch Tape<br>and Reel Option (1,000 Units) | R-16              |

 $^{1}$  Z = RoHS Compliant Part.

# NOTES

# **NOTES**



www.analog.com

Rev. A | Page 12 of 12