### μP Power Supply Supervisor With Battery Backup Switch #### **General Description** The ASM690A / ASM692A / ASM802L / ASM802M / ASM805L offers complete single chip solutions for power supply monitoring and control battery functions in microprocessor systems. Each device implements four functions: Reset control, watchdog monitoring, battery-backup switching and powerfailure monitoring. In addition to microprocessor reset under power-up and power-down conditions, these devices provide battery-backup switching to maintain control in power loss and brown-out situations. Additional monitoring capabilities can provide an early warning of unregulated power supply loss before the voltage regulator drops out. The important features of these four functions are: - 1.6 second watchdog timer to keep microprocessor responsive - 4.40V or 4.65V VCC threshold for microprocessor reset at power-up and power-down - SPDT (Single-pole, Double-throw) PMOS switch connects backup power to RAM if VCC fails - 1.25V threshold detector for power loss or general purpose voltage monitoring These features are pin-compatible with the industry standard power-supply supervisors. Short-circuit and thermal protection have also been added. The ASM690A / ASM802L / ASM805L generate a reset pulse when the supply voltage drops below 4.65V and the ASM692A / ASM802M generate a reset below 4.40V. The ASM802L / ASM802M have power-fail accuracy to ± 2%. The ASM805L is the same as the ASM690A except that RESET is provided instead of RESET. #### **Features** - Two precision supply-voltage monitor options 4.65V (ASM690A / ASM802L / ASM805L) 4.40V (ASM692A / ASM802M ) - · Battery-backup power switch on-chip - · Watchdog timer: 1.6 second timeout - · Power failure / low battery detection - · Short circuit protection and thermal limiting - · Small 8-pin SO and 8-pin PDIP packages - · No external components - · Specified over full temperature range ### **Applications** - · Embedded control systems - · Portable/Battery operated systems - · Intelligent instruments - · Wireless instruments - · Wireless communication systems - · PDAs and hand-held equipments - μP / μC power supply monitoring - · Safety system #### Typical Operating Circuit #### **Block Diagram** April 2008 rev 1.7 ### **Pin Configuration** ### PDIP/SO **Pin Description** | Pin Nun | | | | | |--------------------------------------------|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ASM690A/<br>ASM692A<br>ASM802L/<br>ASM802M | ASM805L | Name | Function | | | 1 | 1 | V <sub>OUT</sub> | Voltage supply for RAM. When Vcc is above the reset threshold, Vout connects to Vcc through a P-Channel MOS device. If Vcc falls below the reset threshold, this output will be connected to the backup supply at VBATT (or Vcc, whichever is higher) through the MOS switch to provide continuous power to the CMOS RAM. | | | 2 | 2 | V <sub>CC</sub> | +5V power supply input. | | | 3 | 3 | GND | Ground | | | 4 | 4 | PFI | Power failure monitor input. PFI is connected to the internal power fail comparator which is referenced to 1.25V. The power fail output (PFO) is active LOW but remains HIGH if PFI is above 1.25V. If this feature is unused, the PFI pin should be connected to GND or Vout. | | | 5 | 5 | PFO | Power-fail output. PFO is active LOW whenever the PFI pin is less than 1.25V. | | | 6 | 6 | WDI | Watchdog input. The WDI input monitors microprocessor activity. An internal timer is reset with each transition of the WDI input. If the WDI is held HIGH or LOW for longer than the watchdog timeout period, typically 1.6 seconds, RESET (or RESET) is asserted for the reset pulse width time, tRs, of 140ms, minimum. | | | 7 | - | RESET | Active-LOW reset output. When triggered by Vcc falling below the reset threshold or by watchdog timer timeout, RESET pulses low for the reset pulse width tRs, typically 200ms. It will remain low if Vcc is below the reset threshold (4.65V in ASM690A / ASM802L and 4.4V in the ASM692A / ASM802L) and remains low for 200ms after Vcc rises above the reset threshold. | | | _ | 7 | RESET | Active-HIGH reset output. The inverse of RESET. | | | 8 | 8 | VBATT | Auxiliary power or backup-battery input. VBATT should be connected to GND if the function is not used. The input has about 40mV of hysteresis to prevent rapid toggling between Vcc and VBATT. | | #### **Detailed Description** It is important to initialize a microprocessor to a known state in response to specific events that could create code execution errors and "lock-up". The reset output of these supervisory circuits send a reset pulse to the microprocessor in response to power-up, power-down/power-loss or a watchdog time-out. ### RESET/RESET Timing Power-up reset occurs when a rising Vcc reaches the reset threshold, VRT, forcing a reset condition in which the reset output is asserted in the appropriate logic state for the duration of tRs. The reset pulse width, tRs, is typically around 200ms and is LOW for the ASM690A, ASM692A, ASM802 and HIGH for the ASM805L. *Figure 1* shows the reset pin timing. Power-loss or "brown-out" reset occurs when Vcc dips below the reset threshold resulting in a reset assertion for the duration of tRs. The reset signal remains asserted as long as Vcc is between VRT and 1.1V, the lowest Vcc for which thesedevices can provide a guaranteed logic-low output. To ensure logic inputs connected to the ASM690A / ASM692A/ASM802 $\overline{\text{RESET}}$ pin are in a known state when Vcc is under 1.1V, a 100k $\Omega$ pull-down resistor at RESET is needed: the logic-high ASM805L will need a pull-up resistor to Vcc. #### **Watchdog Timer** A Watchdog time-out reset occurs when a logic "1" or logic "0" is continuously applied to the WDI pin for more than 1.6 seconds. After the duration of the reset interval, the watchdog timer starts a new 1.6 second timing interval; the microprocessor must service the watchdog input by changing states or by floating the WDI pin before this interval is finished. If the WDI pin is held either HIGH or LOW, a reset pulse will be triggered every 1.8 seconds (the 1.6 second timing interval plus the reset pulse width tRS). #### **Application Information** #### **Microprocessor Interface** The ASM690 has logic-LOW $\overline{\text{RESET}}$ output while the ASM805 has an inverted logic-HIGH RESET output. Microprocessors with bidirectional reset pins can pose a problem when the supervisory circuit and the microprocessor output pins attempt to go to opposite logic states. The problem can be resolved by placing a $4.7 \text{k}\Omega$ resistor between the RESET output and the microprocessor reset pin. This is shown in *Figure 2*. Since the series resistor limits drive capabilities, the reset signal to other devices should be buffered. Figure 1: RESET/RESET Timing Figure 2: Interfacing with bi-directional microprocessor reset inputs #### Watchdog Input As discussed in the Reset section, the Watchdog input is used to monitor microprocessor activity. It can be used to insure that the microprocessor is in a continually responsive state by requiring that the WDI pin be toggled every second. If the WDI pin is not toggled within the 1.6 second window (minimum twp + trs), a reset pulse will be asserted to return the microprocessor to the initial start-up state. Pulses as short as 50ns can be applied to the WDI pin. If this feature is not used, the WDI pin should be open circuited or the logic placed into a high-impedance state to allow the pin to float. #### **Backup-Battery Switchover** A power loss can be made less severe if the system RAM contents are preserved. This is achieved in the ASM690/692/ 802/805 by switching from the failed Vcc to an alternate power source connected at VBATT when VCC is less than the reset threshold voltage (Vcc < VRT), and Vcc is less than VBATT. The Vout pin is normally connected to Vcc through a $2\Omega$ PMOS switch but a brown-out or loss of Vcc will cause a switchover to VBATT by means of a $20\Omega$ PMOS switch. Although both conditions (Vcc < VRT and Vcc < VBATT) must occur for the switchover to VBATT to occur, VOUT will be switched back to Vcc when Vcc exceeds VRT irrespective of the voltage at VBATT. It should be noted that an internal device diode (D1 in Figure 3) will be forward biased if VBATT exceeds VCC by more than a diode drop when VCC is switched to Vout. Because of this it is recommended that VBATT be no greater than VRT +0.6V. | Condition | SW1/SW2 | SW3/SW4 | |--------------------------------------|---------|---------| | Vcc > Reset Threshold | Open | Closed | | Vcc < Reset Threshold<br>Vcc > VBATT | Open | Closed | | Vcc < Reset Threshold<br>Vcc < VBATT | Closed | Open | ASM690A/802A/805L Reset Threshold = 4.65V ASM692A /ASM802M Reset Threshold = 4.4V Figure 3: Internal device configuration of battery switch-over function **Table 1. Pin Connections in Battery Backup Mode** | Pin | Connection | |-------|-------------------------------------------------| | Vouт | Connected to VBATT through internal PMOS switch | | VBATT | Connected to VouT | | PFI | Disabled | | PFO | Logic-LOW | | RESET | Logic-LOW (except on ASM805 where it is HIGH) | | WDI | Watchdog timer disabled | During the backup power mode, the internal circuitry of the supervisory circuit draws power from the battery supply. While VCC is still alive, the comparator circuits remain alive and the current drawn by the device is typically 35 $\mu$ A. When VCC drops more than 1.1V below VBATT, the internal switchover comparator, the PFI comparator and WDI comparator will shut off, reducing the quiescent current drawn by the IC to less than 1 $\mu$ A. #### **Backup Power Sources - Batteries** Battery voltage selection is important to insure that the battery does not discharge through the parasitic device diode D1 (see *Figure 3*) when VCC is less than VBATT and VCC >VRT. **Table 2: Maximum Battery Voltages** | Part Number | MAXIMUM Battery Voltage (V) | |-------------|-----------------------------| | ASM690A | 4.80 | | ASM802L | 4.80 | | ASM805L | 4.80 | | ASM692A | 4.55 | | ASM802M | 4.55 | Although most batteries that meet the requirements of *Table2* are acceptable, lithium batteries are very effective backup source due to their high-energy density and very low selfdischarge rates. #### **Battery replacement while Powered** Batteries can be replaced even when the device is in a powered state as long as Vcc remains above the reset threshold voltage VRT. In the ASM devices, a floating VBATT pin will not cause a powersupply switchover as can occur in some other supervisory circuits. If VBATT is not used, the pin should be grounded. #### Backup Power Sources - SuperCap™ Capacitor storage, with very high values of capacitance, can be used as a back-up power source instead of batteries. SuperCap™ are capacitors with capacities in the fractional farad range. A 0.1 farad SuperCap™ would provide a useful backup power source. Like the battery supply, it is important that the capacitor voltage remain below the maximum voltages shown in *Table 2*. Although the circuit of *Figure 4* shows the most simple way to connect the SuperCap™, this circuit cannot insure that an over voltage condition will not occur since the capacitor will ultimately charge up to Vcc. To insure that an over voltage condition does not occur, the circuit of *Figure 5* is preferred. In this circuit configuration, the diode-resistor pair clamps the capacitor voltage at one diode drop below Vcc. Vcc itself should be regulated within ±5% of 5V for the ASM692A/802M or within ±10% of 5V for the ASM690A/802L/805L to insure that the storage capacitor does not achieve an over voltage state. Note: SuperCap<sup>™</sup> is a trademark of Baknor Industries Figure 4: Capacitor as a backup power source Figure 5: Capacitor as a backup power source Voltage clamped to 0.5V below $V_{CC}$ #### **Operation without a Backup Power Source** When operating without a back-up power source, the VBATT pin should be connected to GND and Vout should be connected to Vcc, since power source switchover will not occur. Connecting Vout to Vcc eliminates the voltage drop due to the ON-resistance of the PMOS switch. #### **Power-Fail Comparator** The Power Fail feature is an independent voltage monitoring function that can be used for any number of monitoring activities. The PFI function can provide an early sensing of power supply failure by sensing the voltage of the unregulated DC ahead of the regulated supply sensing seen by the backup-battery switchover circuitry. The PFI pin is compared to a 1.25V internal reference. If the voltage at the PFI pin is less than this reference voltage, the PFO pin goes low. By sensing the voltage of the raw DC power supply, the microprocessor system can prepare for imminent power-loss, especially if the battery backup supply is not enabled. The input voltage at the PFI pin results from a simple resistor voltage divider as shown in Figure 6. Figure 6: Simple Voltage divider sets PFI trip point #### **Power Fail Hysteresis** A noise margin can be added to the simple monitoring circuit of *Figure 6* by adding positive feedback from the PFO pin. The circuit of *Figure 7* adds this positive "latching" effect by means of an additional resistor R3 connected between PFO and PFI which helps in pulling PFI in the direction of PFO and eliminating an indecision at the trip point. Resistor R3 is normally about 10 times higher in resistance than R2 to keep the hysteresis band reasonable and should be larger than $10k\Omega$ to avoid excessive loading on the PFO pin. The calculations for the correct values of resistors to set the hysteresis thresholds are given in *Figure 7*. A capacitor can be added to offer additional noise rejection by low-pass filtering. Figure 7: Hysterisis Added To PFI Pin #### Monitoring Capabilities Of The Power-fail Input: Although designed for power supply failure monitoring, the PFI pin can be used for monitoring any voltage condition that can be scaled by means of a resistive divider. An example is the negative power supply monitor configured in Figure 8. In this case a good negative supply will hold the PFI pin below 1.25V and the PFO pin April 2008 rev 1.7 will be at logic "0". As the negative voltage declines, the voltage at the PFI pin will rise until it exceeds 1.25V and the $\overline{\text{PFO}}$ pin will go to logic "1". Figure 8: Using PFI To Monitor Negative Supply Voltage ### April 2008 rev 1.7 **Absolute Maximum Ratings** | Parameter | Min | Max | Unit | |---------------------------------------------|------|-----------------------|---------| | Pin Terminal Voltage with Respect to Ground | | | | | V <sub>CC</sub> | -0.3 | 6.0 | V | | VBATT | -0.3 | 6.0 | V | | All other inputs <sup>1</sup> | -0.3 | V <sub>CC</sub> + 0.3 | V | | Input Current at VCC | | 200 | mA | | Input Current at VBATT | | 50 | mA | | Input Current at GND | | 20 | mA | | Output Current | | | | | Vouт | | Short circuit protec | ted | | All other inputs | | 20 | mA | | Rate of Rise: VBATT and VCC | | 100 | V/µs | | Continuous Power Dissipation | | | | | Plastic DIP (derate 9mW/°C above 70°C) | | 800 | mW | | SO (derate 5.9mW/°C above 70°C) | | 500 | mW | | Operating Temperature Range (C Devices) | 0 | 70 | °C | | Operating Temperature Range (E Devices) | -40 | 85 | °C | | Storage Temperature Range | -65 | 160 | °C | | Lead Temperature (Soldering, 10 sec) | | 300 | °C | | ESD rating HBM MM | | 1<br>100 | KV<br>V | <sup>1.</sup> The input voltage limits on PFI and WDI may be exceeded if the current is limited to less than 10mA Note: These are stress ratings only and functional operation is not implied. Exposure to absolute maximum ratings for prolonged time periods may affect device reliability. April 2008 rev 1.7 ### **Electrical Characteristics** Unless other wise noted, $V_{CC}$ = 4.75V to 5.5V for the ASM690A / ASM802L / ASM805L and $V_{CC}$ = 4.5V to 5.5V for the ASM692A / ASM802M; $V_{BATT}$ = 2.8V; and $T_A$ = $T_{MIN}$ to $T_{MAX}$ . | Parameter | SYMBOL | Condition | ons | Min | TYP | Max | Unit | |----------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------|---------------|------------------------------|----------------| | Vcc, VBATT Voltage<br>Range (Note 1) | | | | 1.1 | | 5.5 | V | | Supply Current Excluding IOUT | Is | | | | 35 | 100 | μA | | ISUPPLY in Battery<br>Backup Mode | | Vcc = 0V, VBATT = 2.8V | TA = 25°C | | 1.5 | | μA | | (Excluding IOUT) | | VOC - VV, VBATT - 2.0V | TA =TMIN to TMAX | | | 5.0 | μπ | | VBATT Standby<br>Current (Note 2) | | 5.5V>V <sub>CC</sub> >V <sub>BATT</sub> + 0.2V | TA = 25°C<br>TA =TMIN to TMAX | -0.1<br>-1.0 | | 0.02<br>0.02 | μA | | | | IOUT = 5mA | | Vcc-0.025 | Vcc-<br>0.010 | | | | Vout Output | | IOUT = 50mA | | Vcc-0.25 | Vcc-<br>0.10 | | V | | Vou⊤ in Battery<br>Backup Mode | | IOUT=250μA, Vcc < VBATT | - 0.2V | VBATT- 0.1 | -<br>0.001 | | V | | Battery Switch<br>Threshold,<br>Vcc to VBATT | | Vcc < Vrt | Power Up<br>Power Down | | 20<br>-20 | | mV | | Battery Switch over<br>Hysteresis | | | | | 40 | | mV | | Reset Threshold | VRT | ASM690A/802L/805L<br>ASM692A, ASM802M<br>ASM802L, TA = 25°C, Vcc falling<br>ASM802M, TA=25°C, Vcc falling | | 4.50<br>4.25<br>4.55<br>4.30 | 4.65<br>4.40 | 4.75<br>4.50<br>4.70<br>4.45 | V | | Reset Threshold<br>Hysteresis | | | | | 40 | | mV | | Reset Pulse Width | trs | | | 140 | 200 | 280 | ms | | Reset Output<br>Voltage | | ISOURCE = 800µA ISINK = 3.2mA ASM69_AC,ASM802_C,V ASM69_AE,ASM802_E,V ASM805LC, ISOURCE=4µA ASM805LE, ISOURCE=800µA | CC=1.2V, ISINK=100μA<br>A, VCC = 1.1V<br>A, VCC = 1.2V | 0.8<br>0.9<br>Vcc - 1.5 | | 0.4<br>0.3<br>0.3 | V | | Watchdog Timoout | two | ASM805L, ISINK=3.2mA | | 1.00 | 1.60 | 0.4 | 200 | | Watchdog Timeout WDI Pulse Width | twp | VIL = 0.4V, VIH = 0.8VCC | | | 1.00 | 2.25 | sec | | WDI Pulse Width WDI Input Current | LVVF | WDI = Vcc<br>WDI = 0.4V, VIH = 0.8VCC<br>WDI = 0.8VCC | | -150 | 50<br>-50 | 150 | ns<br>μΑ<br>μΑ | | WDI Input | | Vcc = 5V, Logic LOW | | | | 0.8 | V | | Threshold<br>(Note 3) | | Vcc = 5V, Logic HIGH | | 3.5 | | | | ### April 2008 ## rev 1.7 | Parameter | SYMBOL | Conditions | Min | TYP | Max | Unit | |---------------------|--------|----------------------------|-----------|-------|-------|------| | PFI Input Threshold | | ASM69_A, ASM805L, Vcc = 5V | 1.20 | 1.25 | 1.30 | V | | Pri input miesnoid | | ASM802_C/E, Vcc = 5V | 1.225 | 1.250 | 1.275 | V | | PFI Input Current | | | -25 | 0.01 | 25 | nA | | PFO Output | | Isource = 800µA | Vcc - 1.5 | | | V | | Voltage | | ISINK = 3.2mA | | | 0.4 | V | - Notes: 1. If V<sub>CC</sub> or V<sub>BATT</sub> is 0V, the other must be greater than 2.0V. 2. Battery charging-current is "-". Battery discharge current is "+". 3. WDI is guaranteed to be in an intermediate level state if WDI is floating and V<sub>CC</sub> is within the operating voltage range. WDI input impedance is 50 kΩ. WDI is biased to 0.3V<sub>CC</sub>. ### **Package Dimensions** # 8-lead PDIP Package | Symbol | Dimensions | | | | | |--------|------------|-------|--------|---------|--| | | Inches | | Millim | imeters | | | | Min | Max | Min | Max | | | Α | | 0.210 | | 5.33 | | | A1 | 0.015 | | 0.38 | | | | A2 | 0.115 | 0.195 | 2.92 | 4.95 | | | b | 0.014 | 0.022 | 0.36 | 0.56 | | | b2 | 0.045 | 0.070 | 1.14 | 1.78 | | | С | 0.008 | 0.014 | 0.20 | 0.36 | | | D | 0.355 | 0.400 | 9.02 | 10.16 | | | E | 0.300 | 0.325 | 7.62 | 8.26 | | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | | | е | 0.10 BSC | | 2.54 | BSC | | | eВ | | 0.430 | | 10.92 | | | L | 0.115 | 0.150 | 2.92 | 3.81 | | ## 8-lead (150-mil) SOIC Package | | Dimensions | | | | | |--------|------------|-------|-------------|------|--| | Symbol | Inc | hes | Millimeters | | | | | Min | Max | Min | Max | | | A1 | 0.004 | 0.010 | 0.10 | 0.25 | | | А | 0.053 | 0.069 | 1.35 | 1.75 | | | A2 | 0.049 | 0.059 | 1.25 | 1.50 | | | В | 0.012 | 0.020 | 0.31 | 0.51 | | | С | 0.007 | 0.010 | 0.18 | 0.25 | | | D | 0.193 | BSC | 4.90 | BSC | | | Ε | 0.154 | BSC | 3.91 | BSC | | | e | 0.050 BSC | | 1.27 BSC | | | | Н | 0.236 BSC | | 6.00 BSC | | | | L | 0.016 | 0.050 | 0.41 | 1.27 | | | θ | 0° | 8° | 0° | 8° | | ## **Ordering Information - Tin - Lead Devices** | Part Number | Reset Threshold (V) | Temperature (°C) | Pins-Package | Package<br>Marking | | | | |-------------|---------------------|------------------|---------------|--------------------|--|--|--| | ASM690A | | | | | | | | | ASM690ACPA | 4.5 to 4.75 | 0 to +70 | 8-Plastic DIP | ASM690ACPA | | | | | ASM690ACSA | 4.5 to 4.75 | 0 to +70 | 8-SO | ASM690ACSA | | | | | ASM690AEPA | 4.5 to 4.75 | -40 to +85 | 8-Plastic DIP | ASM690AEPA | | | | | ASM690AESA | 4.5 to 4.75 | -40 to +85 | 8-SO | ASM690AESA | | | | | ASM692A | | | | | | | | | ASM692ACPA | 4.25 to 4.50 | 0 to +70 | 8-Plastic DIP | ASM692ACPA | | | | | ASM692ACSA | 4.25 to 4.50 | 0 to +70 | 8-SO | ASM692ACSA | | | | | ASM692AEPA | 4.25 to 4.50 | -40 to +85 | 8-Plastic DIP | ASM692AEPA | | | | | ASM692AESA | 4.25 to 4.50 | -40 to +85 | 8-SO | ASM692AESA | | | | | ASM802L | | | | | | | | | ASM802LCPA | 4.5 to 4.75 | 0 to +70 | 8-Plastic DIP | ASM802LCPA | | | | | ASM802LCSA | 4.5 to 4.75 | 0 to +70 | 8-SO | ASM802LCSA | | | | | ASM802LEPA | 4.5 to 4.75 | -40 to +85 | 8-Plastic DIP | ASM802LEPA | | | | | ASM802LESA | 4.5 to 4.75 | -40 to +85 | 8-SO | ASM802LESA | | | | | ASM802M | | | | | | | | | ASM802MCPA | 4.25 to 4.50 | 0 to +70 | 8-Plastic DIP | ASM802MCPA | | | | | ASM802MCSA | 4.25 to 4.50 | 0 to +70 | 8-SO | ASM802MCSA | | | | | ASM802MEPA | 4.25 to 4.50 | -40 to +85 | 8-Plastic DIP | ASM802MEPA | | | | | ASM802MESA | 4.25 to 4.50 | -40 to +85 | 8-SO | ASM802MESA | | | | | ASM805L | | | | | | | | | ASM805LCPA | 4.5 to 4.75 | 0 to +70 | 8-Plastic DIP | ASM805LCPA | | | | | ASM805LCSA | 4.5 to 4.75 | 0 to +70 | 8-SO | ASM805LCSA | | | | | ASM805LEPA | 4.5 to 4.75 | -40 to +85 | 8-Plastic DIP | ASM805LEPA | | | | | ASM805LESA | 4.5 to 4.75 | -40 to +85 | 8-SO | ASM805LESA | | | | April 2008 rev 1.7 ### **Ordering Information - Lead Free Devices** | Part Number | Reset Threshold(V) | Temperature(°C) | Pins-Package | Package<br>Marking | | | | | | |-------------|--------------------|-----------------|---------------|--------------------|--|--|--|--|--| | ASM690A | ASM690A | | | | | | | | | | ASM690ACPAF | 4.5 to 4.75 | 0 to +70 | 8-Plastic DIP | ASM690ACPAF | | | | | | | ASM690ACSAF | 4.5 to 4.75 | 0 to +70 | 8-SO | ASM690ACSAF | | | | | | | ASM690AEPAF | 4.5 to 4.75 | -40 to +85 | 8-Plastic DIP | ASM690AEPAF | | | | | | | ASM690AESAF | 4.5 to 4.75 | -40 to +85 | 8-SO | ASM690AESAF | | | | | | | ASM692A | | | | | | | | | | | ASM692ACPAF | 4.25 to 4.50 | 0 to +70 | 8-Plastic DIP | ASM692ACPAF | | | | | | | ASM692ACSAF | 4.25 to 4.50 | 0 to +70 | 8-SO | ASM692ACSAF | | | | | | | ASM692AEPAF | 4.25 to 4.50 | -40 to +85 | 8-Plastic DIP | ASM692AEPAF | | | | | | | ASM692AESAF | 4.25 to 4.50 | -40 to +85 | 8-SO | ASM692AESAF | | | | | | | ASM802L | | | | | | | | | | | ASM802LCPAF | 4.5 to 4.75 | 0 to +70 | 8-Plastic DIP | ASM802LCPAF | | | | | | | ASM802LCSAF | 4.5 to 4.75 | 0 to +70 | 8-SO | ASM802LCSAF | | | | | | | ASM802LEPAF | 4.5 to 4.75 | -40 to +85 | 8-Plastic DIP | ASM802LEPAF | | | | | | | ASM802LESAF | 4.5 to 4.75 | -40 to +85 | 8-SO | ASM802LESAF | | | | | | | ASM802M | | | | | | | | | | | ASM802MCPAF | 4.25 to 4.50 | 0 to +70 | 8-Plastic DIP | ASM802MCPAF | | | | | | | ASM802MCSAF | 4.25 to 4.50 | 0 to +70 | 8-SO | ASM802MCSAF | | | | | | | ASM802MEPAF | 4.25 to 4.50 | -40 to +85 | 8-Plastic DIP | ASM802MEPAF | | | | | | | ASM802MESAF | 4.25 to 4.50 | -40 to +85 | 8-SO | ASM802MESAF | | | | | | | ASM805L | | | | | | | | | | | ASM805LCPAF | 4.5 to 4.75 | 0 to +70 | 8-Plastic DIP | ASM805LCPAF | | | | | | | ASM805LCSAF | 4.5 to 4.75 | 0 to +70 | 8-SO | ASM805LCSAF | | | | | | | ASM805LEPAF | 4.5 to 4.75 | -40 to +85 | 8-Plastic DIP | ASM805LEPAF | | | | | | | ASM805LESAF | 4.5 to 4.75 | -40 to +85 | 8-SO | ASM805LESAF | | | | | | For parts to be packed in Tape and Reel, add "-T" at the end of the part number. PulseCore Semiconductor's lead free parts are RoHS compliant. rev 1.7 PulseCore Semiconductor Corporation 1715 S. Bascom Ave Suite 200 Campbell, CA 95008 Tel: 408-879-9077 Fax: 408-879-9018 www.pulsecoresemi.com Copyright © PulseCore Semiconductor All Rights Reserved Part Number: ASM690A / 692A ASM802L / 802M ASM805L Document Version: 1.7 © Copyright 2006 PulseCore Semiconductor Corporation. All rights reserved. Our logo and name are trademarks or registered trademarks of PulseCore Semiconductor. All other brand and product names may be the trademarks of their respective companies. PulseCore reserves the right to make changes to this document and its products at any time without notice. PulseCore assumes no responsibility for any errors that may appear in this document. The data contained herein represents PulseCore's best data and/or estimates at the time of issuance. PulseCore reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. PulseCore does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of PulseCore products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in PulseCore's Terms and Conditions of Sale (which are available from PulseCore). All sales of PulseCore products are made exclusively according to PulseCore's Terms and Conditions of Sale. The purchase of products from PulseCore does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of PulseCore or third parties. PulseCore does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of PulseCore products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify PulseCore against all claims arising from such use.