SBOS349 - DECEMBER 2005 # 22-V Supply, 10+1 Channel Gamma Correction Buffer # **FEATURES** Wide Supply Range: 7 V to 22 VGamma Correction Channels: 10 Integrated V<sub>COM</sub> Buffer • Excellent Output Current Drive: - Gamma Channels: > 30 mA at 0.5 V Swing to Rails(1) - VCOM > 100 mA typ at 2 V Swing to Rails(1) Large Capacitive Load Drive Capability Rail-to-Rail Output ■ PowerPAD™ Package Low-Power/Channel: < 500 μA</li> High ESD Rating: 8 kV HBM, 2 kV CDM, 300 V MM Specified for -25°C to +85°C (1) See Typical Characteristic curves for details. # DESCRIPTION The BUF11705 is a multi-channel buffer targeted towards gamma correction in high-resolution LCD panels. It is pin-compatible with the existing BUF11702 and BUF11704 and operates at higher supply voltages up to 22 V (24 V absolute max). The higher supply voltage enables faster response times and brighter images in large-screen LCD panels. This is especially important in LCD TV applications. The BUF11705 offers 10 gamma channels. For additional space and cost savings, a $V_{COM}$ channel with > 100 mA drive capability is integrated into the BUF11705. The BUF11705 is available in the TSSOP-28, PowerPAD package for dramatically increased power dissipation capability. This allows, a large number of channels to be handled safely in one package. A flow-through pinout has been adopted to allow simple PCB routing and maintain cost-effectiveness. All inputs and outputs of the BUF11705 incorporate internal ESD protection circuits that prevent functional failures at voltages up to 8 kV (HBM), 2 kV (CDM), and 300 V (MM). A Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### SBOS349 - DECEMBER 2005 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range unless otherwise noted(1) | PARAMETERS | BUF11705 | UNIT | | | |------------------------------------------------------|------------------------|------------------------------|--|--| | Supply voltage, V <sub>DD</sub> (2) | 24 | V | | | | Input voltage range, V <sub>I</sub> | ±V <sub>DD</sub> | | | | | Continuous total power dissipation | See dissipation ration | See dissipation rating table | | | | Operating free-air temperature range, T <sub>A</sub> | -25 to +85 | °C | | | | Maximum junction temperature, T <sub>J</sub> | +125 | °C | | | | Storage temperature range, T <sub>STG</sub> | -65 to +150 | °C | | | | Lead temperature 1.6mm (1/16 inch) from case for 10s | +260 | °C | | | | ESD rating: | | | | | | Human body model (HBM) | 8 | kV | | | | Charged-device model (CDM) | 2 | kV | | | | Machine model (MM) | 300 | V | | | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### ORDERING INFORMATION(1) | PRODUCT | PACKAGE-LEAD | PACKAGE MARKING | |----------|--------------|-----------------| | BUF11705 | TSSOP-28 | BUF11705 | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet or see the TI website at www.ti.com. #### **DISSIPATION RATING TABLE** | PACKAGE TYPE | PACKAGE | θJC <sup>(1)</sup> | θ <sub>JA</sub> (1) | T <sub>A</sub> ≤ 25°C | |--------------|------------|--------------------|---------------------|-----------------------| | | DESIGNATOR | (°C/W) | (°C/W) | POWER RATING | | TSSOP-28 | PWP (28) | 0.72 | 27.9 | 3.58 W | <sup>(1)</sup> PowerPAD attached to PCB, 0 Ifm airflow, and 76mm x 76mm copper area. #### RECOMMENDED OPERATING CONDITIONS | | MIN | NOM MAX | UNIT | |------------------------------------------------|-----|---------|------| | Supply voltage, V <sub>DD</sub> | 7 | 22 | V | | Operating free-air temperature, T <sub>A</sub> | -25 | +85 | °C | <sup>(2)</sup> All voltage values are with respect to GND. # **ELECTRICAL CHARACTERISTICS: BUF11705** Over operating free-air temperature range, $V_{DD}$ = 18 V, $T_A$ = +25°C, unless otherwise noted. | Input offset voltage Input bias current Power-Supply Rejecti Buffer gain | Gamma buffers VCOM on Ratio | V <sub>I</sub> = 9V<br>V <sub>I</sub> = V <sub>DD</sub> /2 | +25°C Full range(1) +25°C Full range(1) +25°C | | -1<br>-1 | 20<br>20<br>30 | mV | |--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------|---------------------------------| | Input bias current Power-Supply Rejecti Buffer gain | VCOM | | +25°C<br>Full range(1) | | -1 | | mV | | Input bias current Power-Supply Rejecti Buffer gain | | | Full range(1) | | -1 | 30 | mV | | Power-Supply Rejecti<br>Buffer gain | | V <sub>I</sub> = V <sub>DD</sub> /2 | | | | | 1 | | Power-Supply Rejecti<br>Buffer gain | on Ratio | V <sub>I</sub> = V <sub>DD</sub> /2 | | | | 30 | | | Power-Supply Rejecti<br>Buffer gain | on Ratio | $V_I = V_{DD}/2$ | | | 1 | | | | Buffer gain | on Ratio | | Full range(1) | | 200 | | рA | | Buffer gain | on Ratio | | +25°C | 62 | 80 | | | | | | $V_{DD} = 4.5 \text{ V to } 22 \text{ V}$ | Full range(1) | 60 | | | dB | | | | V <sub>I</sub> = 5 V | +25°C | | 0.9995 | | V/V | | 3dB bandwidth | Gamma buffers<br>V <sub>COM</sub> buffer | $C_L = 100 \text{ pF}, R_L = 2 \text{ k}\Omega$ | +25°C | | 1<br>0.6 | | MHz | | Slew rate | Gamma buffers<br>VCOM buffer | $C_L$ = 100 pF, $R_L$ = 2 k $\Omega$<br>V <sub>IN</sub> = 2 V to 16 V | +25°C | | 1.6<br>4.6 | | V/μs | | Crosstalk | | V <sub>IPP</sub> = 6 V, f = 1 kHz | +25°C | | 85 | | dB | | Committee accomment | ALL | $V_O = V_{DD}/2$ | 25°C | | 5 | 9.0 | A | | Supply current | ALL | No Load | Full range | | | 9.0 | mA | | | Buffers 1-5 | | | 1 | | $V_{DD}$ | V | | de input range | Buffers 6-10 | | +25°C | GND | V | DD - 1 | | | | V <sub>COM</sub> buffer | | | 1 | | $V_{DD}$ | | | | VCOM buffer sinking | $I_O = 1 \text{ mA to } 100 \text{ mA},$ | +25°C | | 1 | 5 | | | | COM same samming | V <sub>IN</sub> = 2 V | _ | | | | | | | VCOM buffer sourc- | $I_{O} = -1 \text{ mA to } -100 \text{ mA}$ | - | | 1 | | | | Load regulation | Buffers 1-10 sinking | | | | | | mV/mA | | Ü | | V <sub>IN</sub> = 1 V | | | 1 | | | | | | | _ | | | | | | | | , 0 | - | | 1 | | | | | irig | | Full range | | | 5 | | | | Buffers 1-5 | ISOURCE = 10 mA | +25°C | 17.85 | 17.9 | | V | | voltage | | V N = 17 V<br> ISINK = 10 mA | | | 17 | 17.15 | · | | Ü | Buffers 6-10 | V <sub>IN</sub> = 17 V<br>ISOURCE = 10 mA | ─ +25°C | 16.85 | 17 | | | | | | V <sub>IN</sub> = 1 V<br>I <sub>SINK</sub> = 10 mA | 2500 | | 1.0 | 1.15 | ., | | Low-level output voltage | Buffers 1-5 | V <sub>IN</sub> = 1 V<br>ISOURCE = 10 mA | +25°C | 0.85 | 1.0 | | V | | | Buffers 6-10 | V <sub>IN</sub> = 0 V<br>I <sub>SINK</sub> = 10 mA | +25°C | | 0 | 0.15 | V | | VOHCOM High-level output | Voor huffer | V <sub>IN</sub> = 16 V<br>I <sub>SINK</sub> = 100 mA | ±25°C | | 16 | 16.15 | - V | | voltage | A COM panel | V <sub>IN</sub> = 16 V<br>ISOURCE = 100 mA | 720 G | 15.85 | 16 | | | | Low-level output voltage V <sub>COM</sub> buffer | | V <sub>IN</sub> = 2 V<br>I <sub>SINK</sub> = 100 mA | +25°€ | | 2 | 2.15 | - V | | | | V <sub>IN</sub> = 2 V | +25 0 | 1 25 | 2 | | | | | Eupply current e input range Load regulation High-level output roltage High-level output roltage | Buffers 1-5 Buffers 6-10 VCOM buffer VCOM buffer sinking VCOM buffer sourcing Buffers 1-10 sinking Buffers 1-10 sourcing Buffers 1-5 Buffers 1-10 sourcing Buffers 1-5 Buffers 1-5 Buffers 6-10 Buffers 6-10 VCOM buffer sourcing Buffers 1-5 | Buffers 1-5 | Supply current ALL VO = VDD/2 Full range | Supply current ALL V_O = V_DD/2 No Load Full range | Supply current ALL VO = VDD/2 No Load Full range | ALL VO = VDD/2 25°C 5 9.0 | <sup>(1)</sup> Full range is –25°C to +85°C. # **EQUIVALENT SCHEMATICS OF INPUTS AND OUTPUTS** #### **PIN CONFIGURATION** #### TYPICAL CHARACTERISTICS Over operating free-air temperature range, unless otherwise noted. #### **DC CURVES** Figure 1 Figure 3 INPUT OFFSET VOLTAGE vs INPUT VOLTAGE Figure 2 Figure 4 Figure 6 # TYPICAL CHARACTERISTICS (continued) Over operating free-air temperature range, unless otherwise noted. ## DC CURVES (continued) Figure 7 Figure 9 Figure 11 Figure 8 Figure 10 Figure 12 # **TYPICAL CHARACTERISTICS (continued)** Over operating free-air temperature range, unless otherwise noted. #### **AC CURVES** Figure 13 Figure 14 # TYPICAL CHARACTERISTICS (continued) Over operating free-air temperature range, unless otherwise noted. #### **SMALL- AND LARGE-SIGNAL WAVEFORM CURVES** Figure 15 SMALL-SIGNAL WAVEFORM Figure 16 Figure 17 Figure 18 Figure 19 Figure 20 #### **APPLICATION INFORMATION** The requirements on the number of gamma correction channels vary greatly from panel to panel. Therefore, the BUF11705 series of gamma correction buffer offers different channel combinations using 10 gamma channels plus one $V_{COM}$ channel. The $V_{COM}$ channel can be used to drive the $V_{COM}$ node on the LCD panel. Gamma correction voltages are often generated using a simple resistor ladder, as shown in Figure 21. The BUF11705 buffers the various nodes on the gamma correction resistor ladder. The low output impedance of the BUF11705 forces the external gamma correction voltage on the respective reference node of the LCD source driver. Figure 21 shows an example of the BUF11705 in a typical block diagram driving an LCD source driver with 10-channel gamma correction reference inputs. Figure 21. LCD Source Driver Typical Block Diagram #### **ESD RATINGS** The BUF11705 has excellent ESD performance: 8 kV HBM; 2 kV CDM; and 300 V MM. These ESD ratings allow for increased manufacturability, fewer production failures, and higher reliability. #### INPUT VOLTAGE RANGE GAMMA BUFFERS Figure 22 shows a typical gamma correction curve with 10 gamma correction reference points (GMA1 through GMA10). As can be seen from this curve, the voltage requirements for each buffer vary greatly. The swing capability of the input stages of the various buffers is carefully matched to the application. Buffers 1 through 5 have input stages that include V<sub>DD</sub>, but will only swing within 1 V to GND. Buffers 1 through 5 have only a single NMOS input stage. Buffers 6 through 10 have only a single PMOS input stage. The input range of the PMOS input stage includes GND. Figure 22. Gamma Correction Curve #### **OUTPUT VOLTAGE SWING GAMMA BUFFERS** The output stages have been designed to match the characteristic of the input stage. This means that the output stage of buffers 1 through 5 swing very close to $V_{DD}$ (typically, $V_{CC}$ – 100 mV at 10 mA). The ability of buffers 1 through 5 to swing to GND is limited. Buffers 6 through 10 swing closer to GND than $V_{DD}$ . Buffers 6 through 10 are designed to swing very close to GND; typically, GND + 100 mV at a 10 mA load current. See the *Typical Characteristics* for more details. This approach significantly reduces the silicon area and overall cost of the whole solution. However, due to this architecture, the correct buffer must be connected to the correct gamma correction voltage. Connect buffer 1 to the gamma voltage closest to $V_{DD}$ , and buffers 2 through 5 to the sequentially voltages. Buffer 10 should be connected to the gamma correction voltage closest to GND (or the negative rail), and buffers 9 through 6 to the sequentially higher voltages. #### COMMON BUFFER (V<sub>COM</sub>) The common buffer output of the BUF11705 has a greater output drive capability than the gamma buffers in order to meet the heavier current demands of driving the common node of the LCD panel. The common buffer output was also designed to drive heavier capacitive loads. Excellent output swing is possible with high currents ( > 100 mA), as shown in Figure 23. Figure 23. V<sub>COM</sub> Output Drive Capability #### CAPACITIVE LOAD DRIVE The BUF11705 has been designed to sink/source large dc currents. Its output stage has been designed to deliver output current transients with little disturbance of the output voltage. However, there are times when very fast current pulses are required. Therefore, in LCD source driver buffer applications, it is quite normal for capacitors to be placed at the outputs of the reference buffers. These capacitors improve the transient load regulation and will typically have values of 100pF or more. The BUF11705 gamma buffers were designed to drive capacitances in excess of 100 pF. The output is able to swing within 150 mV of the rails on 10 mA of output current, as shown in Figure 24. Figure 24. Gamma Buffer Drive Capability #### **APPLICATIONS WITH >10 GAMMA CHANNELS** When a greater number of gamma correction channels are required, two or more BUF11705 devices can be used in parallel, as shown in Figure 25. This capability provides a cost-effective way of creating more reference voltages over the use of quad-channel op amps or buffers. The suggested configuration in Figure 25 simplifies layout. The various different channel versions provide a high degree of flexibility and also minimize total cost and space. Figure 25. Creating > 10 Gamma Voltage Channels # **COMPLETE LCD SOLUTION FROM TI** In addition to the BUF11705 line of gamma correction buffers, TI offers a complete set of ICs for the LCD panel market, including various power-supply solutions, and audio power solutions. Figure 26 shows the total IC solution from TI. Figure 26. TI LCD Solution # GENERAL PowerPAD DESIGN CONSIDERATIONS The BUF11705 is available in the thermally-enhanced PowerPAD package. This package is constructed using a downset leadframe upon which the die is mounted, as shown in Figure 27(a) and (b). This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package; see Figure 27(c). Due to this thermal pad having direct thermal contact with the die, excellent thermal performance is achieved by providing a good thermal path away from the thermal pad. The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad must be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat-dissipating device. Soldering the PowerPAD to the PCB is always required, even with applications that have low power dissipation. This provides the necessary thermal and mechanical connection between the lead frame die pad and the PCB. The PowerPAD must be connected to the most negative supply voltage of the device. - 1. Prepare the PCB with a top-side etch pattern. There should be etching for the leads as well as etch for the thermal pad. - 2. Place recommended holes in the area of the thermal pad. Ideal thermal land size and thermal via patterns can be seen in technical brief, SLMA002 PowerPAD Thermally-Enhanced Package, available for download at www.ti.com. These holes should be 13 mils in diameter. Keep them small, so that solder wicking through the holes is not a problem during reflow. - 3. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the BUF11705 IC. These additional vias may be larger than the 13-mil diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered; so that, wicking is not a problem. - 4. Connect all holes to the internal ground plane. - 5. When connecting these holes to the ground plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. Web connections make the soldering of vias easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the BUF11705 PowerPAD package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole. - 6. The top-side solder mask should leave the terminals of the package and the thermal pad area with its ten holes exposed. The bottom-side solder mask should cover the holes of the thermal pad area. This prevents solder from being pulled away from the thermal pad area during the reflow process. - 7. Apply solder paste to the exposed thermal pad area and all of the IC terminals. - With these preparatory steps in place, the BUF11705 IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This preparation results in a properly installed part. Figure 27. Views of Thermally-Enhanced DGN Package For a given $\theta_{JA}$ , the maximum power dissipation is shown in Figure 28, and is calculated by the following formula: $$\mathsf{P}_{\mathsf{D}} = \left( \frac{\mathsf{T}_{\mathsf{MAX}} - \mathsf{T}_{\mathsf{A}}}{\theta_{\mathsf{JA}}} \right)$$ Where: P<sub>D</sub> = maximum power dissipation (W) $T_{MAX}$ = absolute maximum junction temperature (125°C) $T_A$ = free-ambient air temperature (°C) $\theta_{JA} = \theta_{JC} + \theta_{CA}$ $\theta_{JC}$ = thermal coefficient from junction to case (°C/W) $\theta_{CA}$ = thermal coefficient from case-to-ambient air (°C/W) Figure 28. Views of Thermally-Enhanced DGN Package #### PACKAGE OPTION ADDENDUM 26-Dec-2005 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins P | ackage<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|--------|---------------|-------------------------|------------------|------------------------------| | BUF11705AIPWPR | ACTIVE | HTSSOP | PWP | 28 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PWP (R-PDSO-G\*\*) # PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE 20 PIN SHOWN NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2006, Texas Instruments Incorporated