## MP3/USB 2.0 High Speed Switch with Negative Signal Handling

## ISL54206A

The Intersil ISL54206A dual SPDT (Single Pole/Double Throw) switches combine low distortion audio and accurate USB 2.0 high speed data (480Mbps) signal switching in the same low voltage device. When operated with a 2.7 V to 3.6 V single supply, these analog switches allow audio signal swings below-ground, allowing the use of a common USB and audio headphone connector in Personal Media Players and other portable battery powered devices.

The ISL54206A logic control pins are 1.8 V compatible, which allows for control via a standard $\mu$ controller. With a $V_{D D}$ voltage in the range of 2.7 V to 3.6 V , the IN pin voltage can exceed the $\mathrm{V}_{\mathrm{DD}}$ rail allowing for the USB 5V $V_{\text {BUS }}$ voltage from a computer to directly drive the IN pin to switch between the audio and USB signal sources in the portable device. The part has an audio enable control pin to open all the switches and put the part in a low power state.
The ISL54206A is available in a small 10 Ld $2.1 \mathrm{~mm} \times 1.6 \mathrm{~mm}$ ultra-thin $\mu$ TQFN package and a 10 Ld $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TDFN package. It operates over a temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## Features

- High Speed (480Mbps) and Full Speed (12Mbps) Signaling Capability per USB 2.0
- Low Distortion Negative Signal Capability
- Control Pin to Open all Switches and Enter Low Power State
- Low Distortion Headphone Audio Signals - THD+N at 20mW into $32 \Omega$ Load. . . . . . . <0.1\%
- Cross-talk Audio Channels ( 20 Hz to 20 kHz ) . . -110 dB
- Single Supply Operation (VDD) . . . . 2.5 V to 5.5 V
- -3dB Bandwidth USB Switches. . . . . . . . . 630MHz
- Available in $\mu$ TQFN and TDFN Packages
- Pb-Free (RoHS Compliant)
- Compliant with USB 2.0 Short Circuit Requirements Without Additional External Components


## Applications* (see page 18)

- MP3 and Other Personal Media Players
- Cellular/Mobile Phones
- PDA's
- Audio/USB Switching


## Related Literature* (see page 18)

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)".
- Application Note AN1337 "ISL54206AEVAL1Z Evaluation Board User's Manual".


## Application Block Diagram



Pin Configurations (Note 1)


ISL54206A
(10 LD TDFN) TOP VIEW


NOTE:

1. ISL54206A Switches shown for IN = Logic "0" and CTRL = Logic " 1 ".

## Truth Table

| ISL54206A |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| IN | CTRL | $\mathbf{L ,} \mathbf{R}$ | D+, D- |  |
| 0 | 0 | OFF | OFF |  |
| 0 | 1 | ON | OFF |  |
| 1 | $X$ | OFF | ON |  |

IN: Logic " 0 " when $\leq 0.5 \mathrm{~V}$, Logic " 1 " when $\geq 1.4 \mathrm{~V}$ with 2.7 V to 3.6V supply.

CTRL: Logic " 0 " when $\leq 0.5 \mathrm{~V}$ or Floating, Logic " 1 " when $\geq 1.4 \mathrm{~V}$ with 2.7 V to 3.6 V supply.

Pin Descriptions

| ISL54206A |  |  |
| :---: | :---: | :--- |
| PIN NO. | NAME | FUNCTION |
| 1 | VDD | Power Supply |
| 2 | IN | Digital Control Input |
| 3 | COM- | Voice and Data Common Pin |
| 4 | COM+ | Voice and Data Common Pin |
| 5 | GND | Ground Connection |
| 6 | R | Audio Right Input |
| 7 | L | Audio Left Input |
| 8 | D+ | USB Differential Input |
| 9 | D- | USB Differential Input |
| 10 | CTRL | Digital Control Input (Audio Enable) |
| - | PD | Thermal Pad. Tie to Ground or Float <br> (TDFN package only) |

## Ordering Information

| PART NUMBER (Note 5) | PART MARKING | TEMP. RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE <br> (Pb-Free) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: |
| ISL54206AIRTZ (Note 3) | 06AZ | -40 to +85 | 10 Ld 3mmx3mm TDFN | L10.3×3A |
| ISL54206AIRTZ-T (Notes 2, 3) | 06AZ | -40 to +85 | 10 Ld 3mmx3mm TDFN (Tape and Reel) | L10.3×3A |
| ISL54206AIRUZ-T (Notes 2, 4) | FU | -40 to +85 | $10 \mathrm{Ld} 2.1 \mathrm{~mm} \times 1.6 \mathrm{~mm} \mu$ TQFN (Tape and Reel) | L10.2.1×1.6A |
| ISL54206AEVAL1Z | Evaluation Board |  |  |  |

NOTES:
2. Please refer to TB347 for details on reel specifications.
3. These Intersil Pb -free plastic packaged products employ special Pb -free material sets, molding compounds/die attach materials, and $100 \%$ matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations). Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
4. These Intersil Pb -free plastic packaged products employ special Pb -free material sets; molding compounds/die attach materials and NiPdAu plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
5. For Moisture Sensitivity Level (MSL), please see device information page for ISL54206A. For more information on MSL please see techbrief TB363.

## Absolute Maximum Ratings

| VDD to GND . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 to 6.0V Input Voltages |  |
| :---: | :---: |
|  |  |
| D+, D-, L, R (Note 6). | -2 V to ( $\left.\left(\mathrm{V}_{\mathrm{DD}}\right)+0.3 \mathrm{~V}\right)$ |
| IN (Note 6). | -2V to 5.5 V |
| CTRL (Note 6) | -0.3 to (( $\mathrm{V}_{\mathrm{DD}}$ ) $\left.+0.3 \mathrm{~V}\right)$ |
| Output Voltages |  |
| COM-, COM + (Note 6) | -2 V to (( $\mathrm{V}_{\mathrm{DD}}$ ) $\left.+0.3 \mathrm{~V}\right)$ |
| Continuous Current (Audio Switches) | $\pm 150 \mathrm{~mA}$ |
| Peak Current (Audio Switches) |  |
| Continuous Current (USB Switches) | $\pm 40 \mathrm{~mA}$ |
| Peak Current (USB Switches) (Pulsed 1ms, 10\% Duty Cycle, Max) | $\pm 100 \mathrm{~mA}$ |
| ESD Rating: |  |
| Human Body Model | >7kV |
| Machine Model | >400V |
| Charged Device Model | $>1.4 \mathrm{kV}$ |
|  |  |

## Thermal Information

| Thermal Resistance (Typical) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: | :---: | :---: |
| 10 Ld $\mu$ TQFN (Notes 7, 8) $\ldots \ldots \ldots$ | 145 | 90 |
| 10 Ld TDFN (Notes 9, 10) $\ldots \ldots$. | 55 | 16 |
| Maximum Junction Temperature (Plastic Package). . $+150^{\circ} \mathrm{C}$ |  |  |
| Maximum Storage Temperature Range $\ldots$. | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Pb-Free Reflow Profile..................ee link below |  |  |
| http://www.intersil.com/pbfree/Pb-FreeReflow.asp |  |  |

## Operating Conditions

Temperature Range . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.
NOTES:
6. Signals on $D+, D-, L, R, C O M-, C O M+, C T R L, I N$ exceeding $V_{D D}$ or $G N D$ by specified amount are clamped. Limit current to maximum current ratings.
7. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
8. For $\theta_{\mathrm{JC}}$, the "case temp" location is taken at the package top center.
9. $\theta_{\mathrm{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
10. For $\theta_{\mathrm{JC}}$, the "case temp" location is the center of the exposed metal pad on the package underside.

Electrical Specifications - 2.7V to 3.6V Supply Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.4 \mathrm{~V}$,
$\mathrm{V}_{\mathrm{INL}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CTRLH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CTRLL}}=0.5 \mathrm{~V}$, (Note 11), unless otherwise specified. Boldface limits apply over the operating temperature range, $\mathbf{- 4 0}{ }^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

| PARAMETER | TEST CONDITIONS | $\begin{gathered} \text { TEMP } \\ \left({ }^{\circ} \mathrm{C}\right) \end{gathered}$ | MIN (Notes 12, 15) | TYP | MAX (Notes 12, 15) | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH CHARACTERISTICS |  |  |  |  |  |  |
| Audio Switches (L, R) |  |  |  |  |  |  |
| Analog Signal Range, $V_{\text {ANALOG }}$ | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{IN}=0.5 \mathrm{~V}, \mathrm{CTRL}=1.4 \mathrm{~V}$ | Full | -1.5 | - | 1.5 | V |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=\mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{L}} \text { or } \mathrm{V}_{\mathrm{R}}=-0.85 \mathrm{~V} \text { to } 0.85 \mathrm{~V} \text {, (See Figure 3) } \end{aligned}$ | 25 | - | 2.47 | - | $\Omega$ |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=4.2 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=\mathrm{V}_{\mathrm{DD},}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{L}} \text { or } \mathrm{V}_{\mathrm{R}}=-0.85 \mathrm{~V} \text { to } 0.85 \mathrm{~V} \text {, (See Figure 3) } \end{aligned}$ | 25 | - | 2.50 | - | $\Omega$ |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.85 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=\mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{L}} \text { or } \mathrm{V}_{\mathrm{R}}=-0.85 \mathrm{~V} \text { to } 0.85 \mathrm{~V} \text {, (See Figure 3) } \end{aligned}$ | 25 | - | 2.87 | - | $\Omega$ |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{IN}=0.5 \mathrm{~V}, \mathrm{CTRL}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{L}} \text { or } \mathrm{V}_{\mathrm{R}}=-0.85 \mathrm{~V} \text { to } 0.85 \mathrm{~V} \text {, (See Figure 3) } \end{aligned}$ | 25 | - | 2.65 | 4.0 | $\Omega$ |
|  |  | Full | - | - | 5.5 | $\Omega$ |
| RON Matching Between Channels, $\Delta$ ron | $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{IN}=0.5 \mathrm{~V}, \mathrm{CTRL}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}$, $\mathrm{V}_{\mathrm{L}}$ or $\mathrm{V}_{\mathrm{R}}=$ Voltage at max ron over signal range of -0.85 V to 0.85 V , (Note 14) | 25 | - | 0.02 | 0.13 | $\Omega$ |
|  |  | Full | - | - | 0.16 | $\Omega$ |
| Ron Flatness, R $\mathrm{FLAT}^{\text {(ON }}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{IN}=0.5 \mathrm{~V}, \mathrm{CTRL}=1.4 \mathrm{~V}, \mathrm{I} \mathrm{ICOMx}=40 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{L}} \text { or } \mathrm{V}_{\mathrm{R}}=-0.85 \mathrm{~V} \text { to } 0.85 \mathrm{~V} \text {, (Note } 13 \text { ) } \end{aligned}$ | 25 | - | 0.03 | 0.05 | $\Omega$ |
|  |  | Full | - | - | 0.07 | $\Omega$ |

## Electrical Specifications - 2.7V to 3.6V Supply

Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{INH}}=1.4 \mathrm{~V}$,
$\mathrm{V}_{\mathrm{INL}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CTRLH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CTRLL}}=0.5 \mathrm{~V}$, (Note 11), unless otherwise specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MIN } \\ (\text { Notes } 12,15) \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ (\text { Notes 12, 15) } \end{gathered}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Discharge Pull-Down Resistance, $\mathrm{R}_{\mathrm{L}}, \mathrm{R}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {COM }}$ or $\mathrm{V}_{\mathrm{COM}}=-0.85 \mathrm{~V}, 0.85 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}$ or $\mathrm{V}_{\mathrm{R}}=-0.85 \mathrm{~V}$, $0.85 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}+}$ and $\mathrm{V}_{\mathrm{D}-}=$ floating, Measure current through the discharge pull-down resistor and calculate resistance value. | 25 | - | 50 | - | $\mathrm{k} \Omega$ |
| USB Switches (D+, D-) |  |  |  |  |  |  |
| Analog Signal Range, $V_{\text {ANALOG }}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=1.4 \mathrm{~V}, \mathrm{CTRL}=1.4 \mathrm{~V}$ | Full | 0 | - | $\mathbf{V}_{\text {DD }}$ | V |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \mathrm{IN}=\mathrm{V}_{\mathrm{DD}}, \mathrm{CTRL}=\mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{COMx}}=1 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{D}+} \text { or } \mathrm{V}_{\mathrm{D}-}=5 \mathrm{~V} \text { (See Figure 4) } \end{aligned}$ | +25 | - | 17.7 | - | $\Omega$ |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=4.2 \mathrm{~V}, \mathrm{IN}=\mathrm{V}_{\mathrm{DD},}, \mathrm{CTRL}=\mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{COMx}}=1 \mathrm{~mA}, \\ & \left.\mathrm{~V}_{\mathrm{D}+} \text { or } \mathrm{V}_{\mathrm{D}-}=4.2 \mathrm{~V} \text { (See Figure } 4\right) \end{aligned}$ | +25 | - | 19.5 | - | $\Omega$ |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=2.85 \mathrm{~V}, \mathrm{IN}=\mathrm{V}_{\mathrm{DD}}, \mathrm{CTRL}=\mathrm{V}_{\mathrm{DD}}, \mathrm{I}_{\mathrm{COMx}}=1 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{D}+} \text { or } \mathrm{V}_{\mathrm{D}-}=2.85 \mathrm{~V} \text { (See Figure 4) } \end{aligned}$ | +25 | - | 26 | - | $\Omega$ |
| ON-Resistance, ron | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=1.4 \mathrm{~V}, \mathrm{CTRL}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=1 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{D}+} \text { or } \mathrm{V}_{\mathrm{D}-}=3.3 \mathrm{~V}(\text { See Figure } 4) \end{aligned}$ | +25 | - | 23.5 | 30 | $\Omega$ |
|  |  | Full | - | - | 35 | $\Omega$ |
| ON-Resistance, ron | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=1.4 \mathrm{~V}, \mathrm{CTRL}=1.4 \mathrm{~V}, \mathrm{I} \mathrm{COMx}=40 \mathrm{~mA},$ <br> $\mathrm{V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}}=0 \mathrm{~V}$ to 400 mV (See Figure 4) | 25 | - | 4.6 | 5 | $\Omega$ |
|  |  | Full | - | - | 6.5 | $\Omega$ |
| ron Matching Between Channels, $\Delta$ ron | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=1.4 \mathrm{~V}, \mathrm{CTRL}=1.4 \mathrm{~V}, \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}$, $\mathrm{V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}}=$ Voltage at max $\mathrm{R}_{\mathrm{ON}}$ over signal range of 0 V to 400 mV , (Note 14) | 25 | - | 0.06 | 0.5 | $\Omega$ |
|  |  | Full | - | - | 0.55 | $\Omega$ |
| ron Flatness, R FLAT(ON) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=1.4 \mathrm{~V}, \mathrm{CTRL}=1.4 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{COMx}}=40 \mathrm{~mA}, \mathrm{~V}_{\mathrm{D}+} \text { or } \mathrm{V}_{\mathrm{D}-}=0 \mathrm{~V} \text { to } 400 \mathrm{mV}, \\ & \text { (Note 13) } \end{aligned}$ | 25 | - | 0.4 | 0.6 | $\Omega$ |
|  |  | Full | - | - | 1.0 | $\Omega$ |
| OFF Leakage Current, $\mathrm{I}_{\mathrm{D}+(\mathrm{OFF})}$ or $\mathrm{I}_{\mathrm{D}}$ (OFF) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}}$ or $\mathrm{V}_{\mathrm{COM}+}=0.5 \mathrm{~V}, 0 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}-}=0 \mathrm{~V}, 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}$ and $\mathrm{V}_{\mathrm{R}}=$ float | 25 | -10 | - | 10 | nA |
|  |  | Full | -70 | - | 70 | nA |
| ON Leakage Current, $\mathrm{I}_{\mathrm{Dx}}$ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=3.3 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V}$ or $3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}+}$ or $\mathrm{V}_{\mathrm{D}-}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{COM}-}, \mathrm{V}_{\mathrm{COM}+}, \mathrm{V}_{\mathrm{L}}$ and $\mathrm{V}_{\mathrm{R}}=$ float | 25 | -30 | 8 | 30 | nA |
|  |  | Full | -300 | - | 300 | nA |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |
| Turn-ON Time, ${ }^{\text {ton }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (See Figure 1) | 25 | - | 67 | - | ns |
| Turn-OFF Time, toff | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (See Figure 1) | 25 | - | 48 | - | ns |
| Break-Before-Make Time Delay, $t_{D}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$, (See Figure 2) | 25 | - | 18 | - | ns |
| Skew, tsKEW | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=3.3 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } 3.3 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=750 \mathrm{ps} \text { at } \\ & 480 \mathrm{Mbps},(\text { Duty Cycle }=50 \%)(\text { See Figure } 7) \end{aligned}$ | 25 | - | 50 | - | ps |
| Total Jitter, $\mathrm{t}_{\mathrm{J}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=3.3 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } 3.3 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{t}_{\mathrm{R}}=\mathrm{t}_{\mathrm{F}}=750 \mathrm{ps} \text { at } 480 \mathrm{Mbps} \end{aligned}$ | 25 | - | 210 | - | ps |
| Propagation Delay, ${ }_{\text {t }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=3.3 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } 3.3 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=45 \Omega, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF},(\text { See Figure } 7) \end{aligned}$ | 25 | - | 250 | - | ps |
| Crosstalk <br> (Channel-to-Channel), <br> R to COM-, L to COM+ | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=3.3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=32 \Omega$, $\mathrm{f}=20 \mathrm{~Hz}$ to $20 \mathrm{kHz}, \mathrm{V}_{\mathrm{R}}$ or $\mathrm{V}_{\mathrm{L}}=0.707 \mathrm{~V}_{\mathrm{RMS}}$ ( $2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ ), (See Figure 6) | 25 | - | -110 | - | dB |
| Total Harmonic Distortion | $\begin{aligned} & \mathrm{f}=20 \mathrm{~Hz} \text { to } 20 \mathrm{kHz}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=3 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{L}} \text { or } \mathrm{V}_{\mathrm{R}}=0.707 \mathrm{~V}_{\mathrm{RMS}}\left(2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}\right), \mathrm{R}_{\mathrm{L}}=32 \Omega \end{aligned}$ | 25 | - | 0.06 | - | \% |
| USB Switch -3dB Bandwidth | Signal $=0 \mathrm{dBm}, 0.2 V_{\text {DC }}$ offset, $\mathrm{R}_{\mathrm{L}}=50 \Omega, C_{L}=5 \mathrm{pF}$ | 25 | - | 630 | - | MHz |
| D+/D- OFF Capacitance, $C_{D+(\text { OFF })}, C_{D-(O F F)}$ | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=3.3 \mathrm{~V}, \\ & \left.\mathrm{~V}_{\mathrm{D}} \text { or } \mathrm{V}_{\mathrm{D}+}=\mathrm{V}_{\mathrm{COMx}}=0 \mathrm{~V} \text {, (See Figure } 5\right) \end{aligned}$ | 25 | - | 6 | - | pF |

Electrical Specifications - 2.7V to 3.6V Supply
Test Conditions: $\mathrm{V}_{\mathrm{DD}}=+3.3 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\text {INH }}=1.4 \mathrm{~V}$,
$\mathrm{V}_{\mathrm{INL}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CTRLH}}=1.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CTRLL}}=0.5 \mathrm{~V}$, (Note 11), unless otherwise specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | TEST CONDITIONS | TEMP ( ${ }^{\circ} \mathrm{C}$ ) | $\begin{gathered} \text { MIN } \\ (\text { Notes 12, 15) } \end{gathered}$ | TYP | $\begin{array}{c\|} \hline \text { MAX } \\ (\text { Notes } 12,15) \end{array}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L/R OFF Capacitance, Cloff, CROFF | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } \\ & \left.3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}} \text { or } \mathrm{V}_{\mathrm{R}}=\mathrm{V}_{\mathrm{COMx}}=0 \mathrm{~V} \text {, (See Figure } 5\right) \end{aligned}$ | 25 | - | 9 | - | pF |
| COM ON Capacitance, COM-(ON), COM+(ON) | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{IN}=3.0 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V} \text { or } \\ & \left.3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}} \text { or } \mathrm{V}_{\mathrm{D}+}=\mathrm{V}_{\mathrm{COMx}}=0 \mathrm{~V} \text {, (See Figure } 5\right) \end{aligned}$ | 25 | - | 10 | - | pF |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Range, $\mathrm{V}_{\mathrm{DD}}$ |  | Full | 2.5 | - | 5.5 | V |
| Positive Supply Current, IDD | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}$ or $3.6 \mathrm{~V}, \mathrm{CTRL}=3.6 \mathrm{~V}$ | 25 | - | 6 | 8 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 10 | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD | $\mathrm{V}_{\mathrm{DD}}=4.2 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}$ or $4.2 \mathrm{~V}, \mathrm{CTRL}=4.2 \mathrm{~V}$ | 25 | - | 6 | - | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD | $\mathrm{V}_{\mathrm{DD}}=5.0 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}$ or $5.0 \mathrm{~V}, \mathrm{CTRL}=5.0 \mathrm{~V}$ | 25 | - | 8 | - | $\mu \mathrm{A}$ |
| Positive Supply Current, IDD (Low Power State) | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V}$ or float | 25 | - | 4 | 25 | nA |
|  |  | Full | - | 150 | - | nA |

## DIGITAL INPUT CHARACTERISTICS

| Voltage Low, $\mathrm{V}_{\text {INL, }} \mathrm{V}_{\text {CTRLL }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | - | - | 0.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage High, $\mathrm{V}_{\text {INH }}$, $V_{\text {CTRLH }}$ | $\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 3.6 V | Full | 1.4 | - | - | V |
| Input Current, $\mathrm{I}_{\text {INL, }}$ I $\mathrm{I}_{\text {CTRLL }}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V}$ | Full | -50 | 20 | 50 | nA |
| Input Current, $\mathrm{I}_{\text {INH }}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=3.6 \mathrm{~V}, \mathrm{CTRL}=0 \mathrm{~V}$ | Full | -50 | 20 | 50 | nA |
| Input Current, ICTRLH | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=3.6 \mathrm{~V}$ | Full | -2 | 1.1 | 2 | $\mu \mathrm{A}$ |
| CTRL Pull-Down Resistor, $\mathrm{R}_{\text {CTRL }}$ | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{IN}=0 \mathrm{~V}, \mathrm{CTRL}=3.6 \mathrm{~V}$ | Full | - | 4 | - | $\mathrm{M} \Omega$ |

NOTES:
11. $\mathrm{V}_{\text {LOGIC }}=$ Input voltage to perform proper function.
12. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
13. Flatness is defined as the difference between maximum and minimum value of ON-resistance over the specified analog signal range.
14. RON matching between channels is calculated by subtracting the channel with the highest max ron value from the channel with lowest max $\mathrm{R}_{\mathrm{ON}}$ value, between L and R or between $\mathrm{D}+$ and D -.
15. Parameters with MIN and/or MAX limits are $100 \%$ tested at $+25^{\circ} \mathrm{C}$, unless otherwise specified. Temperature limits established by characterization and are not production tested.

## Test Circuits and Waveforms



Logic input waveform is inverted for switches that have the opposite logic sense.


Repeat test for all switches. $C_{L}$ includes fixture and stray capacitance.

$$
V_{\text {OUT }}=V_{\text {(INPUT) }} \frac{R_{L}}{R_{L}+r_{O N}}
$$

FIGURE 1A. MEASUREMENT POINTS
FIGURE 1B. TEST CIRCUIT
FIGURE 1. SWITCHING TIMES


FIGURE 2A. MEASUREMENT POINTS
FIGURE 2. BREAK-BEFORE-MAKE TIME


Repeat test for all switches.
FIGURE 3. AUDIO RON TEST CIRCUIT


Repeat test for all switches.
FIGURE 4. USB RON TEST CIRCUIT

## Test Circuits and Waveforms (Continued)



Repeat test for all switches.

FIGURE 5. CAPACITANCE TEST CIRCUIT


FIGURE 7A. MEASUREMENT POINTS


Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches.

FIGURE 6. AUDIO CROSSTALK TEST CIRCUIT

|tro - tri| Delay Due to Switch for Rising Input and Rising Outpu |tfo - tfi| Delay Due to Switch for Falling Input and Falling Outp |tskew_O| Change in Skew through the Switch for Output Signa |tskew_i| Change in Skew through the Switch for Input Signals

FIGURE 7B. TEST CIRCUIT

FIGURE 7. SKEW TEST

## Application Block Diagrams



## Detailed Description

The ISL54206A device is a dual single pole/double throw (SPDT) analog switch device that can operate from a single DC power supply in the range of 2.5 V to 5.5 V . It was designed to function as a dual 2 to 1 multiplexer to select between USB differential data signals and audio L and $R$ stereo signals. It comes in tiny $\mu$ TQFN and TDFN packages for use in MP3 players, PDAs, cell phones, and other personal media players.
The part consists of two $3 \Omega$ audio switches and two $5 \Omega$ USB switches. The audio switches can accept signals that swing below ground. They were designed to pass audio left and right stereo signals, that are ground referenced, with minimal distortion. The USB switches were designed to pass high-speed USB differential data signals with minimal edge and phase distortion.

The ISL54206A was specifically designed for MP3 players, cell phones and other personal media player
applications that need to combine the audio headphone jack and the USB data connector into a single shared connector, thereby saving space and component cost. Typical application block diagrams of this functionality is shown above.

The ISL54206A has a single logic control pin (IN) that selects between the audio switches and the USB switches. This pin can be driven Low or High to switch between the audio CODEC drivers and USB transceiver of the MP3 player or cellphone. The ISL54206A also contains a logic control pin (CTRL) that when driven Low while IN is Low, opens all switches and puts the part into a low power state, drawing typically 1nA of IDD current.

A detailed description of the two types of switches is provided in the following sections. The USB transmission and audio playback are intended to be mutually exclusive operations.

## Audio Switches

The two audio switches ( $\mathrm{L}, \mathrm{R}$ ) are $3 \Omega$ switches that can pass signals that swing below ground by as much as 1.5 V . They were designed to pass ground reference stereo signals with minimal insertion loss and very low distortion. Crosstalk between the audio switches over the audio band is $<-110 \mathrm{~dB}$.

Over a signal range of $\pm 1 \mathrm{~V}\left(0.707 \mathrm{~V}_{\mathrm{RMS}}\right)$ with $\mathrm{V}_{\mathrm{DD}}$ $>2.7 \mathrm{~V}$, these switches have an extremely low RON resistance variation. They can pass ground referenced audio signals with very low distortion ( $<0.06 \%$ THD+N) when delivering 15.6 mW into a $32 \Omega$ headphone speaker load. See Figures 8, Figures 9, Figures 10, and
Figures 11 THD+N performance curves.
These switches are uni-directional switches. The audio drivers should be connected at the $L$ and $R$ side of the switch (pin 7 and pin 8) and the speaker loads should be connected at the COM side of the switch (pin 3 and pin 4).
The audio switches are active (turned ON) whenever the IN voltage is $\leq 0.5 \mathrm{~V}$ and the CTRL voltage to $\geq 1.4 \mathrm{~V}$.

Note: Whenever the audio switches are ON, the USB transceivers need to be in the high impedance state or static high or low state.

## USB Switches

The two USB switches (D+, D-) are bidirectional switches that can pass rail-to-rail signals. When powered with a 3.6 V supply, these switches have a nominal roN of $4.6 \Omega$ over the signal range of OV to 400 mV with a ron flatness of $0.4 \Omega$. The ron matching between the $\mathrm{D}+$ and D switches over this signal range is only $0.06 \Omega$ ensuring minimal impact by the switches to USB high speed signal transitions. As the signal level increases, the ron resistance increases. At signal level of 3.3 V the switch resistance is nominally $23 \Omega$.
The USB switches were specifically designed to pass USB 2.0 high-speed (480Mbps) differential signals typically in the range of 0 V to 400 mV . They have low capacitance and high bandwidth to pass the USB high-speed signals with minimum edge and phase distortion to meet USB 2.0 high speed signal quality specifications. See high-speed eye diagram Figure 15.
The USB switches can also pass USB full-speed signals (12Mbps) with minimal distortion and meet all the USB requirements for USB 2.0 full-speed signaling. See the full-speed eye diagrams, Figures 12 thru 14.
The maximum signal range for the USB switches is from -1.5 V to $\mathrm{V}_{\mathrm{DD}}$. The signal voltage at D - and $\mathrm{D}+$ should not be allowed to exceed the $\mathrm{V}_{\mathrm{DD}}$ voltage rail or go below ground by more than -1.5 V .
The USB switches are active (turned ON) whenever the IN voltage is $\geq 1.4 \mathrm{~V}$.

Note: Whenever the USB switches are ON, the audio drivers of the CODEC need to be at AC or DC ground or floating to keep from interfering with the data transmission.

## USB Switch Cell Off-Isolation

Due to the unique internal architecture of the ISL54206A part, the USB switch cell has limited off-isolation to a negative signal at the COM side of the part.

When driving an audio signal into the $L$ and $R$ inputs a small negative voltage will appear at the D - and $\mathrm{D}+$ lines as the audio signal transitions below ground. With a USB transceiver connected at the $\mathrm{D}-/ \mathrm{D}+$ pins and with a $32 \Omega$ headphone connected at the COM pins Table 1 shows the negative voltage generated at the D-/D+ lines as you increase the audio amplitude across the headphone load.

TABLE 1.

| AUDIO SIGNAL <br> AMPLITUDE | $\mathbf{D - / D + V O L T A G E ~ ( V ) ~}$ |  |
| :---: | :---: | :---: |
|  | $\mathbf{+ 2 5 ^ { \circ }} \mathbf{C}$ | $\mathbf{+ 8 5}^{\circ} \mathbf{C}$ |
| $800 \mathrm{mV} \mathrm{P}_{\mathrm{P}}$ | -0.22 | -0.27 |
| $880 \mathrm{mV} \mathrm{P}_{\mathrm{P}-\mathrm{P}}$ | -0.24 | -0.3 |
| $1.08 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ | -0.3 | -0.34 |
| $2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ | -0.41 | -0.44 |
| $2.25 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ | -0.47 | -0.5 |
| $4 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ | -0.83 | -0.85 |

The USB specification (USB Specification Rev 2.0, Chapter 7, Section 7.1.1) states that a USB transceiver must be able to tolerate a -1V signal at its D-/D+ differential inputs. The data in the table shows that the $-1 V$ level is never exceeded during audio operation and should have no impact on the long-term reliability of the USB transceiver.

## ISL54206A Operation

The following discussion discusses using the ISL54206A in the typical application shown in the block diagrams on page 9 .

## VDD SUPPLY

The DC power supply connected at VDD (pin 1) provides the required bias voltage for proper switch operation. The part can operate with a supply voltage in the range of 2.5 V to 5.5 V .

In a typical USB/Audio application for portable battery powered devices, the $V_{D D}$ voltage will come from a battery or an LDO and be in the range of 2.7 V to 3.6 V . For best possible USB full-speed operation (12Mbps), it is recommended that the $\mathrm{V}_{\mathrm{DD}}$ voltage be $\geq 2.5 \mathrm{~V}$ in order to get a USB data signal level above 2.5 V .

## LOGIC CONTROL

The state of the ISL54206A device is determined by the voltage at the IN pin (pin 2) and the CTRL pin (pin 10). Refer to "Truth Table" on page 2. These logic pins are 1.8 V logic compatible when $\mathrm{V}_{\mathrm{DD}}$ is in the range of 2.7 V to 3.6 V and can be controlled by a standard $\mu$ processor.

The CTRL pin is internally pulled low through a $4 M \Omega$ resistor to ground and can be left floating or tri-stated by
the $\mu$ processor. The CTRL control pin is only active when IN is logic " 0 ".

The IN pin does not have an internal pull-down resistor and must not be allowed to float. It must be driven High or Low.

The voltage at the IN pin can exceed the $V_{D D}$ voltage by as much as 2.55 V . This allows the $\mathrm{V}_{\mathrm{BUS}}$ voltage from a computer or USB hub ( 4.4 V to 5.25 V ) to drive the IN pin while the $\mathrm{V}_{\mathrm{DD}}$ voltage is in the range of 2.7 V to 3.6 V . An external pull-down resistor is required from the IN pin to ground when directly driving the IN pin with the computer VBUS voltage. See "USING THE COMPUTER VBUS VOLTAGE TO DRIVE THE "IN" PIN" on page 11.

## Logic Control Voltage Levels

IN = Logic "0" (Low) when IN $\leq 0.5 \mathrm{~V}$
IN = Logic "1" (High) when IN $\geq 1.4 \mathrm{~V}$
CTRL = Logic " 0 " (Low) when $\leq 0.5 \mathrm{~V}$ or floating.
CTRL = Logic "1" (High) when $\geq 1.4 \mathrm{~V}$

## Audio Mode

If the IN pin = Logic " 0 " and CTRL pin = Logic " 1 ," the part will be in the Audio mode. In Audio mode, the L (left) and R (right) $3 \Omega$ audio switches are $O N$ and the $D$ - and $D+5 \Omega$ USB switches are OFF (high impedance).

When nothing is plugged into the common connector or a headphone is plugged into the common connector, the $\mu$ processor will sense that there is no voltage at the VBUS pin of the connector and will drive and hold the IN control pin of the ISL54206A low. As long as the CTRL = Logic "1," the ISL54206A part will be in the audio mode and the audio drivers of the media player can drive the headphones and play music.

## USB Mode

If the IN pin = Logic " 1 " and CTRL pin = Logic "0" or Logic " 1 " the part will go into USB mode. In USB mode, the $D-$ and $D+5 \Omega$ switches are $O N$ and the $L$ and $R 3 \Omega$ audio switches are OFF (high impedance).
When a USB cable from a computer or USB hub is connected at the common connector, the uprocessor will sense the presence of the 5 V VBUS and drive the IN pin voltage high. The ISL54206A part will go into the USB mode. In USB mode, the computer or USB hub transceiver and the MP3 player or cell phone USB transceiver are connected and digital data will be able to be transmitted back and forth.
When the USB cable is disconnected, the $\mu$ processor will sense that the 5V VBUS voltage is no longer connected and will drive the IN pin low and put the part back into the Audio or Low Power Mode.

## Low Power Mode

If the IN pin = Logic " 0 " and CTRL pin = Logic " 0 ," the part will be in the Low Power mode. In the Low Power mode, the audio switches and the USB switches are OFF (high impedance). In this state, the device draws typically 1 nA of current.

## USING THE COMPUTER VBUS VOLTAGE TO DRIVE THE "IN" PIN

## External IN Pull-Down Resistor

Rather than using a microprocessor to control the IN logic pin you can directly drive the IN pin using the $\mathrm{V}_{\text {BUS }}$ voltage from the computer or USB hub. In order to do this, you must connect an external resistor from the IN pin to ground.
When a headphone or nothing is connected at the common connector, the external pull-down will pull the IN pin low putting the ISL54206A in the Audio mode or Low Power mode depending on the condition of the CTRL pin.

When a USB cable is connected at the common connector, the voltage at the IN pin will be driven to 5 V and the part will automatically go into the USB mode.
When the USB cable is disconnected from the common connector, the voltage at the IN pin will be pulled low by the pull-down resistor and return to the Audio Mode or Low Power Mode depending on the condition of the CTRL pin.
Note: The voltage at the IN pin can exceed the $V_{D D}$ voltage by as much as 2.55 V . This allows the $\mathrm{V}_{\mathrm{BUS}}$ voltage from a computer or USB hub ( 4.4 V to 5.25 V ) to drive the IN pin while the $\mathrm{V}_{\mathrm{DD}}$ voltage is in the range of 2.7 V to 3.6 V .

## External IN Series Resistor

The ISL54206A contains a clamp circuit between IN and VDD. Whenever the IN voltage is greater than the $V_{D D}$ voltage by more than 2.55 V , current will flow through this clamp circuitry into the $V_{\text {DD }}$ power supply bus.
During normal USB operation, $\mathrm{V}_{\mathrm{DD}}$ is in the range of 2.7 V to 3.6 V and IN (V $\mathrm{V}_{\mathrm{BUS}}$ voltage from computer or USB hub) is in the range of 4.4 V to 5.25 V , the clamp circuit is not active and no current will flow through the clamp into the $\mathrm{V}_{\mathrm{DD}}$ supply.
In a USB application, the situation can exist where the $\mathrm{V}_{\text {BUS }}$ voltage from the computer could be applied at the IN pin before the $V_{\text {DD }}$ voltage is up to its normal operating voltage range and current will flow through the clamp into the $\mathrm{V}_{\mathrm{DD}}$ power supply bus. This current could be quite high when $V_{D D}$ is OFF or at $O V$ and could potentially damage other components connected in the circuit. In the application circuit, a $22 \mathrm{k} \Omega$ resistor has been put in series with the IN pin to limit the current to a safe level during this situation.

It is recommended that a current limiting resistor in the range of $10 \mathrm{k} \Omega$ to $50 \mathrm{k} \Omega$ be connected in series with the IN pin. It will have minimal impact on the logic level at the IN pin during normal USB operation and protect the circuit during the time $\mathrm{V}_{\mathrm{BUS}}$ is present before $\mathrm{V}_{\mathrm{DD}}$ is up to its normal operating voltage.
Note: No external resistor is required in applications where the voltage at the IN pin will not exceed $V_{D D}$ by more than 2.55 V .

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified


FIGURE 8. THD+N vs SUPPLY VOLTAGE vs FREQUENCY


FIGURE 10. THD+N vs OUTPUT VOLTAGE


FIGURE 9. THD+N vs SIGNAL LEVELS vs FREQUENCY


FIGURE 11. THD+N vs OUTPUT POWER

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified (Continued)


TIME SCALE (10ns/DIV)
FIGURE 12. EYE PATTERN: 12MBps WITH SWITCHES IN THE SIGNAL PATH

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified (Continued)


FIGURE 13. EYE PATTERN: 12MBps WITH SWITCHES IN THE SIGNAL PATH

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified (Continued)


TIME SCALE (10ns/DIV)
FIGURE 14. EYE PATTERN: 12MBps WITH SWITCHES IN THE SIGNAL PATH

Typical Performance Curves $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless otherwise Specified (Continued)


TIME SCALE (0.2ns/DIV.)
FIGURE 15. EYE PATTERN: 480MBps USB SIGNAL WITH SWITCHES IN THE SIGNAL PATH


FIGURE 16. FREQUENCY RESPONSE

## Die Characteristics

SUBSTRATE AND TDFN THERMAL PAD POTENTIAL (POWERED UP):

GND
TRANSISTOR COUNT:
98
PROCESS:
Submicron CMOS

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE | REVISION | CHANGE |
| :---: | :---: | :---: |
| 10/19/10 | FN6515.3 | In "USB Switch Cell Off-Isolation" on page 10, changed 2nd sentence of 2nd paragraph from "With a USB transceiver connected at the D-/D+ pins and with a 32W headphone.." to "With a USB transceiver connected at the D-/D+ pins and with a $32 \Omega$ headphone.." |
| 09/24/2010 | FN6515.2 | Added section titled "USB Switch Cell Off-Isolation" to page 10. |
| 06/15/2010 | FN6515.1 | On page 1: <br> Added "The L and R 50k $\Omega$ resistors to ground are not shown." to "Application Block Diagram". Removed <br> (2) $50 \mathrm{k} \Omega$ resistors, which were tied to $L$ and $R$ next to "CODEC" block <br> Updated Pb -free bullet in "Features" <br> On page 2: <br> Added PD to "Pin Descriptions" table <br> Updated Pb -free notes in "Ordering Information" per new verbiage based on lead finish. Added TB347 <br> link to ordering information for reel specifications. <br> On page 4: <br> Added Latch up to Abs Max Ratings <br> Added Theta JC to "Thermal Information". Changed 10 Ld $\mu$ TQFN Theta JA from 130 to 145. Changed <br> 10 Ld TDFN Theta JA from 110 to 55. Added applicable Theta JC notes. <br> Added standard over temp note to common conditions of spec table (Boldface limits apply..) <br> On page 5: <br> Changed "ON Leakage Current, $\mathrm{I}_{\mathrm{Dx}}$ " room temp and full temp limits from: <br> Room temp MIN/TYP/MAX: from -10/2/10nA to -30/8/30nA <br> Full temp MIN/MAX: from -75/75nA to -300/300nA <br> On page 6: <br> Changed "Positive Supply Current, IDD (Low Power State)" room temp and full temp limits from: <br> Room temp TYP/MAX: from $1 / 7 n A$ to $4 / 25 n A$ <br> Full temp: removed MAX of 140 nA . Added TYP of 150 nA <br> On page 4 to page 6: <br> Updated standard over-temp Note 15 in MIN/MAX columns of the Electrical Specifications table. <br> On page 19: <br> Updated POD L10.2.1X1.6A to most recent revision. Changes were: <br> Convert to new format by moving dimensions from table onto drawing <br> Corrected leadframe thickness in Detail x from 0.2 REF to 0.125 REF <br> Corrected Note 4 to read "...between 0.15 mm and $0.30 \mathrm{~mm} .$. ", it previously read "...between .015 mm and $0.30 \mathrm{~mm} . . . "$ <br> Corrected the word "indentifier" in Note 8 to read "identifier". <br> On page 20: <br> Updated POD L10.3x3A to most recent revision. Changes were to add Typical Recommended Land <br> Pattern \& convert to new format by moving dimensions from table onto drawing (no dimension changes) |
| 06/25/2007 | FN6515.0 | Initial Release. |

## Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to www.intersil.com/products for a complete list of Intersil product families.
*For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL54206A
To report errors or suggestions for this datasheet, please go to www.intersil.com/askourstaff
FITs are available from our website at http://rel.intersil.com/reports/search.php

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com

## Package Outline Drawing

## L10.2.1x1.6A

10 LEAD ULTRA THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE
Rev 5, 3/10


NOTES:

1. Dimensioning and tolerancing conform to ASME Y14.5M-1994.
2. All Dimensions are in millimeters. Angles are in degrees. Dimensions in ( ) for Reference Only.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$

Lead width dimension applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
5. Maximum package warpage is 0.05 mm .
6. Maximum allowable burrs is 0.076 mm in all directions.
7. Same as JEDEC MO-255UABD except:

No lead-pull-back, MIN. Package thickness $=0.45$ not 0.50 mm
Lead Length dim. $=0.45 \mathrm{~mm}$ max. not 0.42 mm .
8.

The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.

## Package Outline Drawing

## L10.3x3A

10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 5, 3/10

$\underline{\underline{\text { TOP VIEW }}}$


TYPICAL RECOMMENDED LAND PATTERN


## BOTTOM VIEW



SIDE VIEW

DETAIL "X"

NOTES:

1. Dimensions are in millimeters.

Dimensions in () for Reference Only.
2. Dimensioning and tolerancing conform to ASME Y14.5m-1994.
3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$

Angular $\pm 2.50^{\circ}$
4. Dimension applies to the metallized terminal and is measured between 0.15 mm and 0.30 mm from the terminal tip.
Tiebar shown (if present) is a non-functional feature.
The configuration of the pin \#1 identifier is optional, but must be located within the zone indicated. The pin \#1 identifier may be either a mold or mark feature.
7. Compliant to JEDEC MO-229-WEED-3 except exposed pad length ( 2.30 mm ).


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

