Data Sheet September 14, 2010 FN7312.8 #### 450MHz Differential Twisted-Pair Drivers The EL5173 and EL5373 are single and triple high bandwidth amplifiers with a fixed gain of 2. They are primarily targeted for applications such as driving twisted-pair lines in component video applications. The inputs can be in either single-ended or differential form but the outputs are always in differential form. The output common mode level for each channel is set by the associated REF pin, which has a -3dB bandwidth of over 190MHz. Generally, these pins are grounded but can be tied to any voltage reference. All outputs are short circuit protected to withstand temporary overload condition. The EL5173 and EL5373 are specified for operation over the full -40°C to +85°C temperature range. #### **Pinouts** #### Features - · Fully differential inputs and outputs - · Differential input range ±2.3V - · 450MHz 3dB bandwidth at fixed gain of 2 - 900V/µs slew rate (EL5173) - 1100V/µs slew rate (EL5373) - Single 5V or dual ±5V supplies - · 40mA maximum output current - Low power 12mA per channel - · Pb-free available (RoHS compliant) ## **Applications** - · Twisted-pair drivers - · Differential line drivers - · VGA over twisted-pairs - · ADSL/HDSL drivers - Single-ended to differential amplification - Transmission of analog signals in a noisy environment ### Ordering Information | PART<br>NUMBER | PART<br>MARKING | PACKAGE | PKG.<br>DWG. # | |-------------------|-----------------|-------------------------|----------------| | EL5173IS* | 5173IS | 8 Ld SOIC | M8.15E | | EL5173ISZ* (Note) | 5173ISZ | 8 Ld SOIC<br>(Pb-free) | M8.15E | | EL5173IY* | i | 8 Ld MSOP | M8.118A | | EL5173IYZ* (Note) | BAAYA | 8 Ld MSOP<br>(Pb-free) | M8.118A | | EL5373IU | EL5373IU | 24 Ld QSOP | MDP0040 | | EL5373IUZ* (Note) | EL5373IUZ | 24 Ld QSOP<br>(Pb-free) | MDP0040 | \*Add "-T7" or "-T13" suffix for tape and reel. Please refer to TB347 for details on reel specifications. NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. ## **Absolute Maximum Ratings** (T<sub>A</sub> = +25°C) #### ### **Thermal Information** | Operating Junction Temperature | ; | |--------------------------------------------------|---| | Recommended Operating Temperature40°C to +85°C | ; | | Storage Temperature Range65°C to +150°C | ; | | Power Dissipation See Curves | 5 | | Pb-Free Reflow Profile see link below | / | | http://www.intersil.com/pbfree/Pb-FreeReflow.asp | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ **Electrical Specifications** $V_S$ + = +5V, $V_S$ - = -5V, $T_A$ = +25°C, $V_{IN}$ = 0V, $R_{LD}$ = 200 $\Omega$ , $C_{LD}$ = 1pF, Unless Otherwise Specified. | PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|--------------------------------------------------------------------------|---------------------------------------------------|------|------|------|--------| | AC PERFORMAN | CE | 1 | | 1 | 1 | ı | | BW | -3dB Bandwidth | | | 450 | | MHz | | BW | ±0.1dB Bandwidth | | | 60 | | MHz | | SR | Slew Rate - EL5173 | V <sub>OUT</sub> = 2V <sub>P-P</sub> , 20% to 80% | 750 | 900 | | V/µs | | | Slew Rate - EL5373 | V <sub>OUT</sub> = 2V <sub>P-P</sub> , 20% to 80% | 900 | 1100 | | V/µs | | t <sub>STL</sub> | Settling Time to 0.1% | $V_{OUT} = 2V_{P-P}$ | | 10 | | ns | | os | Overshoot | V <sub>ODP-P</sub> = 2V | | 10 | | % | | t <sub>OVR</sub> | Output Overdrive Recovery Time | | | 10 | | ns | | V <sub>REF</sub> BW (-3dB) | V <sub>REF</sub> -3dB Bandwidth | A <sub>V</sub> =1, C <sub>LD</sub> = 2.7pF | | 190 | | MHz | | V <sub>REF</sub> SR+ | V <sub>REF</sub> Slew Rate - Rise | V <sub>OUT</sub> = 2V <sub>P-P</sub> , 20% to 80% | | 200 | | V/µs | | V <sub>REF</sub> SR- | V <sub>REF</sub> Slew Rate - Fall | V <sub>OUT</sub> = 2V <sub>P-P</sub> , 20% to 80% | | 125 | | V/µs | | V <sub>N</sub> | Input Voltage Noise | f = 10kHz | | 25 | | nV/√Hz | | HD2 | Second Harmonic Distortion | V <sub>OUT</sub> = 2V <sub>P-P</sub> , 5MHz | | 84 | | dBc | | HD2 | Second Harmonic Distortion | V <sub>OUT</sub> = 2V <sub>P-P</sub> , 20MHz | | 71 | | dBc | | HD3 | Third Harmonic Distortion | V <sub>OUT</sub> = 2V <sub>P-P</sub> , 5MHz | | 62 | | dBc | | HD3 | Third Harmonic Distortion | V <sub>OUT</sub> = 2V <sub>P-P</sub> , 20MHz | | 53 | | dBc | | dG | Differential Gain at 3.58MHz | R <sub>LD</sub> = 300Ω, A <sub>V</sub> = 2 | | 0.05 | | % | | dθ | Differential Phase at 3.58MHz | R <sub>LD</sub> = 300Ω, A <sub>V</sub> = 2 | | 0.08 | | ٥ | | e <sub>S</sub> | Channel Separation - for EL5373 only | at 1MHz | | 90 | | dB | | INPUT CHARACT | ERISTICS | | | | | | | Vos | Input Referred Offset Voltage | | | ±3 | ±30 | mV | | I <sub>IN</sub> | Input Bias Current (V <sub>IN</sub> , V <sub>INB</sub> ) | EL5173 | -21 | -11 | -5 | μA | | | | EL5373 | -21 | -13 | -5 | μΑ | | I <sub>REF</sub> | INput Bias Current at REF | V <sub>REF</sub> = +3.2V | 1 | | 5 | μΑ | | | | V <sub>REF</sub> = -3.2V | -1 | | +1 | μA | | Gain | Gain Accuracy | V <sub>IN</sub> = ±1V | 1.97 | 1.99 | 2.01 | V | | R <sub>IN</sub> | Differential Input Resistance | | | 150 | | kΩ | | C <sub>IN</sub> | Differential Input Capacitance | | | 1 | | pF | | DMIR | Differential Mode Input Range | | ±2 | ±2.3 | | V | | CMIR+ | Common Mode Positive Input Range at V <sub>IN</sub> +, V <sub>IN</sub> - | | 3.1 | 3.4 | | V | # EL5173, EL5373 $\textbf{Electrical Specifications} \qquad \text{$V_S$+ = +5V$, $V_S$- = -5V$, $T_A$ = +25°C$, $V_{IN}$ = 0V$, $R_{LD}$ = 200$\Omega$, $C_{LD}$ = 1pF$, Unless Otherwise Specified.}$ | PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------|-----------------------------------------------------------------|--------------------------------------------|------------------------|------|------------------------|------| | CMIR- | Common Mode Negative Input Range at $V_{IN}^{+}$ , $V_{IN}^{-}$ | | | -4.5 | -4.2 | V | | V <sub>REFIN</sub> + | Reference Input - Positive | V <sub>IN</sub> + = V <sub>IN</sub> - = 0V | 3.3 | 3.7 | | V | | V <sub>REFIN</sub> - | Reference Input - Negative | V <sub>IN</sub> + = V <sub>IN</sub> - = 0V | | -3.3 | -3 | V | | V <sub>REFOS</sub> | Output Offset Relative to V <sub>REF</sub> | | -100 | 50 | +100 | mV | | CMRR | Input Common Mode Rejection Ratio | V <sub>IN</sub> = ±2.5V | 60 | 80 | | dB | | OUTPUT CHARAC | TERISTICS | | | | * | | | V <sub>OUT</sub> | Positive Output Voltage Swing | R <sub>LD</sub> = 200Ω | 3.3 | 3.67 | | V | | (EL5173) | Negative Output Voltage Swing | | | -3.3 | -3 | V | | V <sub>OUT</sub> | Positive Output Voltage Swing | R <sub>LD</sub> = 200Ω | 3.7 | 4 | | V | | (EL5373) | Negative Output Voltage Swing | | | -3.7 | -3.4 | V | | I <sub>OUT</sub> (Max) | Maximum Output Current | R <sub>L</sub> = 10Ω (EL5173) | ±45 | ±55 | | mA | | | | R <sub>L</sub> = 10Ω (EL5373) | ±40 | ±50 | | mA | | R <sub>OUT</sub> | Output Impedance | | | 60 | | mΩ | | SUPPLY | | | | | 1 | | | V <sub>SUPPLY</sub> | Supply Operating Range | V <sub>S</sub> + to V <sub>S</sub> - | 4.75 | | 11 | V | | I <sub>S(ON)</sub> | Power Supply Current - Per Channel | | 9 | 12 | 14 | mA | | I <sub>S(OFF)</sub> + (EL5173) | Positive Power Supply Current - Disabled | EN pin tied to 4.8V | 60 | 80 | 100 | μΑ | | I <sub>S(OFF)</sub> - (EL5173) | Negative Power Supply Current - Disabled | | -150 | -120 | -90 | μΑ | | I <sub>S(OFF)</sub> + (EL5373) | Positive Power Supply Current - Disabled | EN pin tied to 4.8V | 0.5 | 2 | 10 | μΑ | | I <sub>S(OFF)</sub> - (EL5373) | Negative Power Supply Current - Disabled | | -150 | -120 | -90 | μΑ | | PSRR | Power Supply Rejection Ratio | V <sub>S</sub> from ±4.5V to ±5.5V | 60 | 73 | | dB | | ENABLE | | | | | | | | t <sub>EN</sub> | Enable Time | | | 100 | | ns | | t <sub>DS</sub> | Disable Time | | | 1.2 | | μs | | V <sub>IH</sub> | EN Pin Voltage for Power-Up | | | | V <sub>S</sub> + - 1.5 | V | | V <sub>IL</sub> | EN Pin Voltage for Shut-Down | | V <sub>S</sub> + - 0.5 | | | V | | I <sub>IH-EN</sub> | EN Pin Input Current High - Per Channel | At V <sub>EN</sub> = 5V | | 40 | 60 | μΑ | | I <sub>IL-EN</sub> | EN Pin Input Current Low - Per Channel | At V <sub>EN</sub> = 0V | -5 | -2.5 | | μA | # Pin Descriptions | EL517 | 3 | | EL5173 | | EL5373 | | |------------|----------|-------------------------|---------------------|---------------------------------------------------------------------|--------|--| | PIN NUMBER | PIN NAME | PIN NUMBER | PIN NAME | PIN FUNCTION | | | | 1 | IN+ | 2, 6, 10 | INP1, INP2, INP3 | Non-inverting inputs | | | | 2 | EN | 1 | EN | ENABLE | | | | 3 | IN- | 3, 7, 11 | INN1, INN2, INN3 | Inverting inputs, note that on EL5173, this pin is also the REF pin | | | | 4 | REF | 4, 8, 12 | REF1, REF2, REF3 | Reference inputs, sets common-mode output voltage | | | | 5 | OUTB | 14, 17, 23 | OUT3B, OUT2B, OUT1B | Inverting outputs | | | | 6 | VS+ | 21 | VSP | Positive supply | | | | 7 | VS- | 20 | VSN | Negative supply | | | | 8 | OUT | 15, 18, 24 | OUT3, OUT2, OUT1 | Non-inverting outputs | | | | - | NC | 5, 9, 13, 16,<br>19, 22 | NC | No connect; grounded for best crosstalk performance | | | Ŋ # **Connection Diagrams** FIGURE 1. EL5173 ## **Typical Performance Curves** FIGURE 3. FREQUENCY RESPONSE FIGURE 5. SMALL SIGNAL FREQUENCY RESPONSE vs CLD FIGURE 7. PSRR vs FREQUENCY FIGURE 4. FREQUENCY RESPONSE vs R<sub>LD</sub> FIGURE 6. FREQUENCY RESPONSE vs V<sub>REF</sub> FIGURE 8. COMMON MODE REJECTION vs FREQUENCY ## Typical Performance Curves (Continued) FIGURE 9. DIFFERENTIAL MODE OUTPUT BALANCE ERROR vs FREQUENCY FIGURE 11. CHANNEL SEPARATION vs FREQUENCY FIGURE 13. SUPPLY CURRENT vs SUPPLY VOLTAGE FIGURE 10. INPUT VOLTAGE NOISE vs FREQUENCY FIGURE 12. SMALL SIGNAL BANDWIDTH vs SUPPLY VOLTAGE FIGURE 14. HARMONIC DISTORTION VS DIFFERENTIAL OUTPUT VOLTAGE FN7312.8 September 14, 2010 ## Typical Performance Curves (Continued) FIGURE 15. HARMONIC DISTORTION vs R<sub>LD</sub> FIGURE 17. SMALL SIGNAL TRANSIENT RESPONSE FIGURE 19. OUTPUT IMPEDANCE (DISABLED) FIGURE 16. HARMONIC DISTORTION vs FREQUENCY FIGURE 18. LARGE SIGNAL TRANSIENT RESPONSE FIGURE 20. OUTPUT IMPEDANCE (ENABLED) # Typical Performance Curves (Continued) FIGURE 21. DISABLED RESPONSE FIGURE 23. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE 75 85 100 AMBIENT TEMPERATURE (°C) FIGURE 22. ENABLED RESPONSE FIGURE 24. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE # Simplified Schematic 0 # Description of Operation and Application Information #### **Product Description** The EL5173 and EL5373 are wide bandwidth, low power and single/differential ended to differential output amplifiers. They have a fixed gain of 2. The EL5173 is a single channel differential amplifier. The EL5373 is a triple channel differential amplifier. The EL5173 and EL5373 have a -3dB bandwidth of 450MHz while driving a $200\Omega$ differential load. The EL5173 and EL5373 are available with a power-down feature to reduce the power while the amplifiers are disabled. #### Input, Output and Supply Voltage Range The EL5173 and EL5373 have been designed to operate with a single supply voltage of 5V to 10V or split supplies with its total voltage from 5V to 10V. The amplifiers have an input common mode voltage range from -4.5V to 3.4V for ±5V supply. The differential mode input range (DMIR) between the two inputs is from -2.3V to +2.3V. The input voltage range at the REF pin is from -3.3V to 3.7V. If the input common mode or differential mode signal is outside the above-specified ranges, it will cause the output signal to become distorted. The output of the EL5173 and EL5373 can swing from -3.3V to 3.6V at $200\Omega$ differential load at $\pm 5$ V supply. As the load resistance becomes lower, the output swing is reduced. #### Differential and Common Mode Gain Settings As shown in the "Simplified Schematic" on page 9, since the feedback resistors RF and the gain resistor are integrated with $200\Omega$ and $400\Omega$ , the EL5173 and EL5373 have a fixed gain of 2. The common mode gain is always one. ## **Driving Capacitive Loads and Cables** The EL5173 and EL5373 can drive 16pF differential capacitor in parallel with $200\Omega$ differential load with less than 3.5dB of peaking. If less peaking is desired in applications, a small series resistor (usually between $5\Omega$ to $50\Omega$ ) can be placed in series with each output to eliminate most peaking. However, this will reduce the gain slightly. When used as a cable driver, double termination is always recommended for reflection-free performance. For those applications, a back-termination series resistor at the amplifier's output will isolate the amplifier from the cable and allow extensive capacitive drive. However, other applications may have high capacitive loads without a back-termination resistor. Again, a small series resistor at the output can help to reduce peaking. #### Disable/Power-Down The EL5173 and EL5373 can be disabled and placed their outputs in a high impedance state. The turn-off time is about 1.2 $\mu$ s and the turn-on time is about 100ns. When disabled, the amplifier's supply current is reduced to 40 $\mu$ A for I<sub>S</sub>+ and 2.5 $\mu$ A for I<sub>S</sub>- typically, thereby effectively eliminating the power consumption. The amplifier's power-down can be controlled by standard CMOS signal levels at the ENABLE pin. The applied logic signal is relative to V<sub>S</sub>+ pin. Letting the EN pin float or applying a signal that is less than 1.5V below V<sub>S</sub>+ will enable the amplifier. The amplifier will be disabled when the signal at $\overline{\text{EN}}$ pin is above V<sub>S</sub>+ - 0.5V. ## **Output Drive Capability** The EL5173 and EL5373 have internal short circuit protection. Its typical short circuit current is ±55mA. If the output is shorted indefinitely, the power dissipation could easily increase such that the part will be destroyed. Maximum reliability is maintained if the output current never exceeds ±60mA. This limit is set by the design of the internal metal interconnect. #### **Power Dissipation** With the high output drive capability of the EL5173 and EL5373, it is possible to exceed the +125°C absolute maximum junction temperature under certain load current conditions. Therefore, it is important to calculate the maximum junction temperature for the application to determine if the load conditions or package types need to be modified for the amplifier to remain in the safe operating area. The maximum power dissipation allowed in a package is determined according to Equation 1: $$PD_{MAX} = \frac{T_{JMAX} - T_{AMAX}}{\Theta_{JA}}$$ (EQ. 1) #### Where: - T<sub>JMAX</sub> = Maximum junction temperature - T<sub>AMAX</sub> = Maximum ambient temperature - θ ΙΑ = Thermal resistance of the package The maximum power dissipation actually produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power in the IC due to the load, or as expressed in Equation 2: $$PD = i \times \left( V_S \times I_{SMAX} + V_S \times \frac{\Delta V_O}{R_{LD}} \right)$$ (EQ. 2) ### Where: - V<sub>S</sub> = Total supply voltage - I<sub>SMAX</sub> = Maximum quiescent supply current per channel - ΔV<sub>O</sub> = Maximum differential output voltage of the application - RID = Differential load resistance - I<sub>I OAD</sub> = Load current - i = Number of channels FN7312.8 September 14, 2010 By setting the two $PD_{MAX}$ equations equal to each other, we can solve the output current and $R_{LOAD}$ to avoid the device overheat. # Power Supply Bypassing and Printed Circuit Board Layout As with any high frequency device, a good printed circuit board layout is necessary for optimum performance. Lead lengths should be as short as possible. The power supply pin must be well bypassed to reduce the risk of oscillation. For normal single supply operation, where the $V_S$ - pin is connected to the ground plane, a single 4.7 $\mu F$ tantalum capacitor in parallel with a 0.1 $\mu F$ ceramic capacitor from $V_S$ + to GND will suffice. This same capacitor combination should be placed at each supply pin to ground if split supplies are to be used. In this case, the $V_S$ - pin becomes the negative supply rail. For good AC performance, parasitic capacitance should be kept to minimum. Use of wire-wound resistors should be avoided because of their additional series inductance. Use of sockets should also be avoided if possible. Sockets add parasitic inductance and capacitance that can result in compromised performance. Minimizing parasitic capacitance at the amplifier's inverting input pin is very important. The feedback resistor should be placed very close to the inverting input pin. Strip line design techniques are recommended for the signal traces. ## Typical Applications FIGURE 25. TWISTED PAIR CABLE DRIVER # **Package Outline Drawing** M8.15E 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 0, 08/09 ## NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$ - Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25mm per side. - 5. The pin #1 identifier may be either a mold or mark feature. - 6. Reference to JEDEC MS-012. # **Package Outline Drawing** #### M8.118A 8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE (MSOP) Rev 0, 9/09 **TOP VIEW** TYPICAL RECOMMENDED LAND PATTERN #### NOTES: - 1. Dimensions are in millimeters. - Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSE Y14.5m-1994. - Plastic or metal protrusions of 0.15mm max per side are not included. - Plastic interlead protrusions of 0.25mm max per side are not included. - 5. Dimensions "D" and "E1" are measured at Datum Plane "H". - 6. This replaces existing drawing # MDP0043 MSOP 8L. ## Quarter Size Outline Plastic Packages Family (QSOP) #### MDP0040 ### QUARTER SIZE OUTLINE PLASTIC PACKAGES FAMILY | | INCHES | | | | | |--------|--------|--------|--------|-----------|-------| | SYMBOL | QSOP16 | QSOP24 | QSOP28 | TOLERANCE | NOTES | | Α | 0.068 | 0.068 | 0.068 | Max. | - | | A1 | 0.006 | 0.006 | 0.006 | ±0.002 | - | | A2 | 0.056 | 0.056 | 0.056 | ±0.004 | - | | b | 0.010 | 0.010 | 0.010 | ±0.002 | - | | С | 0.008 | 0.008 | 0.008 | ±0.001 | - | | D | 0.193 | 0.341 | 0.390 | ±0.004 | 1, 3 | | E | 0.236 | 0.236 | 0.236 | ±0.008 | - | | E1 | 0.154 | 0.154 | 0.154 | ±0.004 | 2, 3 | | е | 0.025 | 0.025 | 0.025 | Basic | - | | L | 0.025 | 0.025 | 0.025 | ±0.009 | - | | L1 | 0.041 | 0.041 | 0.041 | Basic | - | | N | 16 | 24 | 28 | Reference | - | Rev. F 2/07 #### NOTES: - Plastic or metal protrusions of 0.006" maximum per side are not included. - Plastic interlead protrusions of 0.010" maximum per side are not included. - 3. Dimensions "D" and "E1" are measured at Datum Plane "H". - 4. Dimensioning and tolerancing per ASME Y14.5M-1994. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com