August 2009 # FAN7318A LCD Backlight Inverter Drive IC ## **Features** - High-Efficiency, Single-Stage Power Conversion - Wide Input Voltage Range: 6V to 30V - Backlight Lamp Ballast and Soft Dimming - Minimal External Components Required - Precision Voltage Reference Trimmed to 2% - Half-Bridge Topology - Soft-Start - PWM Control at Fixed Frequency - Analog Dimming Function - Burst Dimming Function - Programmable Striking Frequency - Open-Lamp Protection (OLP) - Open-Lamp Regulation (OLR) - Over-Voltage Protection (OVP) - Short-Lamp Protection (SLP) - CMP-High Protection (CHP) - Thermal Shutdown (TSD) - 16-Pin SOIC Package # **Applications** - LCD TV - LCD Monitor # **Description** The FAN7318A is a LCD backlight inverter drive IC that controls P-N half-bridge topology. The FAN7318A provides a low-cost solution and reduces external components by integrating proprietary wave rectifiers for open-lamp protection and regulation. The operating voltage range is wide, so an external regulator isn't necessary to supply voltage to the IC. The FAN7318A provides various protections, such as open-lamp regulation, over-voltage protection, open-lamp protection, short-lamp protection, and CMP-HIGH protection, to increase the system reliability. The FAN7318A provides burst dimming and analog dimming. The FAN7318A is available in a 16-SOIC package. # **Ordering Information** | Part<br>Number | Operating<br>Temperature | Package | © Eco<br>Status | Packing<br>Method | |----------------|--------------------------|--------------------------------------------------|-----------------|-------------------| | FAN7318AM | -25 to +85°C | 16-Lead, Small Outline Integrated Circuit (SOIC) | RoHS | Rail | | FAN7318AMX | -25 to +65 C | 10-Lead, Small Oddine megrated Circuit (SOIC) | RUNS | Tape & Reel | For Fairchild's definition of Eco Status, please visit: <a href="http://www.fairchildsemi.com/company/green/rohs\_green.html">http://www.fairchildsemi.com/company/green/rohs\_green.html</a>. Protected under U.S. patent no. 5,652,479. # **Pin Configuration** Figure 2. Package Diagram # **Pin Definitions** | Pin# | Name | Description | | | |------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | TIMER | This pin is for protection delay time setting. | | | | 2 | CMP | Frror amplifier output. Typically, a compensation capacitor is connected to this pin from the round. | | | | 3 | ADIM | This pin is the input for negative analog dimming. | | | | 4 | СТ | This pin is for programming the switching frequency. Typically, a capacitor is connected to this pin from ground and a resistor is connected to this pin from the REF pin. | | | | 5 | REF | This pin is 5V reference output. Typically, resistors are connected to this pin from the CT pin and the BCT pin. | | | | 6 | ВСТ | This pin is for programming the frequency of the burst dimming. Typically, a capacitor is connected to this pin from ground and a resistor is connected to this pin from the REF pin. | | | | 7 | BDIM | This pin is the input for negative burst dimming. The voltage range of 0.5 to 2V at this pin controls burst mode duty cycle from 0% to 100%. | | | | 8 | ENA | This pin is for turning on/off the IC. | | | | 9 | GND | This pin is the ground. | | | | 10 | OUTB | This pin is NMOS gate-drive output. | | | | 11 | OUTA | This pin is PMOS gate-drive output. | | | | 12 | VIN | This pin is the supply voltage of the IC. | | | | 13 | OLR2 | This pin is for open-lamp regulation. Its functions are the same as the OLR1 pin. | | | | 14 | OLP2 | This pin is for open-lamp protection and feedback control of lamp currents. Its functions are the same as the OLP1 pin. | | | | 15 | OLR1 | This pin is for open-lamp regulation and short-lamp protection. It is connected to the full-wave rectifier internally. When the maximum of rectified OLR inputs is between 1.34V and 2V, the error amplifier output current is limited to 3.0µA. When the maximum of rectified OLR inputs reaches 2V, the error amplifier output current is 0A and its output voltage maintains constant. The maximum of rectified OLR inputs is inputted to the negative of another error amplifier for feedback control of lamp voltage. When the maximum of rectified OLR inputs is more than 2.2V, another error amplifier for OLR is operating and lamp voltage is regulated. In normal mode, if the maximum of rectified OLR inputs is higher than 1.34V or if the minimum of rectified OLR inputs is lower than 0.3V for a predetermined time by the TIMER pin capacitor and an internal current source 50µA, the IC shuts down to protect the system in over-voltage condition or short-lamp condition, respectively. | | | | 16 | OLP1 | This pin is for open-lamp protection and feedback control of lamp currents. It is connected to the half-wave rectifier and the full-wave rectifier internally. In striking mode, if the minimum of rectified OLP inputs is less than 0.7V for a predetermined time by the TIMER pin capacitor and an internal current source or; in normal mode, if the minimum of rectified OLP inputs is less than 0.5V for another predetermined time by the TIMER pin capacitor and another internal current source; the IC shuts down to protect the system in open-lamp condition. The maximum of rectified OLP inputs is inputted to the negative of the error amplifier for feedback control of lamp current. | | | # **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Min. | Max. | Unit | |------------------|--------------------------------------------------|------|------|------| | V <sub>IN</sub> | IC Supply Voltage | 6 | 30 | V | | T <sub>A</sub> | Operating Temperature Range | -25 | +85 | ô | | TJ | Operating Junction Temperature | | +150 | °C | | T <sub>STG</sub> | Storage Temperature Range | -65 | +150 | °C | | $\theta_{JA}$ | Thermal Resistance Junction-Air <sup>(1,2)</sup> | | 90 | °C/W | | $P_D$ | Power Dissipation | | 1.4 | W | #### Notes: - 1. Thermal resistance test board; size: 76.2mm x 114.3mm x 1.6mm (1S0P); JEDEC standard: JESD51-2, JESD51-3. - 2. Assume no ambient airflow. # Pin Breakdown Voltage | Pin # | Name | Value | Unit | |-------|-------|-------|------| | 1 | TIMER | 7 | | | 2 | CMP | 7 | | | 3 | ADIM | 7 | | | 4 | CT | 7 | | | 5 | REF | 7 | | | 6 | BCT | 7 | | | 7 | BDIM | 7 | | | 8 | ENA | 7 | V | | 9 | GND | | V | | 10 | OUTB | 30 | | | 11 | OUTA | 30 | | | 12 | VIN | 30 | | | 13 | OLR2 | ±7 | | | 14 | OLP2 | ±7 | | | 15 | OLR1 | ±7 | | | 16 | OLP1 | ±7 | | # **Electrical Characteristics** For typical values, $T_A$ =25°C, $V_{IN}$ =15V, and -25°C $\leq T_A \leq 85$ °C, unless otherwise specified. Specifications to -25°C $\sim 85$ °C are guaranteed by design based on final characterization results. | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------|---------------------------------------|-------------------------------------------|-------|-------|-------|----------| | Under-Volta | age Lockout Section (UVLO) | | • | | | | | $V_{th}$ | Start Threshold Voltage | Increase V <sub>IN</sub> | 4.9 | 5.2 | 5.5 | V | | V <sub>thhys</sub> | Start Threshold Voltage Hysteresis | Decrease V <sub>IN</sub> | 0.20 | 0.45 | 0.60 | V | | I <sub>st</sub> | Startup Current | V <sub>IN</sub> =4.5V | 10 | 70 | 100 | μA | | l <sub>op</sub> | Operating Supply Current | V <sub>IN</sub> =15V, Not Switching | 0.5 | 2.0 | 3.5 | mA | | ON/OFF Sec | ction | | | | | | | V <sub>on</sub> | On-State Input Voltage | | 1.4 | | 5.0 | V | | V <sub>off</sub> | Off-State Input Voltage | | 1 | | 0.7 | V | | I <sub>sb</sub> | Standby Current | ENA=0V | 50 | 120 | 190 | μA | | R <sub>ENA</sub> | Pull-Down Resistor | ENA=2V | 120 | 200 | 280 | kΩ | | Reference S | Section (Recommend 1µF X7R Capacit | or) | | | | | | V <sub>5</sub> | 5V Regulation Voltage | | 4.9 | 5.0 | 5.1 | V | | V <sub>5line</sub> | 5V Line Regulation | $6 \leq V_{IN} \leq 30V$ | | 4 | 50 | mV | | $V_{5load}$ | 5V Load Regulation | $10\mu A \leq I_5 \leq 3mA$ | | 4 | 50 | mV | | Oscillator S | Section (Main) | | | | l | | | $f_{ m osc}$ | | $T_A$ =25°C, CT=220pF, RT=100k $\Omega$ | 101.3 | 105.0 | 108.3 | kHz | | | | CT=220pF, RT=100kΩ | 101.0 | 105.0 | 109.0 | | | f <sub>str</sub> | Oscillator Frequency in Striking Mode | $T_A$ =25°C, CT=220pF, RT=100k $\Omega$ | 126.5 | 131.0 | 135.5 | kHz | | | | CT=20pF, RT=100kΩ | 126.0 | 131.0 | 136.0 | <u>-</u> | | I <sub>ctdcs</sub> | CT Discharge Current | Striking | 1.03 | 1.18 | 1.33 | mA | | I <sub>ctdc</sub> | CT Discharge Current | Normal | 770 | 870 | 970 | μΑ | | Ictcs | CT Charge Current | Striking | -15 | -12 | -9 | μΑ | | $V_{cth}$ | CT High Voltage | | | 2 | | V | | V <sub>ctl</sub> | CT Low Voltage | | | 0.45 | | V | | Oscillator S | ection (Burst) | | | | | | | f <sub>oscb</sub> | Burst Oscillation Frequency | $T_A$ =25°C, BCT=4.7nF, BRT=1.4M $\Omega$ | 321 | 330 | 342 | Hz | | 0300 | | BCT=4.7nF,<br>BRT=1.4MΩ | 317 | 330 | 343 | Ŋ | | I <sub>bctdc</sub> | BCT Discharge current | | 20 | 26 | 32 | μΑ | | $V_{\text{bcth}}$ | BCT High Voltage | | | 2 | | V | | $V_{\text{bctl}}$ | BCT Low Voltage | | | 0.5 | | V | Continued on the following page... # **Electrical Characteristics** (Continued) For typical values, $T_A$ =25°C, $V_{IN}$ =15V, and -25°C $\leq T_A \leq 85$ °C, unless otherwise specified. Specifications to -25°C $\sim 85$ °C are guaranteed by design based on final characterization results. | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------|----------------------------------------|-------------------------------|----------|-------|-------|------| | Analog Dim | ming Section | | | | | | | | | ADIM=0V, T <sub>A</sub> =25°C | 1.244 | 1.329 | 1.421 | | | A) / | D. C V. H | ADIM=0V | 1.231 | 1.329 | 1.427 | ,, | | $AV_{rexx}$ | Reference Voltage | ADIM=0.5V | | 1.178 | | V | | | | ADIM=1.0V | | 1.008 | | | | Error Amplif | ier Section | | | | | | | I <sub>sin</sub> | Output Sink Current | OLP=2.5V, ADIM=2.5V | 63 | 76 | 94 | μA | | I <sub>sur1</sub> | Output Source Current 1 | OLP=0V, ADIM=0V | -65 | -50 | -35 | μA | | I <sub>sur2</sub> | Output Source Current 2 | CMP=3V | -1.4 | -1.0 | -0.6 | μA | | I <sub>bsin</sub> | Burst CMP Sink Current | BDIM=5V, BCT=0V | 41 | 52 | 63 | μA | | l <sub>olpi</sub> | OLP Input Current | OLP=2V | | 0 | | μA | | l <sub>olpo</sub> | OLP Output Current | OLP=-2V | -30 | -20 | -10 | μA | | | Rectifiers Output of OLP | OLP=0.3V | | 0.34 | | V | | $V_{lpfx}$ | | OLP=1.5V | | 1.55 | | V | | V <sub>olpr</sub> | OLP Input Voltage Range <sup>(3)</sup> | | -4 | | 4 | V | | Open-Lamp | Regulation Section | | <b>J</b> | | | | | I <sub>olr1</sub> | Error Amplifier Source Current for | Striking, OLR=1.6V | -3.4 | -2.8 | -2.3 | μA | | I <sub>olr2</sub> | Open-Lamp Regulation | OLR Sweep | | 0 | | μA | | V <sub>olr1</sub> | Open-Lamp Regulation Voltage 1 | OLR Sweep | 1.24 | 1.34 | 1.44 | V | | V <sub>olr2</sub> | Open-Lamp Regulation Voltage 2 | Striking, OLR Sweep | 1.88 | 1.98 | 2.08 | V | | V <sub>olr3</sub> | Open-Lamp Regulation Voltage 3 | | 2.1 | 2.2 | 2.3 | V | | G <sub>mOLR</sub> | OLR Error Amplifier Transconductan | се | 180 | 310 | 440 | μmho | | I <sub>ors</sub> | OLR Error Amplifier Sink Current | Normal, OLR=2.5V | 40 | 60 | 80 | μΑ | | l <sub>olri</sub> | OLR Input Current | OLR=2.5V | | 0 | | μΑ | | l <sub>olro</sub> | OLR Output Current | OLR=-2.5V | -35 | -25 | -15 | μΑ | | V <sub>olrr</sub> | OLR Input Voltage Range <sup>(3)</sup> | | -4 | | 4 | V | ## Note: 3. These parameters, although guaranteed, are not 100% tested in production. # **Electrical Characteristics** (Continued) For typical values, $T_A$ =25°C, $V_{IN}$ =15V, and -25°C $\leq T_A \leq 85$ °C, unless otherwise specified. Specifications to -25°C $\sim 85$ °C are guaranteed by design based on final characterization results. | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------|--------------------------|----------------------|----------------------|----------------------|------| | Protection S | Section | | • | | | | | V <sub>olp0</sub> | Open-Lamp Protection Voltage 0 <sup>(4)</sup> | Striking | 0.65 | 0.70 | 0.75 | V | | V <sub>olp1</sub> | Open-Lamp Protection Voltage 1 | Sweep OLP | 0.42 | 0.49 | 0.56 | V | | V <sub>cmpr</sub> | CMP-High Protection Voltage | Sweep CMP | 3.40 | 3.50 | 3.60 | V | | $V_{slp}$ | Short-Lamp Protection Voltage | Sweep TIMER | 0.22 | 0.30 | 0.38 | V | | $V_{tmr1}$ | Timer Threshold Voltage 1 | Striking, Sweep TIMER | 2.87 | 3.02 | 3.17 | V | | $V_{tmr2}$ | Timer Threshold Voltage 2 | Sweep TIMER | 1.00 | 1.10 | 1.20 | V | | I <sub>tmr1</sub> | Timer Current 1 | OLP=0V | 1.7 | 2.1 | 2.5 | μA | | I <sub>tmr2</sub> | Timer Current 2 | OLR=1.8V | 40 | 50 | 60 | μΑ | | TSD | Thermal Shutdown <sup>(4)</sup> | | | 150 | | °C | | V <sub>ovp</sub> | Over-Voltage Protection Voltage | Sweep OLR | 1.24 | 1.34 | 1.44 | V | | dcr | ENA2.3V OLP Disable/Enable Change Voltage | | 2.1 | 2.3 | 2.5 | V | | Output Sect | tion | | | | | | | $V_{pdhv}$ | PMOS Gate High Voltage <sup>(4)</sup> | V <sub>IN</sub> =15V | | V <sub>IN</sub> | | V | | $V_{\text{pdlv}}$ | PMOS Gate Low Voltage | V <sub>IN</sub> =15V | V <sub>IN</sub> -9.0 | V <sub>IN</sub> -7.5 | V <sub>IN</sub> -6.5 | V | | $V_{ndhv}$ | NMOS Gate High Voltage | V <sub>IN</sub> =15V | 7.5 | 8.5 | 10.0 | V | | $V_{ndlv}$ | NMOS Gate Low Voltage <sup>(4)</sup> | V <sub>IN</sub> =15V | | 0 | | V | | $V_{\text{puv}}$ | PMOS Gate Voltage with UVLO Activated | V <sub>IN</sub> =4.5V | V <sub>IN</sub> -0.3 | | | V | | V <sub>nuv</sub> | NMOS Gate Voltage with UVLO Activated | V <sub>IN</sub> =4.5V | | | 0.3 | V | | $I_{pdsur}$ | PMOS Gate Drive Source Current <sup>(4)</sup> | V <sub>IN</sub> =15V | | -300 | | mA | | I <sub>pdsin</sub> | PMOS Gate Drive Sink Current <sup>(4)</sup> | V <sub>IN</sub> =15V | | 400 | | mA | | I <sub>ndsur</sub> | NMOS Gate Drive Source Current <sup>(4)</sup> | V <sub>IN</sub> =15V | / | 300 | | mA | | I <sub>ndsin</sub> | NMOS Gate Drive Sink Current <sup>(4)</sup> | V <sub>IN</sub> =15V | | -400 | 2 | mA | | Maximum / | Minimum Duty Cycle | ı | | | | | | DC <sub>MIN</sub> | Minimum Duty Cycle <sup>(4)</sup> | f <sub>osc</sub> =100kHz | | 0 | y | % | | DC <sub>MAX</sub> | Maximum Duty Cycle <sup>(4)</sup> | f <sub>osc</sub> =100kHz | 45 | | 49 | % | ### Note: 4. These parameters, although guaranteed, are not 100% tested in production. # **Typical Performance Characteristics** Figure 3. Start Threshold Voltage vs. Temperature Figure 4. Start Threshold Voltage Hysteresis vs. Temperature Figure 5. Startup Current vs. Temperature Figure 6. Operating Current vs. Temperature Figure 7. Standby Current vs. Temperature Figure 8. 5V Regulation Voltage vs. Temperature Figure 9. Oscillation Frequency vs. Temperature Figure 10. Oscillation Frequency in Striking vs. Temperature Figure 11. CT High Voltage vs. Temperature Figure 12. CT Low Voltage vs. Temperature Figure 13. Burst Dimming Frequency vs. Temperature Figure 14. BCT Discharge Current vs. Temperature Figure 15. BCT High Voltage vs. Temperature Figure 16. BCT Low Voltage vs. Temperature Figure 17. Analog Dimming Reference Voltage 00 vs. Temperature Figure 19. Error Amplifier Source Current 1 vs. Temperature Figure 18. Analog Dimming Reference Voltage 05 vs. Temperature Figure 20. Error Amplifier Source Current 2 vs. Temperature 20 0 2c 40 50 30 TEMP [°C] Figure 21. Error Amplifier Source Current for OLR vs. Temperature Figure 22. Error Amplifier Sink Current vs. Temperature Figure 23. Burst CMP Sink Current vs. Temperature Figure 24. OLR Error Amplifier Sink Current vs. Temperature Figure 25. Open-Lamp Protection Voltage 1 vs. Temperature Figure 26. High-CMP Protection Voltage vs. Temperature Figure 27. Short-Lamp Protection Voltage vs. Temperature Figure 28. Open-Lamp Regulation Voltage 1 vs. Temperature Figure 29. Open-Lamp Regulation Voltage 2 vs. Temperature Figure 30. Open-Lamp Regulation Voltage 3 vs. Temperature Figure 31. TIMER Threshold Voltage 1 vs. Temperature Figure 32. TIMER Threshold Voltage 2 vs. Temperature Figure 33. TIMER Current 1 vs. Temperature Figure 34. TIMER Current 2 vs. Temperature # **Functional Description** ## **UVLO** The under-voltage lockout (UVLO) circuit guarantees the stable operation of the IC's control circuit by stopping and starting it as a function of the $V_{IN}$ value. The UVLO circuit turns on the control circuit when $V_{IN}$ exceeds 5.2V. When $V_{IN}$ is lower than 4.75V, the IC startup current is less than $100\mu A$ . ### **ENA** Applying voltage higher than 1.4V to the ENA pin enables the IC. Applying voltage lower than 0.7V to the ENA pin disables the IC. In terms of the protections, applying voltage higher than 2.5V to the ENA pin disables OLP and SLP. Applying voltage lower than 2.1V to the ENA pin enables the OLP and the SLP. ## **Main Oscillator** In normal mode, the external timing capacitor (CT) is charged by the current flowing from the reference voltage source, which is formed by the timing resistor (RT) and the timing capacitor (CT). The sawtooth waveform charges up to 2V. Once CT voltage reaches 2V, the CT begins discharging down to 0.4V. Next, the CT starts charging again and a new switching cycle begins, as shown in Figure 35. The main frequency is programmed by adjusting the RT and CT value. The main frequency is calculated as: $$f_{OSC} = \frac{1}{RT \cdot CT \cdot In \left( \frac{3.9585 \cdot RT - 13650}{2.61 \cdot RT - 13650} \right)} [Hz]$$ (1) Figure 35. Main Oscillator Circuit In striking mode, the external timing capacitor (CT) is charged by the current flowing from the reference voltage source and 12µA current source, which increases the frequency. If the product of RT and CT value is constant, the striking frequency is depending on CT and is calculated as: $$f_{str} = \frac{1}{RT \cdot CT \cdot In \begin{pmatrix} 13.65 + (3I_1 - 4.55I_2)RT \\ -I_1 \cdot I_2 \cdot RT^2 \\ 13.65 + (4.55I_1 - 3I_2)RT \\ -I_1 \cdot I_2 \cdot RT^2 \end{pmatrix}} [Hz]$$ (2 $I_1 = 12 \times 10^{-6} \text{A}, I_2 = 1.128 \times 10^{-3} \text{A}$ # **Burst Dimming Oscillator** The burst dimming timing capacitor (BCT) is charged by the current flowing from the reference voltage source, which is formed by the burst dimming timing resistor (BRT) and the burst dimming timing capacitor (BCT). The sawtooth waveform charges up to 2V. Once the BCT voltage reaches 2V, the capacitor begins discharging down to 0.5V. Next, the BCT starts charging again and a new burst dimming cycle begins, as shown in Figure 36. The burst dimming frequency is programmed by adjusting the BCT and BRT values. The burst dimming frequency is calculated as: $$f_{OSCB} = \frac{1}{BRT \cdot BCT \cdot In \left( \frac{0.039 \cdot BRT - 4500}{0.026 \cdot BRT - 4500} \right)} [Hz]$$ (3) To avoid visible flicker, the burst dimming frequency should be greater than 120Hz. Figure 36. Burst Dimming Oscillator Circuit # **Analog Dimming** For analog dimming, the lamp intensity is controlled with the external dimming signal (V<sub>ADIM</sub>) and resistors. Figure 37 shows how to implement an analog dimming circuit. Figure 37. Analog Circuit Implementation In full brightness, the maximum rms value of the lamp current is calculated as: $$i_{ms}^{\text{max}} = V_{\text{ref}\_\text{max}} \frac{\pi}{2\sqrt{2}R_{\text{cs}}} [A]$$ (4) The lamp intensity is inversely proportional to $V_{ADIM}$ . As $V_{ADIM}$ increases, the lamp intensity decreases and the rms value of the lamp current is calculated as: $$i_{ms}^{\text{max}} = V_{ref} \frac{\pi}{2\sqrt{2}R_s} [A]$$ $$V_{ref} = V_{ref\_max} - 0.30V_{ADIM} [A]$$ (5) Figure 38 shows the lamp current waveform vs. V<sub>ADIM</sub> in an analog dimming mode. Figure 38. Analog Dimming Waveforms ## **Burst Dimming** Lamp intensity is controlled with the BDIM signal over a wide range. FAN7318A provide polarity selection. When BDIM is inputted, the DC voltage or PWM pulse signal and BCT is setting sawtooth waveform or DC voltage, respectively. This structure can be implemented as negative dimming polarity. When BDIM voltage is lower than BCT voltage, the lamp current is turned on; 0V on BDIM commands full brightness. The duty cycle of the PWM pulse determines the lamp brightness. The lamp intensity is inversely proportional to BDIM voltage. As BDIM voltage increases, the lamp intensity decreases. Figure 39 shows the lamp current waveform vs. DIM in negative burst dimming mode. Figure 39. Negative Burst Dimming Waveform Using DC Voltage Burst dimming can be implemented, not only DC voltage, but also using PWM pulse as the BDIM signal. Figure 40 shows how to implement burst dimming using PWM pulse as BDIM signal. Figure 40. Negative Burst Dimming Implementation Circuit Using an External Pulse Figure 41 shows the lamp current waveform vs. an external pulse in negative burst dimming mode. Figure 41. Negative Burst Dimming Waveform Using an External Pulse During striking mode, burst dimming operation is disabled to guarantee continuous striking time. Figure 42 shows burst dimming disabled during striking mode. Figure 42. Burst Dimming During Striking Mode When BDIM is setting over $2.2V_{DC}$ and BCT is inputted PWM pulse signal, this structure can be implemented as positive dimming polarity. Figure 43 shows burst dimming using PWM pulse as BDIM signal. Figure 43. Positive Burst Dimming Implementation Circuit Using an External Pulse Figure 44 shows the lamp current waveform vs. an external pulse in positive burst dimming mode. Figure 44. Positive Burst Dimming Waveform Using an External Pulse ## Soft-Start A soft-start circuit ensures a gradual increase in the input and output power. FAN7318A has no soft-start pin, but provides soft-start function using the first BCT waveform. The first BCT waveform limits CMP voltage at initial operation, so lamp current increases gradually. Figure 45. Soft-Start in Normal Mode Figure 46. Soft-Start in Burst Dimming Mode ## **Output Drives** FAN7318A is designed to drive P-N half-bridge MOSFETs with symmetric duty cycle. FAN7318A can drive a P-MOSFET directly without a level-shift capacitor and a Zener diode. A fixed dead time of 500ns is introduced between two outputs at maximum duty cycle, as shown in Figure 47. Figure 47. MOSFETs Gate Drive Signal ## **Lamp Current Feedback Circuit** FAN7318A has two OLP pins for lamp current feedback and protections. The inputs of two OLP pins are connected to the internal half-wave and full-wave rectifier circuits. The half-wave rectified signals of two OLP inputs are connected the maximum detector circuit. The full-wave rectified signals of two OLP inputs are connected to the minimum detector circuit. The two inputs of the OLP pins should be inverse phase. # Lamp Voltage Feedback Circuit FAN7318A has two OLR pins for lamp voltage feedback and protections. The inputs of two OLR pins are connected to the internal full-wave rectifier circuit. The full-wave rectified signals of two OLR inputs are connected to the maximum detector circuit for lamp voltage feedback and protections. They are connected to the minimum detector circuit for protections. ## **Protections** The FAN7318A provides the following latch-mode protections: Open-Lamp Regulation (OLR), Open-Lamp Protection (OLP), Short-Lamp Protection (SLP), CMP-High Protection (CHP), and Thermal Shutdown (TSD). The latch is reset when $V_{\text{IN}}$ falls to the UVLO voltage or ENA is pulled down to GND. The protection delay time can be adjusted by a capacitor between the TIMER pin and GND. Figure 48. Protection Timing Delay Assume that the TIMER pin capacitor is 1µF. The striking time is calculated as: $$t_{\text{strike}} = \frac{C\Delta V_{\text{str}}}{I_{\text{sur1}}} = \frac{1\mu F \bullet 3V}{2\mu A} = 1.5s \tag{6}$$ The OVP and SLP delay time are calculated as: $$t_{OVP\_SLP} = \frac{C\Delta V_{nor}}{I_{sur2}} = \frac{1\mu F \bullet 1V}{50\mu A} = 20ms \tag{7}$$ The CMP-high protection and OLP delay time are calculated as: $$t_{OLP\_CMPH} = \frac{C\Delta V_{nor}}{I_{sur1}} = \frac{1\mu F \bullet 1V}{2\mu A} = 500ms \tag{8}$$ ## **Open-Lamp Regulation** When the maximum of the rectified OLR input voltages ( $V_{OLR}^{max}$ ) is more than 2V, the IC enters regulation mode and controls CMP voltage. The IC limits the lamp voltage by decreasing CMP source current. If $V_{OLR}^{max}$ is between 1.34V and 2V, CMP source current decreases to 2.8 $\mu$ A. Then, if $V_{OLR}^{max}$ reaches 2V, CMP source current decreases to 0 $\mu$ A, so the CMP voltage remains constant and the lamp voltage also remains constant, as shown in Figure 49. Figure 49. Open-Lamp Regulation in Striking Mode Finally, if $V_{\text{OLR}}^{\text{max}}$ is more than 2.2V, the error amplifier for OLR is operating and CMP sink current increases, so CMP voltage decreases and the lamp voltage maintains the determined value, as shown in Figure 50. Figure 50. 2.2V Open-Lamp Regulation ### **Over-Voltage Protection** In normal mode, while $V_{\text{OLR}}^{\text{max}}$ is higher than 1.34V, the TIMER pin capacitor is charged by an internal current source of 50 $\mu$ A. Once the TIMER reaches 1V, the IC enters shutdown, as shown in Figure 51. This protection is disabled in striking mode to ignite lamps reliably. Figure 51. Over-Voltage Protection in Normal Mode In burst dimming mode, while $V_{\text{OLR}}^{\text{max}}$ is higher than 1.34V, burst dimming is disabled, so that the TIMER pin capacitor is charged continuously by an internal current source of 50µA. Once the TIMER reaches 1V, the IC enters shutdown, as shown in Figure 52. Figure 52. Over-Voltage Protection in Burst Dimming Mode ## **Open-Lamp Protection** If the minimum of the rectified OLP voltages ( $V_{\text{OLP}}^{\text{min}}$ ) is less than 0.7V during initial operation, the IC operates in striking mode for a time predetermined by the TIMER pin capacitor and an internal current source, $2\mu A$ , as shown in Figure 53. Figure 53. Open-Lamp Protection in Striking Mode The IC starts operating in striking mode and remains in striking mode until 17 pulses of $V_{\text{OLP}}^{\text{min}}$ higher than 0.7V and OLR<1.34V occur. If more than 17 pulses and OLR<1.34V, the IC changes from striking mode into normal mode, as shown in Figure 54. Figure 54. Mode Change from Striking to Normal After ignition, if $V_{\text{OLP}}^{\text{min}}$ is less than 0.5V for a time predetermined by the TIMER pin capacitor and an internal current source, $2\mu A$ in normal mode; the IC is shut down, as shown in Figure 55 and Figure 56. Figure 55. Open-Lamp Protection in Normal Mode Figure 56. Open-Lamp Protection in Normal Mode In burst dimming mode, if $V_{\text{OLP}}^{\text{min}}$ is less than 0.5V for another time predetermined by the TIMER pin capacitor and an internal current source, $2\mu\text{A}$ ; the IC is shut down, as shown in Figure 57. The open-lamp protection delay in burst dimming mode is shorter than in full-brightness because short-lamp condition is detected at rising interval of lamp voltage in burst dimming, then another internal current source is turned on during the interval. Figure 57. Open-Lamp Protection in Burst Dimming Mode Applying voltage lower than 2.1V to the ENA pin enables OLP. Applying voltage higher than 2.5V to the ENA pin disables OLP and is called as DCR mode. Regardless of DCR mode, OLP is enabled in striking mode. Figure 58. Open-Lamp Protection Disable in DCR Mode ### **Short-Lamp Protection** If the minimum of the rectified OLR voltages ( $V_{\text{OLR}}^{\text{min}}$ ) is less than 0.3V for a time predetermined by the TIMER pin capacitor and an internal current source of $50\mu\text{A}$ in normal mode; the IC is shut down, as shown in Figure 59. This protection is disabled in striking mode to ignite lamps reliably. Figure 59. Short-Lamp Protection in Normal Mode In burst dimming mode, if $V_{\text{OLR}}^{\text{min}}$ is less than 0.3V for a time predetermined by the TIMER pin capacitor and a internal current source of $50\mu\text{A}$ turned on only burst dimming on time; the IC is shut down, as shown in Figure 60. SLP protection delay changes, depending on burst dimming on duty ratio. Figure 60. Short-Lamp Protection in Burst Dimming Mode Applying voltage higher than 2.5V to the ENA pin disables SLP. Applying voltage lower than 2.1V to the ENA pin enables SLP. Figure 61. Short-Lamp Protection Disable in DCR Mode ## **CMP-High Protection** If CMP is more than 3.5V for a time predetermined by the TIMER pin capacitor and a internal current source of $50\mu A$ in normal mode; the IC is shut down, as shown in Figure 62. Figure 62. CMP-High Protection This protection is disabled by a pull-down resistor (a few $M\Omega)$ between CMP and GND. If CMP voltage reaches 2.5V, CMP source current decreases to $2\mu A.$ Determine a pull-down resistor value such that the whole of this current can flow through the resistor. If so, CMP-high protection can be disabled, as shown Figure 63. This protection is disabled in striking mode to ignite the lamps reliably. Figure 63. CMP-High Protection Disable by a Pull- Down Resistor ## **Thermal Shutdown** The IC provides the function to detect the abnormal over-temperature. If the IC temperature exceeds approximately 150°C, the thermal shutdown triggers. # **Typical Application Circuit (LCD Backlight Inverter)** | Application | Device | Input Voltage Range | Number of Lamps | |---------------------|----------|---------------------|-----------------| | 22-Inch LCD Monitor | FAN7318A | 15V±10% | 2 | ## 1. Features - High-Efficiency, Single-Stage Power Conversion - P-N Half-Bridge Topology - Reduces Required External Components - Enhanced System Reliability through Protection Functions Figure 64. Typical Application Circuit # **Physical Dimensions** 10.00 9.80 8.89 16 В 4.00 3.80 6.00 5.6 8 **PIN ONE** 0.51 **INDICATOR** 1.27 1.27 0.65 0.35 (0.30)⊕ 0.25 M C B A LAND PATTERN RECOMMENDATION 1.75 MAX SEE DETAIL A 1.50 1.25 0.25 0.25 0.10 0.19 0.50 X 45° NOTES: UNLESS OTHERWISE SPECIFIED (R0.10) **GAGE PLANE** A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AC, ISSUE C. (R0.10)B) ALL DIMENSIONS ARE IN MILLIMETERS. C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD 0.36 8° FLASH AND TIE BAR PROTRUSIONS CONFORMS TO ASME Y14.5M-1994 0° LANDPATTERN STANDARD: SOIC127P600X175-16AM F) DRAWING FILE NAME: M16AREV12. **SEATING PLANE** 0.90 0.50 (1.04)**DETAIL A** Figure 65. -Lead, Small Outline Integrated Circuit (SOIC) Package Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. AccuPower™ Auto-SPM™ Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™ CTL™ Current Transfer Logic™ EcoSPARK® EfficientMa×™ EZSWTCH™\* Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™ FACT® Fast∨Core™ FETBench™ FlashWriter®\* F-PFS™ FRFFT® Global Power Resource<sup>sм</sup> Green FPS™ Green FPS™ e-Series™ Gmax™ GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MIČROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ MotionMax™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP SPM™ Power-SPM™ PowerTrench® PowerXS<sup>TI</sup> Programmable Active Droop™ OFFT' OSTM Quiet Series™ RapidConfigure™ Отм Saving our world, 1mWW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™3 SuperSOT™6 SuperSOT™8 SupreMOS™ SyncFET™ Sync-Lock™ SYSTEM ® The Power Franchise® TinyBoost™ TinyBuck™ TinvCalc™ TinyLogic® TINYOPTO" TinyPower™ TinyPWM™ TinyWire™ TriFault Detect™ TRUECURRENT" μSerDes™ UHC<sup>©</sup> Ultra FRFET™ UniFET™ VCX<sup>™</sup> VisualMax™ XSTM FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS ## LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. - 1. Life support devices or systems are devices or systems which, (a) are 2. A critical component in any component of a life support, device, or intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user - system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. ## PRODUCT STATUS DEFINITIONS ## Definition of Terms | Advance Information Formative / In Design any manner without notice. Preliminary First Production Datasheet contains preliminary data, supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | Datasheet Identification | Product Status | Definition | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Semiconductor reserves the right to make changes at any time without notice to improve design. | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | at any time without notice to improve the design. Obsolute Not be Broduction Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | | Obsolete | Not In Production | | Rev 142 <sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor