

# **FX-700** Low Jitter Frequency Translator



## Description

The FX-700 is a crystal-based frequency translator used in communications applications where low jitter is paramount.

Performance advantages include superior jitter performance, high output frequencies and small package size. Advanced custom ASIC technology results in a highly robust, reliable and predictable device. The device is packaged in a 16 pad ceramic package with a hermetic seam welded lid.

#### Features

- 5.0 x 7.5 mm, Hermetically sealed SMD package
- Frequency Translation to 77.760 MHz
- 3.3 Volt or 5.0 Volt Supply
- Tri-State Output allows board test
- Lock Detect
- Commercial or Industrial Temp. Range
- CMOS Output
- Absolute Pull Range Performance to +/-100 ppm
- Capable of locking to an 8 kHz pulse/BITS clock

### Applications

- Frequency Translation, Clock Smoothing
- Telecom SONET/SDH/ATM
- Datacom DSLAM, DSLAR, Access Nodes
- Base Station GSM, CDMA
- Cable Modem Head End



## **Performance Characteristics**

#### **Electrical Performance**

| Parameter                                                                | Symbol            | Minimum                  | Typical            | Maximum               | Units          |
|--------------------------------------------------------------------------|-------------------|--------------------------|--------------------|-----------------------|----------------|
| Output Frequency⁴<br>Output (3.3 V)<br>Output (5.0 V)                    | fo<br>fo          | 0.100<br>0.100           |                    | 77.760<br>77.760      | MHz<br>MHz     |
| Supply Voltage <sup>1</sup> (VDD,VDB,VDA,VDO)<br>+5.0<br>+3.3            | Vdd<br>Vdd        | 4.5<br>2.97              | 5.0<br>3.3         | 5.5<br>3.63           | V<br>V         |
| Supply Current⁵ @19.440 MHz<br>49.152 MHz<br>77.760 MHz                  | lod<br>lod<br>lod |                          | 15<br>25<br>35     | 20<br>30<br>40        | mA<br>mA<br>mA |
| Output <sup>2</sup><br>Output High<br>Output Low                         | Vон<br>Vol        | 0.9*Vdd                  |                    | 0.1*Vdd               | V<br>V         |
| Transition Times <sup>2</sup><br>Rise Time<br>Fall Time                  | tR<br>tF          |                          | 1.8<br>1.8         | 3.0<br>3.0            | ns<br>ns       |
| Duty Cycle³ <60 MHz<br>≥60 MHz                                           | D                 | 45<br>40                 | 50<br>50           | 55<br>60              | %<br>%         |
| Absolute Pull Range                                                      | APR               | See Part Numbering       |                    |                       | ppm            |
| Operating Temperature:                                                   |                   |                          | '0°C or -40 to     | o 85°C                |                |
| Test Conditions for APR (+5V option)                                     | Vc                | 0.5                      |                    | 4.5                   | V              |
| Test Conditions for APR (+3.3V option)                                   | Vc                | 0.3                      |                    | 3.0                   | V              |
| Input<br>Frequency<br>Pulse Width<br>Low Logic Level<br>High Logic Level | fin<br>ViL<br>ViH | 1 kHz<br>6.0<br>0.7* Vdd |                    | 77.76 MHz<br>0.3* Vdd | ns<br>V<br>V   |
| Jitter, 8kHz to 77.760 MHz <sup>6</sup><br>rms<br>peak/peak<br>peak/peak |                   |                          | 4.7<br>44<br>0.003 |                       | ps<br>ps<br>UI |
| Leakage Current of Input                                                 | IC                | -1                       |                    | +1                    | uA             |
| Size                                                                     |                   | 5.0mr                    | n x 7.5mm x        | 2.0mm                 |                |

1. A 0.01uF high frequency ceramic capacitor in parallel with a 0.1uF low frequency tantalum bypass capacitor is recommended

2. Figure 2 defines the waveform parameters. Figure 3 illustrates the standard test conditions under which these parameters are tested and specified

3. Duty Cycle is defined as (on time/period) with Vs = Vdd/2 per Figure 2. Duty Cycle is measured with a 15pf load per Figure 3.

4. Other frequencies may be available, please contact factory.

5. Combined Current From V<sub>DD</sub>, V<sub>DO</sub>, V<sub>DA</sub>, and V<sub>DB</sub>

6. Typical jitter for 8 kHz to 77.760 MHz translation (no offset bandwidth).



Figure 2. Output Waveform



Figure 3. Output Test Conditions (25 ±5°C)

## **FX-700 Low Jitter Frequency Translator**

## **Outline Diagram**



| Pin Out |                        |                                                          |
|---------|------------------------|----------------------------------------------------------|
| Pin #   | Symbol                 | Function                                                 |
| 1       | V <sub>DD</sub>        | Digital PLL Supply (3.3 V +/- 10% or 5.0 V +/- 10%)      |
| 2       | V <sub>DA</sub>        | Analog PLL Supply (3.3 V +/- 10% or 5.0 V +/- 10%)       |
| 3       | Vcout                  | Control Voltage                                          |
| 4       | Tri-state <sup>1</sup> | Logic Low = Output Disable / Logic High = Output Enabled |
| 5       | C1                     | Passive Loop Filter Node                                 |
| 6       | F <sub>IN</sub>        | Input Frequency                                          |
| 7       | GND                    | Cover and Electrical Ground                              |
| 8       | LD <sup>2</sup>        | Lock Detect                                              |
| 9       | GNDB                   | Output Buffer Ground                                     |
| 10      | Fout                   | Output Frequency                                         |
| 11      | V <sub>DB</sub>        | Output Buffer Supply (3.3V +/-10% or 5.0V +/-10%)        |
| 12      | VCXOIN                 | VCXO Input                                               |
| 13      | VCXOOUT                | VCXO Output                                              |
| 14      | V <sub>DO</sub>        | VCXO Supply (3.3 V +/- 10% or 5.0 V +/- 10%)             |
| 15      | N.C.                   | No Internal Connection Made                              |
| 16      | VCIN                   | VCXO Control Voltage Input                               |

1 Tri-state must be driven to a logic high or a logic low, there is no internal pull up or pull down resistor (tie pin to VDD for PLL operation).

2 LD is an open collector output requiring a 30k ohm minimum pull-up resistor to VDD. LD output is logic high under locked condition, logic low for no input at FIN, and for "out-of-lock" condition LD transitions between logic low and high at the phase detector frequency.

Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • Web: www.vectron.com

# FX-700 Low Jitter Frequency Translator

Solder Pad Layout





| Tape and Reel Dimensions (mm)     |    |     |     |   |   |     |      |            |    |   |      |     |     |
|-----------------------------------|----|-----|-----|---|---|-----|------|------------|----|---|------|-----|-----|
| Tape Dimensions Reel Dimensions # |    |     |     |   |   |     |      | # Per Reel |    |   |      |     |     |
| Product                           | Α  | В   | С   | D | Е | F   | G    | Н          | I  | J | K    | L   |     |
| FX-700                            | 16 | 7.5 | 1.5 | 4 | 8 | 1.5 | 20.2 | 13         | 50 | 6 | 16.4 | 178 | 500 |

Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • Web: www.vectron.com

#### **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings can permanently damage the device. Functional operation is not implied at these or any other conditions in excess of conditions represented in the operational sections of this data sheet. Exposure to absolute maximum ratings for extended periods may adversely affect device reliability.

| Parameter           | Symbol   | Ratings | Unit |
|---------------------|----------|---------|------|
| Power Supply        | Vdd      | 7       | Vdc  |
| Storage Temperature | Tstorage | -55/125 | °C   |

#### Reliability

#### **Absolute Maximum Ratings**

| Parameter              | Conditions              |
|------------------------|-------------------------|
| Mechanical Shock       | MIL-STD-883 Method 2002 |
| Mechanical Vibration   | MIL-STD-883 Method 2007 |
| Solderability          | MIL-STD-883 Method 2003 |
| Gross and Fine Leak    | MIL-STD-883 Method 1014 |
| Resistance to Solvents | MIL-STD-883 Method 2016 |

#### **Handling Precautions**

Although ESD protection circuitrry has been designed into the the FX-700, proper precautions should be taken when handling and mounting. VI employs a human body model and a charged-device model (CDM) for ESD susceptibility testing and design protection evaluation. ESD thresholds are dependent on the circuit parameters used to define the model. Although no industry wide standard has been adopted for the CDM, a standard HBM of resistance=1.5Kohms and capacitance = 100pF is widely used and Therefore can be used for comparison purposes.

#### **ESD** Ratings

| Model                | Minimum | Conditions               |
|----------------------|---------|--------------------------|
| Human Body Model     | 1500    | MIL-STD-883, Method 3015 |
| Charged Device Model | 1000    | JESD 22-C101             |

#### **Recommended Solder Reflow Profile**



Vectron International • 267 Lowell Road, Hudson, NH 03051 • Tel: 1-88-VECTRON-1 • Web: www.vectron.com

### FX-700 Theory of Operation

The FX-700 includes an integrated phase detector, current mode charge pump, programmable frequency dividers and VCXO. The FX-700 will translate an input frequency such as 8 kHz, 1.544 MHz or 19.440 MHz to a specific output frequency which is an integer multiple (1-16384) of the input frequency and less than or equal to 77.760 MHz. For clock smoothing applications, the input frequency is typically internally divided down by a factor of 64 (2N where N = 6) by the input frequency divider and this frequency becomes an input to the phase detector. The integrated frequency dividers (factory programmed) and crystal based VCXO allows for a large range of possible frequency translations and clock smoothing applications.

The FX-700's PLL is a feedback system which forces the output frequency to lock in both phase and frequency to the input frequency. While there will be some phase error, theory

states there is no frequency error. The loop filter design will dictate many key parameters such as jitter reduction, stability, lock range and acquisition time. The external second order passive loop filter is a complex impedance in parallel with the input capacitance of the VCXO. The loop filter converts the charge pump output into the VCXO's control voltage. VI's loop filter design methodology involves the calculation of the open loop gain bandwidth and corresponding phase margin to determine the optimal component values that ensure high loop stability and acceptable lock in time. As a rule of thumb, the VCXO gain is typically 100 ppm/volt and the charge pump current is typically 32 uA.

VI's Applications Engineering staff can provide the external loop filter component values required to meet specific system requirements and application





## **FX-700 Low Jitter Frequency Translator**

| Standard Frequencies |                      |                      |                      |                      |                      |  |  |
|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|--|--|
| 1.000 KHz <b>A1</b>  | 4.000 KHz A2         | 8.000 KHz A3         | 16.000 KHz A4        | 64.000 KHz A5        | 1.024 MHz <b>B2</b>  |  |  |
| 1.544 MHz <b>B3</b>  | 2.048 MHz <b>B4</b>  | 3.088 MHz <b>B6</b>  | 4.096 MHz <b>B5</b>  | 6.480 MHz <b>C2</b>  | 8.192 MHz C3         |  |  |
| 10.000 MHz <b>C4</b> | 12.352 MHz <b>D1</b> | 13.000 MHz D3        | 15.000 MHz <b>D4</b> | 16.384 MHz <b>D5</b> | 18.432 MHz D7        |  |  |
| 19.440 MHz <b>D6</b> | 20.000 MHz <b>E2</b> | 20.480 MHz E4        | 24.576 MHz E6        | 24.704 MHz E7        | 26.000 MHz F3        |  |  |
| 27.000 MHz <b>F4</b> | 30.720 MHz H1        | 32.000 MHz H2        | 32.768 MHz H3        | 34.368 MHz H6        | 37.056 MHz H4        |  |  |
| 38.880 MHz H5        | 40.960 MHz <b>J1</b> | 44.736 MHz <b>J3</b> | 49.152 MHz <b>J7</b> | 51.840 MHz <b>J4</b> | 61.440 MHz <b>J5</b> |  |  |
| 62.208 MHz <b>J8</b> | 62.500 MHz <b>J9</b> | 65.536 MHz <b>J6</b> | 74.152 MHz <b>K1</b> | 74.250 MHz <b>K7</b> | 77.760 MHz <b>K2</b> |  |  |

Note 1: Other frequencies are available upon request, please contact VI for details

SS is code for non-standard frequencies, list the frequency after the part number.

Note 2: Not all combinations are possible.

Note 3: The output frequency must be equal to or greater than the input frequency.

- Note 4: The output frequency divided by the input frequency (F<sub>OUT</sub>/F<sub>IN</sub>) must be an integer.
- Note 5: The output frequency must also be equal to or greater than 100 kHz.



EXAMPLE: FX-700-LAC-GNK-A3-K2 FX-700, 3.3V, CMOS output, 0 to 70C° operating temperature, ±50 ppm APR, 40/60 % duty cycle with an 8kHz input and 77.760MHz output



#### For additional information please contact:



#### www.vectron.com

Vectron International reserves the right to make changes to the product(s) and/or information contained herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information.