

# HAF2015RJ

# Silicon N Channel MOS FET Series Power Switching

REJ03G1141-0300 Rev.3.00 Aug 27, 2007

### **Description**

This FET has the over temperature shut-down capability sensing to the junction temperature.

This FET has the built-in over temperature shut-down circuit in the gate area. And this circuit operation to shut-down the gate voltage in case of high junction temperature like applying over power consumption, over current etc.

### **Features**

- Logic level operation (5 to 6 V Gate drive)
- High endurance capability against to the short circuit
- Built-in the over temperature shut-down circuit
- Temperature hysteresis type.
- High density mounting.

### **Outline**



# **Absolute Maximum Ratings**

 $(Ta = 25^{\circ}C)$ 

| Item                                   | Symbol                        | Value       | Unit |  |
|----------------------------------------|-------------------------------|-------------|------|--|
| Drain to source voltage                | V <sub>DSS</sub>              | 60          | V    |  |
| Gate to source voltage                 | V <sub>GSS</sub>              | 16          | V    |  |
|                                        | V <sub>GSS</sub>              | -2.5        | V    |  |
| Drain current                          | I <sub>D</sub>                | 2           | А    |  |
| Drain peak current                     | I <sub>D (pulse)</sub> Note 1 | 4           | А    |  |
| Body-drain diode reverse drain current | I <sub>DR</sub>               | 2           | Α    |  |
| Avalanche current                      | I <sub>AP</sub> Note 4        | 0.54        | А    |  |
| Avalanche energy                       | E <sub>AR</sub> Note 4        | 25          | mJ   |  |
| Channel dissipation                    | Pch Note 2                    | 2           | W    |  |
| Channel dissipation                    | Pch Note 3                    | 1.5         | W    |  |
| Channel temperature                    | Tch                           | 150         | °C   |  |
| Storage temperature                    | Tstg                          | -55 to +150 | °C   |  |

Notes: 1. PW  $\leq$  10  $\mu$ s, duty cycle  $\leq$  1%

- 2. 1 Drive operation: When using the glass epoxy board (FR4  $40 \times 40 \times 1.6$  mm), PW  $\leq$  10 s
- 3. 2 Drive operation: When using the glass epoxy board (FR4  $40 \times 40 \times 1.6$  mm), PW  $\leq 10$  s
- 4. Tch = 25°C, Rg > 50  $\Omega$

# **Typical Operation Characteristics**

| Item                   | Symbol                 | Min Typ |      | Max | Unit | Test Conditions          |  |
|------------------------|------------------------|---------|------|-----|------|--------------------------|--|
| Input voltage          | V <sub>IH</sub>        | 3.5     | _    | _   | V    |                          |  |
|                        | V <sub>IL</sub>        | _       | _    | 1.2 | V    |                          |  |
| Input current          | I <sub>IH1</sub>       | _       | _    | 100 | μΑ   | $Vi = 5 V, V_{DS} = 0$   |  |
| (Gate non shut down)   | I <sub>IH2</sub>       | _       | _    | 50  | μΑ   | $Vi = 3.5 V, V_{DS} = 0$ |  |
|                        | I <sub>IL</sub>        | _       | _    | 1   | μΑ   | $Vi = 1.2 V, V_{DS} = 0$ |  |
| Input current          | I <sub>IH (sd) 1</sub> | _       | 0.53 | _   | mA   | $Vi = 8 V, V_{DS} = 0$   |  |
| (Gate shut down)       | I <sub>IH (sd) 2</sub> | _       | 0.2  | _   | mA   | $Vi = 3.5 V, V_{DS} = 0$ |  |
| Shut down temperature  | Tsd                    | _       | 175  | _   | °C   | Channel temperature      |  |
| Hysteresis temperature | Thr                    | _       | 120  | _   | °C   | Channel temperature      |  |
| Gate operation voltage | V <sub>OP</sub>        | 3.5     | _    | 12  | V    |                          |  |

# **Electrical Characteristics**

 $(Ta = 25^{\circ}C)$ 

| Item                                       | Symbol                 | Min  | Тур  | Max  | Unit | Test Conditions                                            |  |
|--------------------------------------------|------------------------|------|------|------|------|------------------------------------------------------------|--|
| Drain current                              | I <sub>D1</sub>        | 0.7  | _    | _    | Α    | $V_{GS} = 3.5 \text{ V}, V_{DS} = 2 \text{ V}$             |  |
|                                            | I <sub>D2</sub>        | _    | _    | 10   | mA   | $V_{GS} = 1.2 \text{ V}, V_{DS} = 2 \text{ V}$             |  |
| Drain to source breakdown voltage          | V <sub>(BR) DSS</sub>  | 60   | _    | _    | V    | $I_D = 10 \text{ mA}, V_{GS} = 0$                          |  |
| Gate to source breakdown voltage           | V (BR) GSS             | 16   | _    | _    | V    | $I_G = 500 \mu\text{A},  V_{DS} = 0$                       |  |
|                                            | V (BR) GSS             | -2.5 | _    | _    | V    | $I_G = -100 \mu\text{A},  V_{DS} = 0$                      |  |
| Gate to source leak current                | I <sub>GSS1</sub>      | _    | _    | 100  | μΑ   | $V_{GS} = 5 \text{ V}, V_{DS} = 0$                         |  |
|                                            | I <sub>GSS2</sub>      | _    | _    | 50   | μΑ   | $V_{GS} = 3.5 \text{ V}, V_{DS} = 0$                       |  |
|                                            | I <sub>GSS3</sub>      | _    | _    | 1    | μΑ   | $V_{GS} = 1.2 \text{ V}, V_{DS} = 0$                       |  |
|                                            | I <sub>GSS4</sub>      | _    | _    | -100 | μΑ   | $V_{GS} = -2.4 \text{ V}, V_{DS} = 0$                      |  |
| Input current (shut down)                  | I <sub>GS (op) 1</sub> | _    | 0.53 | _    | mA   | $V_{GS} = 8 \text{ V}, V_{DS} = 0$                         |  |
|                                            | I <sub>GS (op) 2</sub> | _    | 0.2  | _    | mA   | $V_{GS} = 3.5 \text{ V}, V_{DS} = 0$                       |  |
| Zero gate voltage drain current            | I <sub>DSS1</sub>      |      |      | 10   | μΑ   | $V_{DS} = 60 \text{ V}, V_{GS} = 0$                        |  |
|                                            | I <sub>DSS2</sub>      | _    | _    | 10   | μΑ   | $V_{DS} = 48 \text{ V}, V_{GS} = 0$                        |  |
|                                            |                        |      |      |      |      | Ta = 125°C                                                 |  |
| Gate to source cutoff voltage              | V <sub>GS (off)</sub>  | 1.4  | _    | 2.5  | V    | $I_D = 1 \text{ mA}, V_{DS} = 10 \text{ V}$                |  |
| Static drain to source on state resistance | R <sub>DS (on)</sub>   | _    | 130  | 200  | mΩ   | $I_D = 1 \text{ A}, V_{GS} = 5 \text{ V}^{\text{Note 5}}$  |  |
|                                            | R <sub>DS (on)</sub>   | _    | 110  | 160  | mΩ   | $I_D = 1 \text{ A}, V_{GS} = 10 \text{ V}^{\text{Note 5}}$ |  |
| Forward transfer admittance                | y <sub>fs</sub>        | 0.5  | 2.5  | _    | S    | $I_D = 1 \text{ A}, V_{DS} = 10 \text{ V}^{\text{Note 5}}$ |  |
| Output capacitance                         | Coss                   | _    | 139  | _    | pF   | $V_{DS} = 10 \text{ V}, V_{GS} = 0$                        |  |
|                                            |                        |      |      |      |      | f = 1 MHz                                                  |  |
| Turn-on delay time                         | t <sub>d (on)</sub>    |      | 4.2  |      | μs   | I <sub>D</sub> = 1 A                                       |  |
| Rise time                                  | t <sub>r</sub>         | _    | 20   | _    | μs   | $V_{GS} = 5 V$                                             |  |
| Turn-off delay time                        | t <sub>d (off)</sub>   | _    | 1    | _    | μs   | $R_L = 30 \Omega$                                          |  |
| Fall time                                  | t <sub>f</sub>         | _    | 1    | _    | μs   |                                                            |  |
| Body-drain diode forward voltage           | $V_{DF}$               | _    | 0.82 | _    | V    | $I_F = 2 A, V_{GS} = 0$                                    |  |
| Body-drain diode reverse recovery time     | t <sub>rr</sub>        | _    | 55   | _    | ns   | $I_F = 2 A, V_{GS} = 0$                                    |  |
|                                            |                        |      |      |      |      | $di_F/dt = 50 A/\mu s$                                     |  |
| Over load shut down operation time Note6   | t <sub>os1</sub>       | _    | 15   | _    | ms   | $V_{GS} = 5 \text{ V}, V_{DD} = 16 \text{ V}$              |  |

Notes: 5. Pulse test

<sup>6.</sup> Including the junction temperature rise of the over loaded condition.

# **Main Characteristics**









## **Package Dimensions**





# HAF2015RJ

# **Ordering Information**

| Part No.     | Quantity      | Shipping Container |
|--------------|---------------|--------------------|
| HAF2015RJ-EL | 2500 pcs/Reel | Embossed tape      |

Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes:

  1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect to the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples.

  3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations, and procedures required to change without any plan protein. Before purchasing or using any Renesas products listed in this document, in the development is satisfied. The procedure is such as the development of the dev



### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

**Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510