www.ti.com # 16-Channel, Constant-Current LED Driver with Pre-Charge FET Check for Samples: TLC59283 ### **FEATURES** - 16-Channel, Constant-Current Sink Output with On and Off Control - Constant-Current Sink Capability: 35 mA (V<sub>CC</sub> ≤ 3.6 V), 45 mA (V<sub>CC</sub> > 3.6 V) - LED Power-Supply Voltage: Up to 10 V - V<sub>CC</sub> = 3 V to 5.5 V - Constant-Current Accuracy: - Channel-to-Channel:±1.4% (typ), ±3% (max) - Device-to-Device: ±2% (typ), ±4% (max) - CMOS Logic Level I/O - Data Transfer Rate: 35 MHz - BLANK Pulse Width: 50 ns - Pre-Charge FET for Ghosting Reduction - Grouped Switching Delay for Noise Reduction - Operating Temperature: -40°C to +85°C ### **APPLICATIONS** - Video Displays - Message Boards ### DESCRIPTION The TLC59283 is a 16-channel, constant-current sink light-emitting diode (LED) driver. Each channel can be individually controlled with a simple serial communications protocol that is compatible with 3.3-V or 5-V CMOS logic levels, depending on the operating VCC. When the serial data buffer is loaded, a LAT rising edge transfers the data to the OUT*n* outputs. The BLANK pin can be used to turn off all OUT*n* outputs during power-on and output data latching to prevent unwanted image displays during these times. The constant-current value of all 16 channels is set by a single external resistor. Each constant-current output has a pre-charge fieldeffect transistor (FET) that can reduce ghosting on the multiplexing (dynamic) drive LED display. Multiple TLC59283s can be cascaded together to control additional LEDs from the same processor. Typical Application Circuit (Multiple Daisy-Chained TLC59283s) Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### PACKAGE AND ORDERING INFORMATION(1) | PRODUCT | PACKAGE-LEAD | ORDERING NUMBER | TRANSPORT MEDIA, QUANTITY | |-----------|---------------------|-----------------|---------------------------| | TI 050202 | CCOD 24 and OCOD 24 | TLC59283DBQR | Tape and Reel, 2500 | | TLC59283 | SSOP-24 and QSOP-24 | TLC59283DBQ | Tube, 50 | | TI 050202 | OEN 24 | TLC59283RGER | Tape and Reel, 3000 | | TLC59283 | QFN-24 | TLC59283RGE | Tape and Reel, 250 | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com. ### **ABSOLUTE MAXIMUM RATINGS**(1)(2) Over operating free-air temperature range, unless otherwise noted. | | | | VAL | UNIT | | |---------------------------------|------------------|------------------------------------------|-------------|----------------|------| | | | | MIN | MAX | UNIT | | | V <sub>CC</sub> | Supply | -0.3 | +6 | V | | Voltage | V <sub>IN</sub> | Input range, SIN, SCLK, LAT, BLANK, IREF | -0.3 | $V_{CC} + 0.3$ | V | | Voltage | V | Output range, SOUT | -0.3 | $V_{CC} + 0.3$ | V | | | V <sub>OUT</sub> | Output range, OUT0 to OUT15 | -0.3 | +11 | V | | Current | I <sub>OUT</sub> | Output (dc), OUT0 to OUT15 | | +50 | mA | | Tomporoturo | $T_{J(MAX)}$ | Operating junction | | +150 | °C | | Temperature | T <sub>stg</sub> | Storage range | <b>-</b> 55 | +150 | °C | | | TCD. | Human body model (HBM) | | 2000 | V | | Electrostatic discharge ratings | ESD | Charged device model (CDM) | | 2000 | V | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported. ### THERMAL INFORMATION | | | TLC | | | | |------------------|----------------------------------------------|---------|---------|-------|--| | | THERMAL METRIC <sup>(1)</sup> | DBQ | RGE | UNITS | | | | | 24 PINS | 24 PINS | 7 | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 91.5 | 42.9 | | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 55.2 | 55.3 | | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 44.9 | 21.7 | 90044 | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 16.8 | 1.9 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 44.5 | 21.8 | | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A | 8.8 | | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. Product Folder Link(s): TLC59283 <sup>(2)</sup> All voltage values are with respect to network ground terminal. www.ti.com # **RECOMMENDED OPERATING CONDITIONS** At $T_A = -40$ °C to +85°C, unless otherwise noted. | | | | | TLC59 | 283 | | |------------------|---------------------------------|--------------------|------------------------------------------------|---------------------|-----------------------|------| | | PARAMETER | 2 | TEST CONDITIONS | MIN | MAX | UNIT | | DC CHARA | CTERISTICS (V <sub>CC</sub> = 3 | V to 5.5 V) | | | • | | | V <sub>CC</sub> | Supply voltage | | | 3 | 5.5 | V | | Vo | Voltage applied to o | utput | OUT0 to OUT15 | | 10 | V | | V <sub>IH</sub> | land to the ma | High | SIN, SCLK, LAT, BLANK | $0.7 \times V_{CC}$ | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input voltage | Low | SIN, SCLK, LAT, BLANK | GND | 0.3 × V <sub>CC</sub> | V | | ОН | Outrot summent | High | SOUT | | -2 | mA | | loL | Output current | Low | SOUT | | 2 | mA | | 1 | Constant autout sint | | OUT0 to OUT15, 3 V ≤ V <sub>CC</sub> ≤ 3.6 V | 2 | 35 | mA | | OLC | Constant output sink | current | OUT0 to OUT15, 3.6 V < V <sub>CC</sub> ≤ 5.5 V | 2 | 45 | mA | | T <sub>A</sub> | T | Operating free-air | | -40 | +85 | °C | | ГЈ | Temperature range | Operating junction | | -40 | +125 | °C | | AC CHARA | CTERISTICS (V <sub>CC</sub> = 3 | V to 5.5 V) | | | | | | CLK (SCLK) | Data shift clock frequency | uency | SCLK | | 35 | MHz | | who | | | SCLK | 10 | | ns | | WL0 | | | SCLK | 10 | | ns | | WH1 | Pulse duration | | LAT | 20 | | ns | | WH2 | | | BLANK | 100 | | ns | | t <sub>WL2</sub> | 1 | | BLANK | 50 | | ns | | SU0 | Satura tima | | SIN↑↓ – SCLK↑ | 4 | | ns | | SU1 | Setup time | | LAT↓ - SCLK↑ | 10 | | ns | | H0 | Hold time | | SIN↑↓ – SCLK↑ | 4 | | ns | | t <sub>H1</sub> | noid little | | LAT↓ – SCLK↑ | 10 | | ns | ### **ELECTRICAL CHARACTERISTICS** All minimum and maximum specifications are at $T_A = -40$ °C to +85°C and $V_{CC} = 3$ V to 5.5 V, unless otherwise noted. Typical specifications are at $T_A = +25$ °C and $V_{CC} = 3.3$ V. | | | | | | | TLC59283 | | | |--------------------|-----------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------|-----------------------|-----------------------|-----| | PARAMETER | | R | TEST CONDITIONS | MIN | TYP MAX | | UNIT | | | √ <sub>OH</sub> | 0.444 | High | I <sub>OH</sub> = -2 mA at SOUT | | V <sub>CC</sub> - 0.4 | | V <sub>CC</sub> | V | | / <sub>OL</sub> | Output voltage | Low | I <sub>OL</sub> = 2 mA at SOUT | | | | 0.4 | V | | / <sub>PCHG</sub> | Pre-charged vol | tage | I <sub>O</sub> = -10 μA | | V <sub>CC</sub> - 2.0 | V <sub>CC</sub> - 1.4 | V <sub>CC</sub> - 0.8 | V | | IREF | Reference voltage | ge output | $R_{IREF} = 1.5 \text{ k}\Omega, T_A = +25^{\circ}\text{C}$ | | | 1.208 | | V | | IN | Input current | | V <sub>IN</sub> = V <sub>CC</sub> or GND at SIN and SCLK | | -1 | | 1 | μA | | CC0 | | | SIN, SCLK, LAT = GND, BLANK = V <sub>OUTn</sub> = V | CC, R <sub>IREF</sub> = open | | 1 | 2 | mA | | CC1 | | | SIN, SCLK, LAT = GND, BLANK = $V_{OUTn} = V_{RIREF} = 3 \text{ k}\Omega \text{ (I}_{OUT} = 17.6 \text{ mA target)}$ | / <sub>CC</sub> , | | 3 | 4 | mA | | CC2 | Supply current (V <sub>CC</sub> ) | | All OUT $n$ = ON, SIN, SCLK, LAT, BLANK = OV NOUT $n$ = 0.8 V, R <sub>IREF</sub> = 3 k $\Omega$ | | 6 | 8 | mA | | | ССЗ | | | All OUT $n$ = ON, SIN, SCLK, LAT, BLANK = 0<br>$V_{OUTn}$ = 0.8 V, $R_{IREF}$ = 1.5 k $\Omega$ ( $I_{OUT}$ = 35.3 m $_{IREF}$ | | 7 | 11 | mA | | | OLC | Constant output current | | All OUT $n$ = ON, $V_{OUTn} = V_{OUTfix} = 0.8 \text{ V}$ , $R_{IRE}$ $T_A = +25^{\circ}\text{C}$ (see Figure 8) | 32.9 | 35.3 | 37.7 | mA | | | | | | | $T_J = +25^{\circ}C$ | | | 0.1 | μA | | OLKG0 | Output leakage | current | All OUT $n$ = OFF, $V_{OUTn}$ = $V_{OUTfix}$ = 10 V,<br>BLANK = $V_{CC}$ , $R_{IRFF}$ = 1.5 k $\Omega$ (see Figure 8) $T_J$ = +85°C | | | | 0.2 | μA | | | | | 527 WW = VCC, PUREF = 1.5 Rd2 (666 Figure 6) | | 0.07 | 0.5 | μA | | | ∆I <sub>OLC0</sub> | Constant- | Channel-to-<br>channel <sup>(1)</sup> | All OUT $n$ = ON, $V_{OUTn}$ = $V_{OUTfix}$ = 0.8 V, $R_{IRE}$ $T_A$ = +25°C (see Figure 8) | $_{F}$ = 1.5 k $\Omega$ , | | ±1.4 | ±3 | % | | N <sub>OLC1</sub> | current error | Device-to-<br>device <sup>(2)</sup> | All OUT $n$ = ON, $V_{OUTn} = V_{OUTfix} = 0.8 \text{ V}$ , $R_{IRE}$ $T_A = +25^{\circ}\text{C}$ (see Figure 8) | $_{F}$ = 1.5 k $\Omega$ , | | ±2 | ±4 | % | | N <sub>OLC2</sub> | | | All OUT $n$ = ON, $V_{OUTn}$ = $V_{OUTfix}$ = 0.8 V, $R_{IREF}$ = 1.5 k $\Omega$ , $V_{CC}$ = 3 V to 5.5 V | | | ±0.05 | ±1 | %/V | | I <sub>OLC3</sub> | Load regulation (4) | | All OUT $n$ = ON, V <sub>OUT<math>n</math></sub> = 0.8 V to 3 V, V <sub>OUT<math>fix</math></sub> = 0.8 V, R <sub>IREF</sub> = 1.5 k $\Omega$ | | | ±0.5 | ±1 | %/V | | PUP | <b>D</b> | Pull-up | BLANK | | | 500 | 750 | kΩ | | PDWN | Resistor | Pull-down | LAT | | 250 | 500 | 750 | kΩ | | R <sub>PCHG</sub> | Pre-charge FET | on-resistance | VCC = 5.0 V, V <sub>OUTn</sub> = 0 V, OUT0 to OUT15,<br>BLANK = V <sub>CC</sub> , T <sub>A</sub> = +25°C | | | 3 | 6 | kΩ | (1) The deviation of each output from the average of OUT0 to OUT15 constant-current. Deviation is calculated by the formula: $$\Delta \text{ (\%)} = \begin{bmatrix} \frac{I_{\text{OUTn}}}{(I_{\text{OUT0}} + I_{\text{OUT1}} + \dots + I_{\text{OUT14}} + I_{\text{OUT15}})} - 1 \\ \hline 16 \end{bmatrix} \times 100$$ The deviation of the OUT0 to OUT15 constant-current average from the ideal constant-current value. Deviation is calculated by the following formula: $$\Delta \text{ (\%)} = \left[ \frac{\frac{(I_{\text{OUT0}} + I_{\text{OUT1}} + \dots I_{\text{OUT14}} + I_{\text{OUT15}})}{16} - \text{(Ideal Output Current)}}{Ideal Output Current} \right] \times 100$$ Ideal current is calculated by the formula: $$I_{OUT(IDEAL)} = 43.8 \times \left[ \frac{1.208 \text{ V}}{R_{IREF}} \right]$$ (3) Line regulation is calculated by this equation: $$\Delta \ (\%/V) = \left\{ \frac{(I_{OUTn} \text{ at } V_{CC} = 5.5 \text{ V}) - (I_{OUTn} \text{ at } V_{CC} = 3 \text{ V})}{(I_{OUTn} \text{ at } V_{CC} = 3 \text{ V})} \right\} \times \frac{100}{5.5 \text{ V} - 3 \text{ V}}$$ (4) Load regulation is calculated by the equation: $$\Delta \text{ (\%/V)} = \left( \frac{(I_{\text{OUTn}} \text{ at } V_{\text{OUTn}} = 3 \text{ V}) - (I_{\text{OUTn}} \text{ at } V_{\text{OUTn}} = 1 \text{ V})}{(I_{\text{OUTn}} \text{ at } V_{\text{OUTn}} = 1 \text{ V})} \right) \times \frac{100}{3 \text{ V} - 1 \text{ V}}$$ www.ti.com ### SWITCHING CHARACTERISTICS All minimum and maximum specifications are at $T_A = -40^{\circ}C$ to +85°C, $V_{CC} = 3$ V to 5.5 V, $C_L = 15$ pF, $R_L = 110$ $\Omega$ , $R_{IREF} = 1.5$ k $\Omega$ , and $V_{LED} = 5.0$ V, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ and $V_{CC} = 3.3$ V. | | | | TLC59283 | | | | |---------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------|----------|-----|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | t <sub>R0</sub> | Rise time | SOUT (see Figure 7) | | 3 | 10 | ns | | t <sub>R1</sub> | Rise time | OUTn (see Figure 6) | | 44 | | ns | | $t_{F0}$ | Fall time | SOUT (see Figure 7) | | 3 | 10 | ns | | t <sub>F1</sub> | raii tiirie | OUTn (see Figure 6) | | 44 | | ns | | t <sub>D0</sub> | | SCLK↑ to SOUT↑↓ | | 11 | 20 | ns | | t <sub>D1</sub> | Propagation delay time | LAT $\uparrow$ or BLANK $\uparrow\downarrow$ to OUT0 on or off, $T_A = +25$ °C | | 60 | 100 | ns | | t <sub>D2</sub> | Tropagation dolay time | Grouped OUT $n$ on or off to next group on or off,<br>T <sub>A</sub> = +25°C | | 2 | | ns | | t <sub>ON_ERR</sub> | Output on-time error <sup>(1)</sup> | Output on or off latch data = all '1', 50-ns BLANK GND level pulse, $V_{CC}$ = 3.3 V, $T_A$ = +25°C | -45 | | 45 | ns | (1) Output on-time error (t<sub>ON\_ERR</sub>) is calculated by the formula: t<sub>ON\_ERR</sub> (ns) = t<sub>OUT\_ON</sub> - BLANK low level one-shot pulse width (t<sub>WL2</sub>). t<sub>OUT\_ON</sub> indicates the actual on-time of the constant-current output. ### PIN CONFIGURATIONS NOTE: Thermal pad is not connected to GND internally. The thermal pad must be connected to GND via the printed circuit board (PCB) pattern. Copyright © 2012, Texas Instruments Incorporated ### **PIN DESCRIPTIONS** | | PIN | | | PIN DESCRIPTIONS | |-------|-----|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | NUM | IBER | † | | | NAME | DBQ | RGE | I/O | DESCRIPTION | | BLANK | 21 | 18 | 1 | All outputs empty (blank); Schmitt buffer input. When BLANK is high, all constant-current outputs (OUT0 to OUT15) are forced off and all pre-charge FETs are turned on. When BLANK is low, all constant-current outputs are controlled by the data in the output on or off data latch and all pre-charge FETs are turned off. This pin is internally pulled up to $V_{CC}$ with a 500-k $\Omega$ (typ) resistor. | | GND | 1 | 22 | _ | Power ground | | IREF | 23 | 20 | I/O | Constant-current value setting, the OUT0 to OUT15 sink constant-current outputs are set to the desired values by connecting an external resistor between IREF and GND. | | LAT | 4 | 1 | I | Level-triggered latch; Schmitt buffer input. The data in the 16-bit shift register continue to transfer to the output on or off data latch while LAT is high. Therefore, if the data in the 16-bit shift register are changed when LAT is high, the data in the data latch are also changed. The data in the data latch are held when LAT is low. This pin is internally pulled down to GND with a 500-k $\Omega$ (typ) resistor. | | OUT0 | 5 | 2 | 0 | Constant-current output. Each output can be tied together with others to increase the constant-current. Different voltages can be applied to each output. | | OUT1 | 6 | 3 | 0 | Constant-current output | | OUT2 | 7 | 4 | 0 | Constant-current output | | OUT3 | 8 | 5 | 0 | Constant-current output | | OUT4 | 9 | 6 | 0 | Constant-current output | | OUT5 | 10 | 7 | 0 | Constant-current output | | OUT6 | 11 | 8 | 0 | Constant-current output | | OUT7 | 12 | 9 | 0 | Constant-current output | | OUT8 | 13 | 10 | 0 | Constant-current output | | OUT9 | 14 | 11 | 0 | Constant-current output | | OUT10 | 15 | 12 | 0 | Constant-current output | | OUT11 | 16 | 13 | 0 | Constant-current output | | OUT12 | 17 | 14 | 0 | Constant-current output | | OUT13 | 18 | 15 | 0 | Constant-current output | | OUT14 | 19 | 16 | 0 | Constant-current output | | OUT15 | 20 | 17 | 0 | Constant-current output | | SCLK | 3 | 24 | I | Serial data shift clock; Schmitt buffer input. All data in the 16-bit shift register are shifted toward the MSB by a 1-bit SCLK synchronization. | | SIN | 2 | 23 | I | Serial data input for driver on or off control; Schmitt buffer input. When SIN is high, the LSB is set to '1' for only one SCLK input rising edge. If two SCLK rising edges are input while SIN is high, then the 16-bit shift register LSB and LSB+1 are set to '1'. When SIN is low, the LSB is set to '0' at the SCLK input rising edge. | | SOUT | 22 | 19 | 0 | Serial data output. This output is connected to the 16-bit shift register MSB. SOUT data changes at the SCLK rising edge. | | VCC | 24 | 21 | _ | Power-supply voltage | ### **FUNCTIONAL BLOCK DIAGRAM** ### PARAMETER MEASUREMENT INFORMATION ### PIN-EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS Figure 1. SIN and SCLK Figure 2. LAT Figure 3. BLANK Figure 4. SOUT (1) n = 0 to 15. Figure 5. OUT0 Through OUT15 ### **TEST CIRCUITS** Figure 6. OUTn Rise and Fall Time Test Circuit Figure 7. SOUT Rise and Fall Time Test Circuit Figure 8. OUTn Constant-Current Test Circuit Copyright © 2012, Texas Instruments Incorporated ### **TIMING DIAGRAMS** (1) Input pulse rise and fall time is 1 ns to 3 ns. Figure 9. Input Timing Diagram - (1) $t_{ON\_ERR}$ is calculated by $t_{OUTON} t_{WL2}$ . - (2) Input pulse rise and fall time is 1 ns to 3 ns. Figure 10. Output Timing Diagram - (1) Output on or off data = FFFFh. - (2) $t_{ON\_ERR} = t_{OUTON} t_{WL2}$ . Figure 11. Data Write and Output On or Off Timing Diagram ### TYPICAL CHARACTERISTICS At $T_A = +25$ °C and $V_{CC} = 3.3$ V, unless otherwise noted. Output Current (mA) Alolc (%) **OUTPUT CURRENT vs OUTPUT VOLTAGE (VCC = 3.3 V)** Figure 13. ### **OUTPUT CURRENT vs OUTPUT VOLTAGE (VCC = 5.0 V)** **OUTPUT CURRENT vs OUTPUT VOLTAGE** (VCC = 3.3 V, Magnified) #### **OUTPUT CURRENT vs OUTPUT VOLTAGE** (VCC = 5.0 V, Magnified) ### ΔI<sub>OLC</sub> vs AMBIENT TEMPERATURE Figure 17. Submit Documentation Feedback Output Current (mA) ### **TYPICAL CHARACTERISTICS (continued)** At $T_A = +25$ °C and $V_{CC} = 3.3$ V, unless otherwise noted. Copyright © 2012, Texas Instruments Incorporated (1) #### DETAILED DESCRIPTION ### **CONSTANT SINK CURRENT VALUE SETTING** The constant-current values are determined by an external resistor ( $R_{IREF}$ ) placed between IREF and GND. The resistor ( $R_{IREF}$ ) value is calculated by Equation 1. $$R_{IREF} (k\Omega) = \frac{V_{IREF} (V)}{I_{OLC} (mA)} \times 43.8$$ Where: $I_{OLC}$ must be set in the range of 2 mA to 35 mA when $V_{CC}$ is less than 3.6 V. Also, when $V_{CC}$ is equal to 3.6 V or greater, $I_{OLC}$ must be set in the range of 2 mA to 45 mA. The constant sink current characteristic for the external resistor value is illustrated in Figure 12. Table 1 describes the constant-current output versus external resistor value. Table 1. Constant-Current Output versus External Resistor Value | I <sub>OLC</sub> (mA) | R <sub>IREF</sub> (kΩ, Typical) | |-----------------------------------|---------------------------------| | 45 (V <sub>CC</sub> > 3.6 V only) | 1.18 | | 40 (V <sub>CC</sub> > 3.6 V only) | 1.32 | | 35 | 1.51 | | 30 | 1.76 | | 25 | 2.12 | | 20 | 2.65 | | 15 | 3.53 | | 10 | 5.29 | | 5 | 10.6 | | 2 | 26.5 | ### CONSTANT-CURRENT DRIVER ON OR OFF CONTROL When BLANK is low, the corresponding output is turned on if the data in the on or off control data latch are '1' and remains off if the data are '0'. When BLANK is high, all outputs are forced off. This control is shown in Table 2. Table 2. Output On or Off Control Data Truth Table | OUTPUT ON OR OFF DATA | CONSTANT-CURRENT OUTPUT<br>STATUS | |-----------------------|-----------------------------------| | 0 | Off | | 1 | On | When the device is initially powered on, the data in the 16-bit shift register and output on or off data latch are not set to default values. Therefore, the output on or off data must be written to the data latch before turning the constant-current output on. **BLANK should be high when powered on because the constant-current may be turned on as a result of random data in the output on or off data latch.** www.ti.com #### REGISTER CONFIGURATION The TLC59283 has a 16-bit shift register and an output on or off data latch. Both the shift register and data latch are 16 bits long and are used to turn the constant-current outputs on and off. Figure 21 shows the shift register and data latch configuration. The data at the SIN pin are shifted into the 16-bit shift register LSB at the rising edge of the SCLK pin; SOUT data change at the SCLK rising edge. Figure 21. 16-Bit Shift Register and Output On or Off Data Latch Configuration The output on or off data in the 16-bit shift register continue to transfer to the output on or off data latch while LAT is high. Therefore, if the data in the 16-bit shift register are changed when LAT is high, the data in the data latch are also changed. The data in the data latch are held when LAT is low. When the device initially powers on, the data in the output on or off shift register and latch are not set to default values; on or off control data must be written to the on or off control data latch before turning the constant-current output on. All constant-current outputs are forced off when BLANK is high. The OUT*n* on or off outputs are controlled by the data in the output on or off data latch. The writing data truth table and timing diagram are shown in Table 3 and Figure 22, respectively. **Table 3. Truth Table in Operation** | SCLK | LAT | BLANK | SIN | OUT0OUT7OUT15 | SOUT | |----------|------|------------|--------|---------------------|---------| | <b>↑</b> | High | Low | Dn | DnDn – 7Dn – 15 | Dn – 15 | | <b>↑</b> | Low | Low Dn + 1 | | No change | Dn – 14 | | <b>↑</b> | High | Low | Dn + 2 | Dn + 2Dn – 5Dn – 13 | Dn – 13 | | <b>1</b> | _ | Low | Dn + 3 | Dn + 2Dn – 5Dn – 13 | Dn – 13 | | <b>↓</b> | _ | High | Dn + 3 | Off | Dn – 13 | Figure 22. Operation Timing Diagram ### **NOISE REDUCTION** Large surge currents may flow through the device and board if all 16 outputs turn on or off simultaneously. These large current surges can induce detrimental noise and electromagnetic interference (EMI) into other circuits. The TLC59283 independently turns on or off the outputs for each group with a 1-ns (typ) delay time; see Figure 11. The 16 outputs are grouped into nine groups of either one or two outputs: group 1 (OUT0), group 2 (OUT1 and OUT15), group 3 (OUT2 and OUT14), group 4 (OUT3 and OUT13), group 5 (OUT4 and OUT12), group 6 (OUT5 and OUT11), group 7 (OUT6 and OUT10), group 8 (OUT7 and OUT9), and group 9 (OUT9). Both turn-on and turn-off times are delayed when BLANK transitions from low to high or high to low. Also when output-on and -off data are changed at the LAT rising edge while BLANK is low, both turn-on and turn-off times are delayed. However, the state of each output is controlled by the data in the output on or off data latch and the BLANK level. ### Internal Pre-Charge FET The internal pre-charge FET prevents ghosting of multiplexed LED modules. One cause of this phenomenon is the parasitic capacitance charging current of the constant-current outputs (OUT*n*) and PCB wiring connected to OUT*n* through the LED. One of the mechanisms is shown in Figure 23. In Figure 23, the constant-current driver turns LED0-0 on at (1) and off at (2). After LED0-0 is turned off, the OUT0 voltage is pulled up to $V_{CHG}$ by LED0-0. This OUT0 node has some parasitic capacitance (such as the constant-current driver output capacitance and the board layout capacitance shown as C0-2). After LED0-0 turns off, SWPMOS0 is turned off, SWNMOS0 is turned on for COM0, and COM0 is pulled down to GND. Because there is a parasitic capacitance between COM0 and OUT0, the OUT0 voltage is also pulled down to GND. Afterwards, SWPMOS1 is turned on for the next common line (COM1). When SWPMOS1 turns on, the OUT0 voltage is pulled up from the ground voltage to $V_{LED} - V_F$ . The charge current ( $I_{CHRG}$ ) flows to the parasitic capacitor (C0) through LED1-0, causing the LED to briefly turn on and creating a ghosting effect of LED1-0. Figure 23. LED Ghost-Lighting Phenomenon Mechanism The TLC59283 has an internal pre-charge FET to prevent ghosting, as shown in Figure 24. When a small delay after PWM control for a single common line completes, the FET pulls OUTn up to $V_{CC}$ . The charge current does not flow to C0 through LED1-0 when SWMOS1 is turned on and the ghosting is eliminated at (3). However, depending on the LED anode voltage, the number of LEDs in series, the LED forward voltage, and the TLC59283 $V_{CC}$ supply voltage, there may not be a great enough ghost-canceling effect. Figure 24. LED Ghost-Lighting Mechanism by Pre-Charge FET 20-Jun-2012 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | TLC59283DBQ | ACTIVE | SSOP/QSOP | DBQ | 24 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | TLC59283DBQR | ACTIVE | SSOP/QSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | TLC59283RGER | PREVIEW | VQFN | RGE | 24 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | TLC59283RGET | PREVIEW | VQFN | RGE | 24 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 19-Jun-2012 ## TAPE AND REEL INFORMATION ### **REEL DIMENSIONS** ### TAPE DIMENSIONS | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # TAPE AND REEL INFORMATION ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLC59283DBQR | SSOP/<br>QSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 19-Jun-2012 #### \*All dimensions are nominal | | Device Package Type | | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|---------------------|-----------|-----------------|------|------|-------------|------------|-------------|--| | I | TLC59283DBQR | SSOP/QSOP | DBQ | 24 | 2500 | 346.0 | 346.0 | 33.0 | | DBQ (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side. - D. Falls within JEDEC MO-137 variation AE. DBQ (R-PDSO-G24) # PLASTIC SMALL OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-Leads (QFN) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-220. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. **Applications** TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Products** Wireless Connectivity #### Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications dataconverter.ti.com Computers and Peripherals www.ti.com/computers **Data Converters DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt www.ti.com/space-avionics-defense power.ti.com Space, Avionics and Defense Microcontrollers Video and Imaging microcontroller.ti.com www.ti.com/video www.ti-rfid.com **OMAP Mobile Processors** TI E2E Community Home Page www.ti.com/omap www.ti.com/wirelessconnectivity e2e.ti.com