# SMD1206P016-30 # PPTC DEVICES Terminal pad materials: Tin-Plated Nickle-copper Terminal pad solderability: Meets EIA specification RS 186-9E and ANSI/J-STD-002 Category 3. Marking: 016 # 1206 ### Table1:DIMENTION(Unit:mm) | G . 1 | A | | В | | С | | D | Е | |---------|------|------|------|------|------|------|------|------| | Contour | Min. | Max. | Min. | Max. | Min. | Max | Min. | Min. | | 1206 | 3.00 | 3.50 | 1.50 | 1.80 | 0.40 | 1.00 | 0.15 | 0.10 | ### Table2:PERFORMANCE RATINGS: | Model | $V_{max}$ | I <sub>max</sub> | (a) $a$ | | Maximum<br>Time To Trip | | Resistance | | | |----------------|-----------|------------------|---------------------------------------------|------|-------------------------|---------|------------|-------------------|-------------------| | Wodel | (Vdc) (A) | (A) | | _ | (W) | Current | Time | Ri <sub>min</sub> | R1 <sub>max</sub> | | | | | | | | (A) | (Sec) | $(\Omega)$ | $(\Omega)$ | | SMD1206P016-30 | 30.0 | 100 | 0.16 | 0.35 | 0.6 | 1.0 | 0.30 | 1.2 | 4.5 | ## Table3:Test Conditons and Standards | Item | Test Conditon | Standard | | | |---------------------|-------------------|-----------------------|--|--| | Initial Resistance | 25℃ | $1.20{\sim}4.5\Omega$ | | | | $I_{H}$ | 25℃, 0.16A, 30min | No Trip | | | | $T_{\mathrm{trip}}$ | 25℃, 1.0A | ≤0.30s | | | | Trip endurance | 30V, 100A, 1hr | No arcing or burning | | | Operating Temperature: -40°C TO 85°C Packaging: Bulk ,5000 pcs per bag # SMD1206P016-30 PPTC DEVICES #### **Solder reflow conditions** | Profile Feature | Pb-Free Assembly | | | | | |-----------------------------------------------------------------|------------------|--|--|--|--| | Average ramp up rate (Ts <sub>MAX</sub> to Tp) | 3°C/second max. | | | | | | Preheat | | | | | | | • Temperature min. (Ts <sub>MIN</sub> ) | 150°C | | | | | | <ul> <li>Temperature max. (Ts<sub>MAX</sub>)</li> </ul> | 200°C | | | | | | <ul> <li>Time (ts<sub>MIN</sub> to ts<sub>MAX</sub>)</li> </ul> | 60-120 seconds | | | | | | Time maintained above: | | | | | | | • Temperature (T <sub>L</sub> ) | 217°C | | | | | | • Time (t <sub>L</sub> ) | 60-150 seconds | | | | | | Peak/Classification temperature (Tp) | 260°C | | | | | | Time within 5°C of actual peak temperature | е | | | | | | Time (tp) | 30 seconds max. | | | | | | Ramp down rate | 3°C/second max. | | | | | | Time 25°C to peak temperature | 8 minutes max. | | | | | Note: All temperatures refer to topside of the package, measured on the package body surface. - Recommended reflow methods: IR, vapor phase oven, hot air oven, N2 environment for lead-free. - Devices are not designed to be wave soldered to the bottom side of the board. - Recommended maximum paste thickness is 0.25mm (0.010inch). - Devices can be cleaned using standard industry methods and solvents. - Soldering temprature profile meets RoHs leadfree process. Notes: If reflow temperatures exceed the recommended profile, devices may not meet the performance requirements # SMD1206P016-30 PPTC DEVICES ### Recommended pad layout (mm) #### WARNING - · Use PPTC beyond the maximum ratings or improper use may result in device damage and possible electrical arcing and flame. - · PPTC are intended for protection against occasional over current or over temperature fault conditions and should not be used when repeated fault conditions or prolonged trip events are anticipated. - · Device performance can be impacted negatively if devices are handled in a manner inconsistent with recommended electronic, thermal, and mechanical procedures for electronic components. - · Use PPTC with a large inductance in circuit will generate a circuit voltage (L di/dt) above the rated voltage of the PPTC. - · Avoid impact PPTC device its thermal expansion like placed under pressure or installed in limited space. - · Contamination of the PPTC material with certain silicon based oils or some aggressive solvents can adversely impact the performance of the devices.PPTC SMD can be cleaned by standard methods. - · Requests that customers comply with our recommended solder pad layouts and recommended reflow profile. Improper board layouts or reflow profilecould negatively impact solderability performance of our devices.