# **ISO806** # Isolated 12-Bit Sampling ANALOG-TO-DIGITAL CONVERTER ## **FEATURES** - 1500Vrms ISOLATION CONTINUOUS - 25µS CONVERSION TIME - 12-BIT SERIAL OUTPUT - SINGLE +5V SUPPLY - 28-PIN 0.6" PLASTIC DIP ## **APPLICATIONS** - INDUSTRIAL PROCESS CONTROL - PC-BASED DATA ACQUISITION TEST EQUIPMENT # **DESCRIPTION** The ISO806 is a low-power isolated sampling ADC using state-of-the-art CMOS structures and high voltage capacitors. The ISO806 contains a complete 12-bit capacitor based SAR, ADC with S/H, clock, reference, µP interface, serial out and galvanic isolation. Laser-trimmed scaling resistors provide standard industrial input ranges including $\pm 10V$ , $\pm 5V$ , 0-5V, 0-4V. They are available in 28-pin 0.6" wide plastic DIP and are specified over the industrial temperature range of $-40^{\circ}$ C to $+85^{\circ}$ C. International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 # **SPECIFICATIONS** ## **ELECTRICAL** At $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $f_S = 40\text{kHz}$ , $V_{DIG} = V_{ANA} = +5V$ , using internal reference and fixed resistors shown in Figure 3b, unless otherwise specified. | | | ISO806P | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | ISOLATION PARAMETERS Rated Voltage, Continuous Partial Discharge, 100% Test <sup>(8)</sup> Creepage Distance (External) DIP = "P" Package Internal Isolation Distance Barrier Impedance | 50Hz<br>1s, 5pC | 1500<br>2500 | 16<br>0.10<br>>10 <sup>13</sup> II 15 | | Vrms<br>Vrms<br>mm<br>mm<br>Ω II pF | | Leakage Current <sup>(9)</sup> | 240Vrms, 60Hz<br>240Vrms, 50Hz | | | 1.7<br>1.4 | μArms<br>μArms | | RESOLUTION | | | | 12 | Bit | | ANALOG INPUT<br>Voltage Ranges<br>Impedance<br>Capacitance | | | ±10, 0 to +5, 0 to +4<br>(See Table II) 35 | 1 | V<br>pF | | THROUGHPUT SPEED Conversion Time Complete Cycle Throughput Rate | Acquire and Convert | 40 | | 20<br>25 | μs<br>μs<br>kHz | | DC ACCURACY Integral Linearity Error Differential Linearity Error No Missing Codes Transition Noise(2) Full Scale Error Orit Full Scale Error Drift Full Scale Error Drift Bipolar Zero Error(3) Bipolar Zero Error Drift Unipolar Zero Error(3) Unipolar Zero Error Drift Unipolar Zero Error Drift Power Supply Sensitivity (V <sub>DIG</sub> = V <sub>ANA</sub> = V <sub>S</sub> ) | Ext. 2.5000V Ref<br>±10V Range<br>±10V Range<br>0V to 5V, 0V to 4V Ranges<br>0V to 5V, 0V to 4V Ranges<br>+4.75V < V <sub>S</sub> < +5.25V | | ±0.15<br>±0.15<br>Guaranteed<br>0.1<br>±7<br>±0.5<br>±0.5 | ±0.9<br>±0.9<br>±0.5<br>±10<br>±3<br>±0.5 | LSB(1) LSB Bits LSB % ppm/°C ppm/°C mV ppm/°C mV ppm/°C LSB | | AC ACCURACY Spurious-Free Dynamic Range Total Harmonic Distortion Signal-to-(Noise+Distortion) Signal-to-Noise Useable Bandwidth <sup>(6)</sup> | $\begin{split} f_{IN} &= 1kHz, \pm 10V \\ f_{IN} &= 1kHz, \pm 10V \\ f_{IN} &= 1kHz, \pm 10V \\ f_{IN} &= 1kHz, \pm 10V \\ f_{IN} &= 1kHz, \pm 10V \end{split}$ | | 90<br>-90<br>73<br>73<br>130 | | dB( <sup>5)</sup><br>dB<br>dB<br>dB<br>kHz | | SAMPLING DYNAMICS<br>Aperture Delay<br>Aperture Jitter<br>Overvoltage Recovery <sup>(7)</sup> | | | 40<br>20<br>750 | | ns<br>ps<br>ns | | REFERENCE Internal Reference Voltage Internal Reference Source Current (Must use external buffer.) Internal Reference Drift | No Load | 2.48 | 2.5<br>1<br>8 | 2.52 | V<br>μA<br>ppm/°C | | for Specified Linearity External Reference Voltage Range for Specified Linearity External Reference Current Drain | Ext. 2.5000V Ref | 2.3 | 2.5 | 2.7<br>100 | ν<br>V<br>μΑ | | DIGITAL INPUTS Logic Levels V <sub>IL</sub> V <sub>IH</sub> I <sub>IL</sub> I <sub>IH</sub> | $V_{IL} = 0V$ $V_{IH} = 5V$ | -0.3<br>V <sub>D</sub> -1.0 | | 1.0<br>V <sub>D</sub> +0.3V<br>±10<br>±10 | V<br>V<br>μΑ<br>μΑ | | DIGITAL OUTPUTS Data Coding V <sub>OL</sub> V <sub>OH</sub> | I <sub>SINK</sub> = 1.6mA<br>I <sub>SOURCE</sub> = 500μA | Binary Two | o's Complement or St | raight Binary<br>0.4 | V<br>V | The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. # SPECIFICATIONS (CONT) #### **ELECTRICAL** At $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $f_S = 40\text{kHz}$ , $V_{DIG} = V_{ANA} = +5V$ , using internal reference and fixed resistors shown in Figure 3b, unless otherwise specified. | | | | ISO806P | | | |-----------------------------------|---------------------------------------|-------|---------|-------|-------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | POWER SUPPLIES | | | | | | | Specified Performance | | | | | | | $V_{DIG1}$ | Must be $\leq V_{ANA}$ | +4.75 | +5 | +5.25 | V | | V <sub>ANA</sub> | | +4.75 | +5 | +5.25 | V | | $V_{DIG2}$ | | +4.75 | | +5.25 | V | | I <sub>DIG1</sub> | | | 4.2 | | mA | | I <sub>ANA</sub> | | | 5.0 | | mA | | I <sub>DIG2</sub> | | | 10.8 | | mA | | Power Dissipation | $V_{ANA} = V_{DIG} = 5V, F_S = 40kHz$ | | 125 | | mW | | TEMPERATURE RANGE | | | | | | | Specified Performance | | -40 | | +85 | °C | | Storage | | -65 | | +150 | °C | | Thermal Resistance, $\theta_{JA}$ | | | | | | | Plastic DIP | | | 75 | | °C/W | NOTES: (1) LSB means Least Significant Bit. One LSB for the $\pm 10\text{V}$ input range is 4.88mV. (2) Typical rms noise at worst case transition. (3) As measured with fixed resistors shown in Figure 7b. Adjustable to zero with external potentiometer. (4) Full scale error is the worst case of -Full Scale or +Full Scale untrimmed deviation from ideal first and last code transitions, divided by the transition voltage (not divided by the full-scale range) and includes the effect of offset error. (5) All specifications in dB are referred to a full-scale input. (6) Usable Bandwidth defined as Full-Scale input frequency at which Signal-to-(Noise + Distortion) degrades to 60dB. (7) Recovers to specified performance after 2 x FS input overvoltage. (8) All devices receive a 1s test. Failure criterion is $\geq 5$ pulses of $\geq 5$ pc. (9) Tested at 2500Vrms, 50Hz limit $10\mu\text{A}$ . #### **ABSOLUTE MAXIMUM RATINGS** | Analog Inputs: R1 <sub>IN</sub> | ±25V | |----------------------------------------|---------------------------------------| | R2 <sub>IN</sub> | ±25V | | CAP | V <sub>ANA</sub> +0.3V to AGND2 -0.3V | | REF | Indefinite Short to AGND2, | | | Momentary Short to V <sub>ANA</sub> | | Ground Voltage Differences: DGND and A | GND1±0.3V | | DGND, AGN | ID, and GND <sub>ISO</sub> 1563Vrms | | V <sub>ANA</sub> | 7V | | V <sub>DIG</sub> to V <sub>ANA</sub> | +0.3V | | V <sub>DIG</sub> | 7V | | Digital Inputs | | | Maximum Junction Temperature | +165°C | | Internal Power Dissipation | 825mW | | Lead Temperature (soldering, 10s) | +300°C | | | | #### **PACKAGE INFORMATION** | PRODUCT | PACKAGE | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | |---------|-------------|------------------------------------------| | ISO806P | Plastic DIP | 215-1 | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book. # ELECTROSTATIC DISCHARGE SENSITIVITY Electrostatic discharge can cause damage ranging from performance degradation to complete device failure. Burr-Brown Corporation recommends that all integrated circuits be handled and stored using appropriate ESD protection methods. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications. ## ORDERING INFORMATION | PRODUCT | MAXIMUM INTEGRAL<br>LINEARITY ERROR (LSB) | TYPICAL SIGNAL-TO-<br>(NOISE + DISTORTION) RATIO (dB) | SPECIFICATION<br>TEMPERATURE RANGE | PACKAGE | |---------|-------------------------------------------|-------------------------------------------------------|------------------------------------|-------------| | ISO806P | ±0.9 | 70 | -40°C to +85°C | Plastic DIP | 3 ISO806 | PIN# | NAME | DIGITAL<br>I/O | DESCRIPTION | |------|---------------------|----------------|--------------------------------------------------------------------------------------| | 1 | RC | I | Read/Convert. With BUSY high, a falling edge on R/C initiates a new conversion. | | 2 | BUSY | 0 | At the start of conversion BUSY goes LOW and stays LOW until conversion is complete. | | 3 | +5V <sub>DIG2</sub> | | Isolated Digital Supply Volts. | | 10 | +5V <sub>DIG1</sub> | | Digital Supply Volts. | | 11 | +5V <sub>ANA</sub> | | Analog Supply Volts. | | 12 | R1 <sub>IN</sub> | | Analog Input. | | 13 | NC | | No Connection. Leave unconnected. | | 14 | R2 <sub>IN</sub> | | Analog Input. | | 15 | CAP | | Reference Buffer Output. 2.2μF tantalum capacitor to ground. | | 16 | REF | | Reference Input/Output. 2.2μF tantalum capacitor to ground. | | 17 | AGND | | Analog Ground. | | 18 | SB/BTC | ı | Selects Straight Binary or Binary Two's Complement for Output Data Format. | | 19 | DGND1 | | Digital Ground. | | 26 | DGND2 | | Isolated Ground. | | 27 | DATACLK | 0 | Data Clock Output. | | 28 | SDATA | 0 | Serial Output Synchronized to DATACLK. | TABLE I. Pin Assignments. ## **PIN CONFIGURATION** | ANALOG<br>INPUT<br>RANGE | CONNECT R1 <sub>IN</sub> VIA 200 $\Omega$ TO | CONNECT R2 <sub>IN</sub> VIA 100 $\Omega$ TO | IMPEDANCE | |--------------------------|----------------------------------------------|----------------------------------------------|-----------| | ±10V | V <sub>IN</sub> | CAP | 45.7kΩ | | 0V to 5V | AGND | V <sub>IN</sub> | 20.0kΩ | | 0V to 4V | V <sub>IN</sub> | V <sub>IN</sub> | 21.4kΩ | TABLE II. Input Range Connections. See also Figure 3. | R/C | BUSY | DATACLK | OPERATION | |----------|------|---------|---------------------------------------------------------------------------------------------------------------------------| | <b>\</b> | 1 | Output | Initiates conversion "n". Valid data from conversion "n-1" clocked out on SDATA. | | 0 | 1 | Х | New conversion initiated without acquisition of a new signal. Data will be invalid. R/C must be HIGH when BUSY goes HIGH. | | Х | 0 | Х | New convert commands ignored. Conversion "n" in progress. | TABLE III. Control Functions # TYPICAL PERFORMANCE CURVES At $T_A = +25^{\circ}C$ , $f_S = 40$ kHz, $V_{DIG} = V_{ANA} = +5V$ , using internal reference and fixed resistors shown in Figure 3b, unless otherwise specified. # TYPICAL PERFORMANCE CURVES (CONT) $At T_A = +25^{\circ}C, \ f_S = 40 \text{kHz}, \ V_{DIG} = V_{ANA} = +5V, \ using internal \ reference \ and \ fixed \ resistors \ shown in Figure 3b, \ unless \ otherwise \ specified.$ ## ENDPOINT ERRORS (20V BIPOLAR RANGE) ## **ENDPOINT ERRORS (UNIPOLAR RANGES)** #### INTERNAL REFERENCE VOLTAGE vs TEMPERATURE 2.520 # CONVERSION TIME vs TEMPERATURE Temperature (°C) ## **BASIC OPERATION** ### **SERIAL OUTPUT** Figure 1 shows a basic circuit to operate the ISO806 with a $\pm 10V$ input range and serial output. Taking $R/\overline{C}$ (pin 1) LOW for 40ns (12µs max) will initiate a conversion and output valid data from the previous conversion on SDATA (pin 28) synchronized to 12 clock pulses output on DATACLK (pin 27). $\overline{BUSY}$ (pin 2) will go LOW and stay LOW until the conversion is completed and the serial data has been transmitted. Data will be output in Binary Two's Complement format, MSB first, and will be valid on both the rising and falling edges of the data clock. $\overline{BUSY}$ going HIGH can be used to latch the data. All convert commands will be ignored while $\overline{BUSY}$ is LOW. The ISO806 will begin tracking the input signal at the end of the conversion. Allowing 25µs between convert commands assures accurate acquisition of a new signal. The offset and gain are adjusted internally to allow external trimming with a single supply. The external resistors compensate for this adjustment and can be left out if the offset and gain will be corrected in software (refer to the **Calibration** section). ## STARTING A CONVERSION The $R/\overline{C}$ (pin 1) LOW for a minimum of 40ns immediately puts the sample/hold of the ISO806 in the hold state and starts conversion 'n'. $\overline{BUSY}$ (pin 2) will go LOW and stay LOW until conversion 'n' is completed and the internal output register has been updated. All new convert commands during $\overline{BUSY}$ LOW will be ignored. $R/\overline{C}$ must go HIGH before $\overline{BUSY}$ goes HIGH or a new conversion will be initiated without sufficient time to acquire a new signal. The ISO806 will begin tracking the input signal at the end of the conversion. Allowing 25 $\mu$ s between convert commands assures accurate acquisition of a new signal. $R/\overline{C}$ is level triggered. ## **READING DATA** The ISO806 outputs serial data in Straight Binary or Binary Two's Complement data output format. If $SB/\overline{BTC}$ (pin 18) is HIGH, the output will be in SB format, and if LOW, the output will be in BTC format. Refer to Table IV for ideal output codes. Reading the data through the serial port will shift the internal output registers one bit per data clock pulse. | DESCRIPTION | | ANALOG INPUT | | | DIGITA | L OUTPUT | | |-------------------------------------------------|---------------|--------------------|-------------------|------------------------------------|--------|----------------------------------|------| | Full-Scale Range<br>Least Significant Bit (LSB) | ±10<br>4.88mV | 0V to 5V<br>1.22mV | 0V to 4V<br>976μV | BINARY TWO'S COMPL<br>(SB/BTC LOW) | EMENT | STRAIGHT BINARY<br>(SB/BTC HIGH) | | | | | | | | HEX | | HEX | | | | | | BINARY CODE | CODE | BINARY CODE | CODE | | +Full Scale (FS - 1LSB) | 9.99512V | 4.99878V | 3.999024V | 0111 1111 1111 | 7FF | 1111 1111 1111 | FFF | | Midscale | 0V | 2.5V | 2V | 0000 0000 0000 | 000 | 1000 0000 0000 | 800 | | One LSB Below Midscale | -4.88mV | 2.49878V | 1.999024V | 1111 1111 1111 | FFF | 0111 1111 1111 | 7FF | | -Full Scale | -10V | 0V | 0V | 1000 0000 0000 | 800 | 0000 0000 0000 | 000 | Table IV. Output Codes and Ideal Input Voltages. FIGURE 1. Basic ±10V Operation with Serial Output. | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | |---------------------------------|----------------------------------------|------|------|-----|-------| | t <sub>1</sub> | Convert Pulse Width | 0.04 | | 12 | μs | | t <sub>3</sub> | BUSY Delay from<br>Start of Conversion | | 110 | | ns | | t <sub>4</sub> | BUSY LOW | | 14.7 | 20 | μs | | t <sub>5</sub> | BUSY Delay after<br>End of Conversion | | 90 | | ns | | t <sub>6</sub> | Aperture Delay | | 40 | | ns | | t <sub>7</sub> | Conversion Time | | 14.7 | 20 | μs | | t <sub>8</sub> | Acquisition Time | | 3 | | μs | | t <sub>13</sub> | Start of Conversion to DATACLK Delay | | 1.4 | | μs | | t <sub>14</sub> | DATACLK Period | | 1.1 | | μs | | t <sub>15</sub> | Data Valid to DATACLK<br>HIGH Delay | | 75 | | ns | | t <sub>16</sub> | Data Valid after DATACLK<br>LOW Delay | | 600 | | ns | | t <sub>7</sub> + t <sub>8</sub> | Throughput Time | | | 25 | μs | TABLE V. Conversion and Data Timing. $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ . #### **SERIAL OUTPUT** The serial output can not be tri-stated and is always active. ## **INTERNAL DATA CLOCK (During A Conversion)** The R/\overline{\overline{C}} (pin 1) LOW will initiate conversion 'n' and activate the internal data clock (typically 900kHz clock rate). The ISO806 will output 12 bits of valid data, MSB first, from conversion 'n-1' on SDATA (pin 28), synchronized to 12 clock pulses output on DATACLK (pin 27). The data will be valid on both the rising and falling edges of the internal data clock. The rising edge of \overline{BUSY} (pin 2) can be used to latch the data. After the 12th clock pulse, DATACLK will remain LOW until the next conversion is initiated, SDATA will also go LOW. ## **INPUT RANGES** The ISO806 offers three input ranges: standard $\pm 10V$ and 0-5V, and a 0-4V range for complete, single supply systems. Figures 3a and 3b show the necessary circuit connections for implementing each input range and optional offset and gain adjust circuitry. Offset and full scale error<sup>(1)</sup> specifications are tested and guaranteed with the fixed resistors shown in Figure 3b. Adjustments for offset and gain are described in the **Calibration** section of this data sheet. The offset and gain are adjusted internally to allow external trimming with a single supply. The external resistors compensate for this adjustment and can be left out if the offset and gain will be corrected in software (refer to the **Calibration** section). The input impedance, summarized in Table II, results from the combination of the internal resistor network shown on the front page of the product data sheet and the external resistors used for each input range (see Figure 4). The input resistor divider network provides inherent overvoltage protection guaranteed to at least $\pm 25$ V. Analog inputs above or below the expected range will yield either positive full scale or negative full scale digital outputs respectively. There will be no wrapping or folding over for analog inputs outside the nominal range. Note: (1) Full scale error includes offset and gain errors measured at both +FS and -FS # **CALIBRATION** ## HARDWARE CALIBRATION To calibrate the offset and gain of the ISO806 in hardware, install the resistors shown in Figure 3a. Table VI lists the hardware trim ranges relative to the input for each input range. FIGURE 2. Serial Data Timing. FIGURE 3a. Circuit Diagrams (With Hardware Trim). FIGURE 3b. Circuit Diagrams (Without Hardware Trim). #### **SOFTWARE CALIBRATION** To calibrate the offset and gain in software, no external resistors are required. However, to get the data sheet specifications for offset and gain, the resistors shown in Figure 3b are necessary. See the **No Calibration** section for more details on the external resistors. Refer to Table VII for the range of offset and gain errors with and without the external resistors. ### **NO CALIBRATION** See Figure 3b for circuit connections. Note that the actual voltage dropped across the external resistors is at least two orders of magnitude lower than the voltage dropped across the internal resistor divider network. This should be considered when choosing the accuracy and drift specifications of the external resistors. In most applications, 1% metal-film resistors will be sufficient. The external resistors shown in Figure 3b may not be necessary in some applications. These resistors provide compensation for an internal adjustment of the offset and gain which allows calibration with a single supply. Not using the external resistors will result in offset and gain errors in addition to those listed in the electrical specifications section. Offset refers to the equivalent voltage of the digital output when converting with the input grounded. A positive gain error occurs when the equivalent output voltage of the digital output is larger than the analog input. Refer to Table VII for nominal ranges of gain and offset errors with and without the external resistors. Refer to Figure 4 for typical shifts in the transfer functions which occur when the external resistors are removed. To further analyze the effects of removing any combination of the external resistors, consider Figure 5. The combination of the external and the internal resistors form a voltage divider which reduces the input signal to a 0.3125V to 2.8125V input range at the CDAC. The internal resistors are laser trimmed to high relative accuracy to meet full specifications. The actual input impedance of the internal resistor network looking into pin 12 or pin 14 however, is only accurate to $\pm 20\%$ due to process variations. This should be taken into account when determining the effects of removing the external resistors. ## **REFERENCE** The ISO806 operates with its internal 2.5V reference. The internal reference has approximately an 8ppm/ $^{\circ}$ C drift (typical) and accounts for approximately 20% of the full scale error (FSE = $\pm 0.5\%$ ). The ISO806 also has an internal buffer for the reference voltage. See Figure 6 for characteristic impedances at the input and output of the buffer with all combinations of power down and reference down. #### **REF** REF (pin 16) is an input for an external reference or the output for the internal 2.5V reference. A $2.2\mu F$ tantalum capacitor should be connected as close as possible to the REF pin from ground. This capacitor and the output resistance of REF create a low pass filter to bandlimit noise on the reference. Using a smaller value capacitor will introduce more noise to the reference, degrading the SNR and SINAD. The REF pin should not be used to drive external AC or DC loads. See Figure 6. The range for the external reference is 2.3V to 2.7V and determines the actual LSB size. Increasing the reference voltage will increase the full scale range and the LSB size of the converter which can improve the SNR. BURR-BROWN® #### CAP CAP (pin 15) is the output of the internal reference buffer. A 2.2 $\mu$ F tantalum capacitor should be placed as close as possible to the CAP pin from ground to provide optimum switching currents for the CDAC throughout the conversion cycle. This capacitor also provides compensation for the output of the buffer. Using a capacitor any smaller than $1\mu$ F can cause the output buffer to oscillate and may not have sufficient charge for the CDAC. Capacitor values larger than 2.2 $\mu$ F will have little affect on improving performance. See Figure 6. The output of the buffer is capable of driving up to 1mA of current to a DC load. Using an external buffer will allow the internal reference to be used for larger DC loads and AC loads. Do not attempt to directly drive an AC load with the output voltage on CAP. This will cause performance degradation of the converter. ## **LAYOUT** #### **POWER** For optimum performance, tie the analog and digital power pins to the same +5V power supply and tie the analog and digital grounds together. As noted in the electrical specifications, the ISO806 uses 50% of its isolated power for the analog circuitry. The ISO806 front end should be considered as an analog component. | INPUT RANGE | OFFSET ADJUST<br>RANGE (mV) | GAIN ADJUST<br>RANGE (mV) | |-------------|-----------------------------|---------------------------| | ±10V | ±15 | ±60 | | 0 to 5V | ±4 | ±30 | | 0 to 4V | ±3 | ±30 | TABLE VI. Offset and Gain Adjust Ranges for Hardware Calibration (see Figure 3a). The +5V power for the A/D should be separate from the +5V used for the system's digital logic. Connecting $V_{\rm DIG1}$ (pin 10) directly to a digital supply can reduce converter performance due to switching noise from the digital logic. For best performance, the +5V supply can be produced from whatever analog supply is used for the rest of the analog signal conditioning. If +12V or +15V supplies are present, a simple +5V regulator can be used. Although it is not suggested, if the digital supply must be used to power the converter, be sure to properly filter the supply. Either using a filtered digital supply or a regulated analog supply, both $V_{\rm DIG1}$ and $V_{\rm ANA}$ should be tied to the same +5V source. ## **GROUNDING** Two ground pins are present on the ISO806 input side. DGND1 is the digital supply ground. AGND is the analog supply ground. AGND is the ground to which all analog signals internal to the A/D are referenced. AGND is more susceptible to current induced voltage drops and must have the path of least resistance back to the power supply. The ground pin of the A/D should be tied to an analog ground plane, separated from the system's digital logic ground, to achieve optimum performance. Both analog and digital ground planes should be tied to the "system" ground as near to the power supplies as possible. This helps to prevent dynamic digital ground currents from modulating the analog ground through a common impedance to power ground. | INPUT | | OFFSET ERROR | | | GAIN ERROR | | | | |--------|-----------------------------|-----------------------------------|------|------------------------------------------------------|-------------------------------------------------------|----------------|--|--| | RANGE | RANGE W/ RESISTORS W/OUT RE | | ORS | W/ RESISTORS | W/OUT RESISTORS | | | | | (V) | RANGE (mV) | RANGE (mV) RANGE (mV) TYP (mV) RA | | YP (mV) RANGE (% FS) RANGE (% FS) | | | | | | ±10 | -10 ≤ BPZ ≤ 10 | 0 ≤ BPZ ≤ 35 | +15 | $-0.4 \le G \le 0.4$<br>$0.15 \le G^{(1)} \le 0.15$ | $-0.3 \le G \le 0.5$<br>$-0.1 \le G^{(1)} \le 0.2$ | +0.05<br>+0.05 | | | | 0 to 5 | -3 ≤ UPO ≤ 3 | -12 ≤ UPO ≤ -3 | -7.5 | $-0.4 \le G \le 0.4$<br>$0.15 \le G^{(1)} \le 0.15$ | $-1.0 \le G \le 0.1$<br>$-0.55 \le G^{(1)} \le -0.05$ | -0.2<br>-0.2 | | | | 0 to 4 | -3 ≤ UPO ≤ 3 | -10.5 ≤ UPO ≤ -1.5 | -6 | $-0.4 \le G \le 0.4$<br>$-0.15 \le G^{(1)} \le 0.15$ | $-1.0 \le G \le 0.1$<br>$-0.55 \le G^{(1)} \le -0.05$ | -0.2<br>-0.2 | | | TABLE VII. Range of Offset and Gain Errors with and without External Resistors #### SIGNAL CONDITIONING The FET switches used for the sample hold on many CMOS A/D converters release a significant amount of charge injection which can cause the driving op amp to oscillate. The amount of charge injection due to the sampling FET switch on the ISO806 is approximately 5-10% of the amount on similar ADCs with the charge redistribution DAC (CDAC) architecture. There is also a resistive front end which attenuates any charge which is released. The end result is a minimal requirement for the drive capability on the signal conditioning preceding the A/D. Any op amp sufficient for the signal in an application will be sufficient to drive the ISO806. The resistive front end of the ISO806 also provides a guaranteed $\pm 25 \text{V}$ overvoltage protection. In most cases, this eliminates the need for external over voltage protection circuitry. FIGURE 4. Typical Transfer Functions With and Without External Resistors. **ISO806** FIGURE 5. Circuit Diagrams Showing External and Internal Resistors. FIGURE 6. Characteristic Impedances of Internal Buffer.