### **General Description** The PGA100 is a precision, digitally-programmable gain amplifier (PGA) combined with an 8 channel $\pm 35 \mathrm{V}$ protected input multiplexer. The user can select any one of eight analog input channels to be amplified by one of the eight noninverting binarily weighted gain steps from 1 to 128. The digital gain and channel select are internally latched for easy microprocessor interface. The fast $5\mu\mathrm{sec}$ settling time allows the PGA100 to be used in rapid channel scanning data acquisition systems. #### **Applications** Data Acquisition Amplifier Software Error Correction Digitally-Controlled Autoranging Test Equipment Remote Instrumentation System System Dynamic Range and Resolution Improvement ### **Typical Operating Circuit** #### **Features** - ♦ High Gain Accuracy ±0.02% max (B Grade) - ♦ Input protection, ±20V above ±15V supplies - High Input Impedance: 10<sup>11</sup>Ω - ♦ Fast Settling, 5μsec to 0.01% - ▲ Low Channel to Channel Crosstalk, -90dB - ♦ Low nonlinearity ±0.005% max (B Grade) - 8 analog input channels - ▶ 8 Selectable Gains, 1, 2, 4, 8, 16, 32, 64, 128 V/V - Fully microprocessor-compatible ### **Ordering Information** | PART | TEMP. RANGE | PACKAGE | | | | | | |----------|----------------|---------------------------|--|--|--|--|--| | PGA100AG | -25°C to +85°C | 24 Pin Ceramic Side Braze | | | | | | | PGA100BG | -25°C to +85°C | 24 Pin Ceramic Side Braze | | | | | | ### Pin Configuration Maxim Integrated Products 5-123 #### **ABSOLUTE MAXIMUM RATINGS** | | Lead Temperature (soldering 10 seconds) | |-----------------------------------------|-----------------------------------------| | Storage Temperature Range65°C to +160°C | • 1 | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute Maximum ratings conditions for extended periods may affect the device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{CC} = 5V, V^{+} = +15V, V^{-} = -15V, T_A = +25^{\circ}C$ , unless otherwise noted.) | | SYMBOL | | PGA100AG | | | Р | GA100B | | | |----------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------|-------------|-----|-----------------------------|-------------|----------------------------------------------------------| | PARAMETER | | CONDITIONS | MIN TYP MA | | MAX | MIN | TYP | MAX | UNITS | | Gain Accuracy (Note 1)<br>vs Temperature (Note 2)<br>vs Time | | G = 1 to 128, $I_O = 1 \text{mA}$<br>-25°C $\leq T_A \leq +85$ °C | | ±.01<br>±5<br>±.001 | ±.05<br>±10 | | ±.005<br>±5<br>±.001 | ±.02<br>±10 | %<br>ppm/° C<br>%/1000 Hrs. | | Nonlinearity (Note 3)<br>vs Temperature (Note 2)<br>vs Time | | G = 1 to 128, I <sub>O</sub> = 1mA<br>-25°C ≤ T <sub>A</sub> ≤ +85°C | | ±.004<br>±2<br>±.001 | ±.01<br>±5 | | ±.002<br>±2<br>±.001 | ±.005<br>±5 | % of FS<br>ppm/° C<br>%/1000 Hrs. | | Rated Output Voltage | | I <sub>OUT</sub> = ±2mA | ±10 | | - | ±10 | | | ٧ | | Rated Output Current | | V <sub>OUT</sub> = ±10V | ±2 | | | ±2 | | | mA | | Output Resistance | | Gain ≤ 128 | | 0.05 | | | 0.05 | | Ω | | Short Circuit Current | | | | ±15 | | | ±15 | | mA | | Capacitive Load | | Phase margin ≥ 25° | | 1000 | | | 1000 | | рF | | Offset Voltage<br>vs Temperature<br>vs Supply<br>vs Time | | $ \begin{array}{l} T_A = 25^{\circ} C \\ -25^{\circ} C \leq T_A \leq +85^{\circ} C \\ 8V \leq V \leq 18V \end{array} $ | | ±0.1<br>±6<br>±10<br>±15 | ±1<br>±80 | | ±.05<br>±6<br>±10<br>±15 | ±.5<br>±80 | mV<br>μV/°C<br>μV/V<br>μV/month | | Input Bias Current "Off" Channel "On" Channel vs Temperature | | | | ±10<br>±0.1<br>Note 4 | | | ±10<br>±0.1<br>Note 4 | 1 | pA<br>nA | | Input Difference Current,<br>between Channels:<br>"Off" Channel<br>"On" Channel<br>vs Temperature | | | | ±20<br>±0.2<br>Note 4 | | | ±20<br>±0.2<br>Note 4 | ±2 | pA<br>nA | | Analog Input Characteristics:<br>Input Voltage Range<br>Input Impedance<br>"Off" Channel<br>"On" Channel | | Linear Operation | ±10 | 10 <sup>12</sup> 15 | | ±10 | 10 <sup>12</sup> 15 | | V<br>Ω∥pF<br>Ω∥pF | | Input Voltage Noise Density | | f <sub>O</sub> = 1Hz<br>f <sub>O</sub> = 10Hz<br>f <sub>O</sub> = 100Hz<br>f <sub>O</sub> = 1kHz<br>f <sub>O</sub> = 10kHz<br>f <sub>O</sub> = 100kHz | | 200<br>60<br>25<br>18<br>18 | | | 200<br>60<br>25<br>18<br>18 | | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz | ## **ELECTRICAL CHARACTERISTICS (Continued)** $(V_{CC} = 5V, V^+ = +15V, V^- = -15V, T_A = +25^{\circ}C$ , unless otherwise noted.) | | SYMBOL | | PGA100AG | | | PGA100BG | | | UNITS | |--------------------------------------------------------|-------------------|---------------------------------------------------------------------|----------|---------------|------|----------|---------------|----------|-------------------| | PARAMETER | | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Voltage Noise | | f <sub>BW</sub> = 0.1Hz to 10Hz | | 2.6 | | | 2.6 | | μV <sub>p-p</sub> | | Current Noise Density | | f <sub>O</sub> = 0.1Hz thru 8kHz | | 6 | | | 6 | | fA/√Hz | | Current Noise | | f <sub>BW</sub> = 0.1Hz to 10Hz | | 115 | | | 115 | | fA <sub>p-p</sub> | | Gain Bandwidth Product | | | | 5 | | | 5 | | MHz | | Full Power Bandwidth | | G=1, V <sub>O</sub> =20V <sub>P-P</sub> , R <sub>L</sub> =5kΩ | | 220 | | 80 | 220 | | kHz | | Slew Rate | | G=1, $V_0$ =±10V, $R_L$ =5k $\Omega$ | | 14 | | -5 | 14 | | V/μsec | | Settling Time (Note 5)<br>to 1%<br>to 0.1%<br>to 0.01% | | G=1, $V_O = \pm 10V$ , $R_L = 5k\Omega$ | | 2.5<br>3<br>5 | į | | 2.5<br>3<br>5 | | µsec<br>µsec | | Rise Time | | 10% to 90%, 100mV | | 70 | | | 70 | | nsec | | Phase Margin | | $G = 1$ , $R_L = 5k\Omega$ | | 60 | | | 60 | | ٥ | | Overload Recovery (Note 6) | | G = 1, 50% overdrive | | 2 | | | 2 | | μsec | | Crosstalk, RTI (Note 5, 7) | | $20V_{p-p}$ , 1kHz sine,<br>$R_S = 1k\Omega$ on all<br>OFF channels | | ±0.003 | | | ±0.003 | <b>3</b> | % | | Digital Inputs (Note 8):<br>Input "LOW" Threshold | | | | | 0.8 | | | 0.8 | v | | Input "HIGH" Threshold | | | 2.0 | - | | 2.0 | | | V | | Clock Pulse Width (low) | . t <sub>wL</sub> | | 20 | | | 20 | | | nsec | | Setup Time (CP to data) | t <sub>S1</sub> | | 20 | | | 20 | | | nsec | | Hold Time (CP to data) | t <sub>H1</sub> | | 5 | | | 5 | | | nsec | | Setup Time (CE to CP) | t <sub>S2</sub> | | 25 | | | 25 | | | nsec | | Hold Time (CE to CP) | t <sub>H2</sub> | | 5 | | | 5 | | | nsec | | V <sup>+</sup> /V⁻ Range | | Derated performance | ±8 | | ±18 | ±8 | | ±18 | V | | V <sup>+</sup> Current | | | | 20 | 27 | <u> </u> | 15 | 20 | mA | | V⁻ Current | | | | 10 | 16 | | 7.5 | 12 | mA | | V <sub>CC</sub> Range | | Full performance | 4.75 | | 5.25 | 4.75 | | 5.25 | V | | V <sub>CC</sub> Current | | V <sub>CC</sub> = +5.25V | | 15 | 27 | | 15 | 27 | mA | - Note 1: Inaccuracy is the percent error between the actual and ideal gain selected measured after temperature stabilization. It may be externally adjusted to zero. - Note 2: Parameter is untested and is not guaranteed. - Note 3: Nonlinearity is the maximum peak deviation from a "best straight line" (curve fitting on input-output graph) expressed as a percent of the full scale peak-to-peak output. Gain constant, Vout ranges from -10V to +10V. - Note 4: Doubles approximately every 10°C. - Note 5: See Typical Performance Curves. - Note 6: Time required for the output to return from saturation to linear operation following the removal of an input overdrive signal. - Note 7: Crosstalk is the amount of signal feedthrough from all OFF channels that appears at the output of the input multiplexer. It is express as a percent of the signal applied to all OFF channels. - Note 8: All digital inputs are one 74LSTTL load. Timing specifications not tested; guaranteed by design. ### **Typical Performance Curves** 10pA F 1pA -50 -30 +30 -10 OV +10 VIN 0.001 0.0001 5-126\_ FREQUENCY (Hz) OFF CHANNEL LEAKAGE **CURRENT VS INPUT VOLTAGE** WITH ±15V SUPPLIES ### **Description** The PGA 100 consists of an 8 channel ±35V protected input multiplexer followed by a non-inverting operational amplifier whose gain may be set using another multiplexer selecting outputs on a resistive feedback network (see Figure 1). Both multiplexers are fed from a TTL 6 bit latch similar to a 74LS378. The digital inputs are latched by the positive transition of the clock pulse, pin 18, when the clock enable, pin 19, is low. The relative set up and hold times specified in the Electrical Specifications are shown in Figure 3. ### Lavout Considerations The PGA100 has dual analog ground pins and a separate digital ground. These must be connected at some single point in the system. The resistance seen by the analog ground is critical and must be kept below 5 milliohms to meet the accuracy specifications. Pin 20 is the primary analog ground, so should be used as the system reference point. ### Input Overvoltage Protection The PGA 100 can withstand input overvoltage of up to ±35V, or 20V greater than ±15V analog supply voltages. In normal operation, this allows inputs up to plus and minus 35V. Even with the analog supplies powered down, the inputs may still be stimulated up to plus and minus 20V without damage. This degree of protection is achieved with a Maxim proprietary circult/process as used in the MAX358 multiplexer. Note that overdriven inputs go to a relatively high impedance state that minimizes input loading and power dissipation. ### Optional Gain Scale/Adjust Ordinarily, no connection is made to pin 12 and this results in the standard gains specified in Table 1. A slight adjustment in the gains other than unity may be made by connecting a resistor or potentiometer between pin 12 and the output and/or ground. This will allow any one gain to be adjusted exactly, but at the expense of the others. The pin 12 connection has no effect on the unity gain accuracy. Figure 1. Equivalent Internal Schematic Figure 2. Timing Diagram for Selected Addresses Figure 3. Data Address and Clock Enable Setup and Hold Times Table 1: Gain and Channel Select Truth Table | A0 ( | Channe<br>A1 | A2 | АЗ | Gain<br>A4 | <b>A5</b> | | |----------------------------|---------------------------------|----------------------------|----------------------------|----------------------------|---------------------------------|------------------------------------------------------------------------------------------------------| | 0<br>1<br>0<br>1<br>0<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1 | 0<br>0<br>0<br>1<br>1<br>1 | | | | Channel 0<br>Channel 1<br>Channel 2<br>Channel 3<br>Channel 5<br>Channel 5<br>Channel 6<br>Channel 7 | | | | | 0<br>1<br>0<br>1<br>0<br>1 | 0<br>0<br>1<br>1<br>0<br>0 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | Gain = 1 Gain = 2 Gain = 4 Gain = 8 Gain = 16 Gain = 32 Gain = 64 Gain = 128 | 0 = Low 1 = High Figure 4. Basic Power Supply, Ground, and Signal Connections. Figure 5. External Gain and Offset Adjustment MIXIM ### **Typical System Application** Figure 6. Multiple Channel, Variable Gain Data Acquisition System.