#### Precision Monolithics Inc. #### **FEATURES** - Improved Direct Replacement for MC1408 - 0.19% Nonlinearity Maximum Over Temperature Range - Improved Settling Time ...... 250ns, Typ - Improved Power Consumption ...... 157mW, Typ - . Compatible with TTL, CMOS Logic - Standard Supply Voltages +5.0V and -5.0V to -15V - Output Voltage Swing ...... +0.5V to -5.0V - High-Speed Multiplying Input ...... 4.0mA/μs - Available in Die Form ### ORDERING INFORMATION <sup>†</sup> | RELATIVE | PACK | PLASTIC TEMPERATURE 16-PIN RANGE - XIND | PACKAGE OPERATING | | | |-----------------|------------------|------------------------------------------|----------------------|--|--| | ACCURACY<br>%FS | CERDIP<br>16-PIN | | TEMPERATURE<br>RANGE | | | | ±0.19 | DAC1408A-8Q | _ | XIND | | | | ±0.19 | _ | DAC1408A-8P | COM | | | Burn-in is available on commercial and industrial temperature range parts in CerDIP, plastic DIP, and TO-can packages. For ordering information, see PMI's Data Book, Section 2. #### GENERAL DESCRIPTION The DAC-1408A is an 8-bit monolithic multiplying digital-toanalog converter consisting of a reference current amplifier, R-2R ladder, and eight high-speed current switches. For many applications, only a reference resistor and reference voltage need be added. Improvements in design and processing techniques provide faster settling times combined with lower power consumption while retaining direct interchangeability with the MC1408 device. The R-2R ladder divides the reference current into eight binarily-related components which are fed to the switches. A remain- der current equal to the least significant bit is always shunted to the ground, therefore the maximum output current is 255/256 of the reference amplifier input current. For example, a full-scale output current of 1.992mA would result from a reference input current of 2.0mA. The DAC-1408A is useful in a wide variety of applications, including waveform synthesizers, digitally programmable gain and attenuation blocks, CRT character generation, audio digitizing and decoding, stepping motor drives, programmable power supplies and in building tracking and successive approximation analog-to-digital converters. For significantly improved speed and applications flexibility your attention is directed to the DAC-08 8-bit high-speed multiplying D/A converter data sheet. For D/A converters, which include precision voltage references on the chip, please refer to the DAC-210 or the DAC-100 data sheet. #### **PIN CONNECTIONS** #### SIMPLIFIED SCHEMATIC # **ABSOLUTE MAXIMUM RATINGS (Note 1)** | ( | , | |---------------------------------------------------------------|-----------------| | Power Supply Voltage | | | V <sub>CC</sub> | +5.5Vdc | | V <sub>FF</sub> | | | Digital Input Voltage, V <sub>5</sub> through V <sub>12</sub> | | | Applied Output Voltage | . +0.5, -5.2Vdc | | Reference Current, I <sub>14</sub> | 5mA | | Operating Temperature Range, T <sub>A</sub> | | | DAC-1408A | 0°C to +75°C | | Junction Temperature (T <sub>j</sub> ) | -65°C to 150°C | | Storage Temperature Range, T <sub>stg</sub> | 65°C to +150°C | | Plastic Package Only | 65°C to +125°C | | PACKAGE TYPE | ⊖ <sub>jA</sub> (Note 2) | eic | UNITS | |-------------------------|--------------------------|-----|-------| | 16-Pin Hermetic DIP (Q) | 100 | 16 | °C/W | | 16-Pin Plastic DIP (P) | 82 | 39 | °C/W | #### NOTES: - Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted. - 2. $\Theta_{jA}$ is specified for worst case mounting conditions, i.e., $\Theta_{jA}$ is specified for device in socket for CerDIP and P-DIP packages. **ELECTRICAL CHARACTERISTICS** at $V_{CC}$ = +5Vdc, $V_{EE}$ = -15Vdc, $V_{REF}/R_{14}$ = 2mA, 0°C $\leq$ $T_{A}$ $\leq$ +75°C for DAC-1408A, unless otherwise noted. All digital inputs at logic high level. | | | | DAC-1408A | | | | |---------------------------------------------------|-------------------------------------|----------------------------------------|-----------|------------|----------------|---------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | Relative Accuracy terror relative to | | | | | | | | Full-Scale I <sub>O</sub> i | | | | | ±0.19 | | | DAC-1508A-B, DAC-1408A-8 | _ | | _ | - | ±0.19<br>±0.39 | %IFS | | DAC-1408A-7 | Er | | _ | water | ±0.39<br>±0.78 | 70115 | | DAC-1408A-6 | | | <u>_</u> | | 1.0.76 | | | Settling Time to within 1/2 LSB | | T <sub>A</sub> = +25°C | _ | 250 | - | ns | | (includes t <sub>PLH</sub> ) | t <sub>S</sub> | TA = 123 G | | | | | | Propagation Delay Time | t <sub>PLH</sub> , t <sub>PHL</sub> | T <sub>A</sub> = +25°C, (Note 1) | | 30 | 100 | ns | | Output Full-Scale Current Drift | TCIO | | | ± 20 | _ | ppm/°C | | Digital Input Logic Levels (MSB) | | | | | | | | High Level, Logic "1" | V <sub>IH</sub> | | 2 | - | _ | Vdc | | Low Level, Logic "1" | V <sub>IL</sub> | | _ | | 0.8 | Vac | | | | Hìgh Level, V <sub>IH</sub> = 5.0V | _ | 0 | 0.04 | | | Digital Input Current (MSB) | l <sub>iH</sub><br>liL | Low Level, V <sub>IL</sub> = 0.8V | - | -0.4 | -0.8 | mA | | Reference Input Bias Current (Pin 15: | I <sub>15</sub> | 2500 2500, 112 | | -1 | -3 | μА | | Reference input bias Current (Fill 15: | '15 | | | | 2.1 | <del></del> | | Output Current Range | IOB | $V_{EE} = -5V$ | 0 | 2.0<br>2.0 | 4.2 | mA | | | | V <sub>EÉ</sub> = -15V | 0 | | | | | Output Current | l <sub>o</sub> | V <sub>REF</sub> = 2.000V, R14 = 1000Ω | 1.9 | 1.99 | 2.1 | mA | | Output Current | I <sub>O:min:</sub> | All bits low | | 0 | 4 | μΑ | | 0.4.4.4.4.4.0 | | $I_{REF} = 1mA$ | | | | | | Output Voltage Compliance | v <sub>o</sub> | $V_{EE} = -5V$ | -0.6 | _ | +0.5 | Vdc | | $(E_r \le 0.19\% \text{ at } T_A = +25^{\circ}C)$ | | V <sub>EE</sub> = -10V | -5 | | +0.5 | | | Reference Current Slew Rate | SRI <sub>REF</sub> | | _ | 4 | | mA/μs | | Output Current Power Supply | PSSI <sub>0-</sub> | | _ | 0.5 | 2.7 | μ <b>Α</b> /V | | Sensitivity | F 331 <sub>0</sub> _ | | | | | | | | Icc | | _ | +9 | + 14 | 4 | | Power Supply Current | IEE | All bits low | | -7.5 | -13 | m A | | | V <sub>CCR</sub> | | +4.5 | +5 | +5.5 | | | Power Supply Voltage | V <sub>EER</sub> | T <sub>A</sub> = +25°C | -4.5 | -15 | -16.5 | Vdc | | | | All bits low | | | | | | | | V <sub>FF</sub> = -5Vdc | _ | 82 | 135 | | | | | V <sub>FF</sub> = -15Vdc | _ | 157 | 265 | 14 | | Power Dissipation | $P_d$ | All bits high | | | | mW | | | | V <sub>FF</sub> = -5Vdc | _ | 70 | _ | | | | | V <sub>EE</sub> = -15Vdc | - | 132 | | | ### NOTE: Guaranteed by design. # **DICE CHARACTERISTICS** DIE SIZE 0.087 $\times$ 0.063 inch, 5481 sq. mils (2.21 $\times$ 1.60 mm, 3.54 sq. mm) 1. N.C. 9. A5 2. GROUND 10. A6 3. VEE 11. A7 4. lo 12. A8 (LSB) 5. A1 (MSB) 13. V<sub>CC</sub> 6. A2 14. V<sub>REF</sub>(+) 7. A3 15. V<sub>REF</sub>(-) 8. A4 16. COMP For additional DICE ordering information, refer to 1990/91 Data Book, Section 2. # **WAFER TEST LIMITS** at V+ = 5V, V- = 15V, $I_{REF} = 2mA$ , $T_A = 25^{\circ}$ C, unless otherwise noted. | PARAMETER | SYMBOL | CONDITIONS | DAC-1408A-G<br>LIMIT | UNITS | |----------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------| | Resolution | | | 8 | Bits MIN | | Monotonicity | | | 8 | Bits MIN | | Nonlinearity | | | ±0.19 | %FS MAX | | Output Voltage Compliance | Vo | Full-Scale Current Change, $I_{REF}$ = 1mA < 1/2 LSB V- = -5V V- = -10V | +0.5<br>-0.6<br>-5 | V MAX<br>V MIN<br>V MIN | | Full-Scale Current | 1 <sub>FS</sub> | $V_{REF} = 2.000V, R_{14}, R_{15} = 1.000k\Omega$ | 2, ±0.1 | mA MAX | | Zero-Scale Current | Izs | (All Bits Low) | 4 | μΑ ΜΑΧ | | Output Current Range | I <sub>OR</sub> | V-=-5V<br>V-=-15V | 2.1<br>4.2 | mA MAX | | Logic "0" Input Level | V <sub>IL</sub> | and the second of o | 0.8 | V MAX | | Logic "1" Input Level | V <sub>IH</sub> | | 2 | V MIN | | Logic Input Current Logic "0" Logic "1" Reference Bias Current | 1 <sub>114</sub> | Low Level, $V_{IL} = -0.8V$<br>High Level, $V_{IH} = 5V$ | ±10<br>±10 | μΑ MAX<br>μΑ MAX | | Output Current Power Supply<br>Sensitivity | PSSI <sub>0-</sub> | | 2.7 | μΑ/V MAX | | Power Supply Current (All Bits Low) | +<br> - | | + 14<br>- 13 | mA MAX | | Power Supply Voltage Range | V <sub>CCR</sub><br>V <sub>EER</sub> | | +5, ±0.5<br>-16.5, -4.5 | V MAX/MIN | | Power Dissipation<br>(All Bits Low) | P <sub>d</sub> | V- = 5V<br>V- = -15V | 135<br>265 | mW MAX | # NOTE: Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. # **TYPICAL ELECTRICAL CHARACTERISTICS** at V+=+5V, V-=-15V, $T_A=25^{\circ}$ C, $V_{LC}$ and $I_{OUT}$ connected to ground, and $I_{REF}=2mA$ , unless otherwise noted. Output characteristics refer to $I_{OUT}$ only. | PARAMETER | SYMBOL | CONDITIONS | DAC-1408G<br>TYPICAL | UNITS | |---------------------------|-------------------------------------|-----------------------------------------------|----------------------|-------| | Reference Input Slew Rate | dl/dt | | 4 | mA/μs | | Propagation Delay | t <sub>PLH</sub> , t <sub>PHL</sub> | Any Bit | 30 | ns | | Settling Time | ts | To $\pm 1/2$ LSB, All Bits Switched ON or OFF | 250 | ns | # **APPLICATIONS** # **RELATIVE ACCURACY TEST CIRCUIT** # USE WITH NEGATIVE $V_{\text{REF}}$ # USE WITH POSITIVE VREF # TRANSIENT RESPONSE AND SETTLING TIME TEST CIRCUIT # **USE WITH CURRENT-TO-VOLTAGE CONVERTING OP AMP** # GENERAL INFORMATION AND APPLICATION NOTES REFERENCE AMPLIFIER DRIVE AND COMPENSATION The reference amplifier provides a voltage at Pin 14 for converting the reference voltage to a current, and a turnaround circuit or current mirror for feeding the ladder. The reference amplifier input current, I<sub>14</sub>, must always flow into Pin 14 regardless of the setup method or reference voltage polarity. Connections for a positive voltage are shown on the preceding page. The reference voltage source supplies the full current i<sub>14</sub>. For bipolar reference signals, as in the multiplying mode, R15 can be tied to a negative voltage corresponding to the minimum input level. It is possible to eliminate R15 with only a small sacrifice in accuracy and temperature drift. The compensation capacitor value must be increased with increases in R14 to maintain proper phase margin; for R14 values of 1.0, 2.5 and 5.0k $\Omega$ , minimum capacitor values are 15, 37, and 75pF. The capacitor may be tied to either V<sub>EE</sub> or ground, but using V<sub>EE</sub> increases negative supply rejection. A negative reference voltage may be used if R14 is grounded and the reference voltage is applied to R15 as shown. A high input impedance is the main advantage of this method. Compensation involves a capacitor to $V_{\text{EE}}$ on Pin 16, using the values of the previous paragraph. The negative reference voltage must be at least 4.0V above the $V_{\text{EE}}$ supply. Bipolar input signals may be handled by connecting R14 to a positive reference voltage equal to the peak positive input level at Pin 15. When a DC reference voltage is used, capacitive bypass to ground is recommended as a reference voltage. If a well regulated 5.0V supply, which drives logic is to be used as the reference, R14 should be decoupled by connecting it to $\pm 5.0V$ through another resistor and bypassing the junction of the two resistors with $0.1 \mu F$ to ground. For reference voltages greater than 5.0V, a clamp diode is recommended between Pin 14 and ground. If Pin 14 is driven by a high impedance such as a transistor current source, none of the above compensation methods apply and the amplifier must be heavily compensated, decreasing the overall bandwidth. # **OUTPUT VOLTAGE RANGE** The voltage on Pin 4 is restricted to a range of -0.6V to +0.5V when $V_{EE} = -5V$ due to the current switching methods employed in the DAC-1408A. The negative output voltage compliance of the DAC-1408A is extended to -5.0V where the negative supply voltage is more than -10V. Using a full-scale current of 1.992mA and load resistor of $2.5k\Omega$ between pin 4 and ground will yield a voltage output of 256 levels between 0 and -4.980V. The value of the load resistor determines the switching time due to increased voltage swing. Values of $R_L$ up to $500\Omega$ do not significantly affect performance but a $2.5k\Omega$ load increases "worst case" settling time to $1.2\mu s$ (when all bits are switched on). Refer to the subsequent text section of Settling Time for more details on output loading. #### **OUTPUT CURRENT RANGE** The output current maximum rating of 4.2mA may be used only for negative supply voltages more negative than -7.0V, due to the increased voltage drop across the resistors in the reference current amplifier. #### **ACCURACY** Absolute accuracy is the measure of each output current level with respect to its intended value, and its dependent upon relative accuracy and full-scale current drift. Relative accuracy is the measure of each output current level as a fraction of the full-scale current. The relative accuracy of the DAC-1408A-8 is essentially constant with temperature due to the excellent temperature tracking of the monolithic resistor ladder. The reference current may drift with temperature, causing a change in the absolute accuracy of the output current. However, the DAC-1408A-8 has a very low full-scale current drift with temperature. The DAC-1408A is guaranteed accurate to within ±1/2 LSB at a full-scale output current of 1.992mA. This corresponds to a reference amplifier output current drive to the ladder network of 2.0mA, with the loss of one LSB (8.0µA), which is the ladder remainder shunted to ground. The input current to Pin 14 has a guaranteed value of between 1.9 and 2.1mA, allowing some mismatch in the NPN current source pair. Testing relative accuracy is accomplished by the circuit labelled "Relative Accuracy Test Circuit". The 12-bit converter is calibrated for a full-scale output current of 1.992mA. This is an optional step since the DAC-1408A-8 accuracy is essentially the same between 1.5 and 2.5mA. Then the DAC-1408A-8 circuit's full-scale current is trimmed to the same value with R14 so that a zero value appears at the error amplifier output. The counter is activated and the error band may be displayed on an oscilloscope, detected by comparators, or stored in a peak detector. Two 8-bit D/A converters may not be used to construct a 16-bit accuracy D/A converter. 16-bit accuracy implies a total error of $\pm 1/2$ of one part in 65,536, or $\pm 0.00076\%$ which is much more accurate than the $\pm 0.19\%$ specification provided by the DAC-1408A-8 #### **MULTIPLYING ACCURACY** The DAC-1408A may be used in the multiplying mode with eight-bit accuracy when the reference current is varied over a range of 256:1. If the reference current in the multiplying mode ranges from 16 $\mu$ A to 4.0mA, the additional error contributions are less than 1.6 $\mu$ A. This is well within eight-bit accuracy when referred to full scale. A monotonic converter is one which supplies an increase in current for each increment in the binary word. Typically, the DAC-1408A is monotonic for all values of reference current above 0.5mA. The recommended range for operation with a DC reference current is 0.5 to 4.0mA. #### SETTLING TIME The "worst case" switching condition occurs when all bits are switched "ON", which corresponds to a low-to-high transition for all bits. This time is typically 250ns for settling to within $\pm$ 1/2 LSB, for 8-bit accuracy, and 200ns to 1/2 LSB for 7 and 6-bit accuracy. The turn off is typically under 100ns. These times apply when $R_L \leq 500\Omega$ and $C_O \leq 25pF$ . The slowest single switch is the least significant bit. In applications where the D/A converter functions in a positive-going ramp mode, the "worst case" switching condition does not occur, and a settling time of less than 250ns may be realized. Extra care must be taken in board layout since this is usually the dominant factor in satisfactory test results when measuring settling time. Short leads, $100\mu F$ supply bypassing for low frequencies, and a minimum scope lead length are all mandatory.