Document order number: MPC17517 Rev 1.0, 03/2004 ## Advance Information ## 1.0 A 6.8 V Dual Motor Driver IC The 17517 is a monolithic triple totem-pole-output power IC designed to be used in portable electronic applications to control small DC motors and solenoids. The 17517 can operate efficiently with supply voltages as low as 2.0 V to as high as 6.8 V. Its low $R_{DS(ON)}$ totem-pole output MOSFETs (0.46 $\Omega$ typical) can provide continuos drive currents of 1.0 A and handle peak currents up to 3.0 A. It is easily interfaced to low-cost MCUs via parallel 3.0 V- or 5.0 V-compatible logic. The device can be pulse width modulated (PWM-ed) at up to 200 kHz. The 17517 can drive two motors in two directions one at a time or drive one motor in two directions and one solenoid with synchronous rectification of freewheeling currents one at a time. Two-motor operation is accomplished by hooking one motor between OUTA and OUTB and hooking the other motor between OUTB and OUTC. Motor plus solenoid operation is accomplished by hooking a motor between OUTA and OUTB and a solenoid between OUTC and GND. This device contains an integrated charge pump and level shifter (for gate drive voltages), integrated shoot-through current protection (cross-conduction suppression logic and timing), and undervoltage detection and shutdown circuitry. The 17517 has four operating modes: Forward, Reverse, Brake, and Tri-Stated (High Impedance). #### **Features** - 2.0 V to 6.8 V Continuous Operation - Output Current 1.0 A (DC), 3.0 A (Peak) - MOSFETs < 600 mΩ R<sub>DS(ON)</sub> @ 25°C Guaranteed - 3.0 V/5.0 V TTL-/CMOS-Compatible Inputs - · PWM Frequencies up to 200 kHz - · Undervoltage Shutdown ## 17517 ## 1.0 A 6.8 V DUAL MOTOR DRIVER IC #### **ORDERING INFORMATION** | Device | Temperature<br>Range (T <sub>A</sub> ) | Package | | |----------------|----------------------------------------|----------|--| | MPC17517DTB/R2 | -20°C to 65°C | 16 TSSOP | | This document contains certain information on a new product. Specifications and information herein are subject to change without notice. Figure 1. 17517 Simplified Internal Block Diagram ### **TERMINAL FUNCTION DESCRIPTION** | Terminal | Terminal<br>Name | Formal Name | Definition | | | |----------|------------------|--------------------------------------------|-------------------------------------------------------|--|--| | 1 | V <sub>DD</sub> | Control Circuit Power Supply | Positive power source connection for control circuit. | | | | 2, 13 | VM | Motor Drive Power Supply | Motor power supply voltage input terminals. | | | | 3 | OUTA | Output A | Driver output A terminal. | | | | 4 | C <sub>RES</sub> | Charge Pump Output Capacitor<br>Connection | Charge pump reservoir capacitor terminal. | | | | 5 | C2H | Charge Pump 2H | Charge pump bucket capacitor 2 (positive pole). | | | | 6 | C2L | Charge Pump 2L | Charge pump bucket capacitor 2 (negative pole). | | | | 7 | IN1 | Input Control 1 | Control signal input 1 terminal. | | | | 8 | IN2 | Input Control 2 | Control signal input 2 terminal. | | | | 9 | EN1 | Enable Control Signal Input 1 | Enable control signal input 1 terminal. | | | | 10 | EN2 | Enable Control Signal Input 2 | Enable control signal input 2 terminal. | | | | 11 | C1L | Charge Pump 1L | Charge pump bucket capacitor 1 (negative pole). | | | | 12 | C1H | Charge Pump 1H | Charge pump bucket capacitor 1 (positive pole). | | | | 14 | OUTB | Output B | Driver output B terminal. | | | | 15 | GND | Ground | Ground connection. | | | | 16 | OUTC | Output C | Driver output C terminal. | | | #### **MAXIMUM RATINGS** All voltages are with respect to ground unless otherwise noted. Exceeding the ratings may cause a malfunction or permanent damage to the device. | Rating | Symbol | Value | Unit | |--------------------------------------------------------------|---------------------|------------------------------|------| | Motor Supply Voltage | V <sub>M</sub> | -0.5 to 8.0 | V | | Charge Pump Output Voltage | V <sub>CRES</sub> | -0.5 to 14 | V | | Logic Supply Voltage | V <sub>DD</sub> | -0.5 to 7.0 | V | | Signal Input Voltage | V <sub>IN</sub> | -0.5 to V <sub>DD</sub> +0.5 | V | | Driver Output Current Continuous Peak (Note 1) | I <sub>O</sub> | 1.0<br>3.0 | A | | ESD Voltage Human Body Model (Note 2) Machine Model (Note 3) | V <sub>ESD1</sub> | ±2000<br>±100 | V | | Storage Temperature Range | T <sub>STG</sub> | -65 to 150 | °C | | Operating Junction Temperature | TJ | -20 to 150 | °C | | Operating Ambient Temperature | T <sub>A</sub> | -20 to 65 | °C | | Thermal Resistance (Note 4) | $R_{ heta JA}$ | 190 | °C/W | | Power Dissipation (Note 5) | P <sub>D</sub> | 657 | mW | | Soldering Temperature (Note 6) | T <sub>SOLDER</sub> | 245 | °C | #### Notes - 1. $T_A = 25$ °C, 10 ms pulse width at 200 ms intervals. - 2. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$ = 100 pF, $R_{ZAP}$ = 1500 $\Omega$ ). - 3. ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP} = 200 \text{ pF}, R_{ZAP} = 0 \Omega$ ). - 4. 37 mm x 50 mm Cu area (1.6 mm FR-4 PCB). - Maximum at T<sub>A</sub> = 25°C. - 6. Soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. ### STATIC ELECTRICAL CHARACTERISTICS Characteristics noted under conditions $T_A = 25$ °C, $V_{DD} = V_M = 5.0$ V, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at $T_A = 25$ °C under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------|----------------------------------|----------------------|------|----------------------|------| | POWER | <u> </u> | | | • | • | | Motor Supply Voltage | $V_{M}$ | 2.0 | 5.0 | 6.8 | V | | Logic Supply Voltage | V <sub>DD</sub> | 2.7 | 5.0 | 5.7 | V | | Capacitor for Charge Pump | C1, C2, C3 | 0.01 | 0.1 | 1.0 | μF | | Standby Power Supply Current | | | | | | | Motor Supply Standby Current | $I_{V_{MSTBY}}$ | _ | _ | 1.0 | μА | | Logic Supply Standby Current (Note 7) | $I_{V_{DDSTBY}}$ | _ | _ | 1.0 | mA | | Operating Power Supply Current | | | | | mA | | Logic Supply Current (Note 8) | $I_{V_{DD}}$ | _ | _ | 3.0 | | | Charge Pump Circuit Supply Current | I <sub>C<sub>RES</sub></sub> | _ | - | 0.7 | | | Low-Voltage Detection Circuit | V <sub>DD</sub> DET | | | | V | | Detection Voltage (V <sub>DD</sub> ) (Note 9) | | 1.5 | 2.0 | 2.5 | | | Driver Output ON Resistance (Note 10) | R <sub>DS(ON)</sub> | - | 0.46 | 0.60 | Ω | | GATE DRIVE | 1 | II. | | l | l | | Gate Drive Voltage (Note 11) | V <sub>C<sub>RES</sub></sub> | | | | V | | No Current Load | FRES | 12 | 13 | 13.5 | | | Gate Drive Ability (Internally Supplied) | V <sub>C<sub>RESload</sub></sub> | | | | V | | I <sub>C<sub>RES</sub></sub> = -1.0 mA | RESidau | 10 | 11.2 | - | | | CONTROL LOGIC | 1 | I | | | l | | Logic Input Voltage | V <sub>IN</sub> | 0 | _ | V <sub>DD</sub> | V | | Logic Input Function (2.7 V < V <sub>DD</sub> < 5.7 V) | ., | | | | | | High-Level Input Voltage | V <sub>IH</sub> | V <sub>DD</sub> x0.7 | _ | - | V | | Low-Level Input Voltage | V <sub>IL</sub> | - | _ | V <sub>DD</sub> x0.3 | V | | High-Level Input Current | I <sub>IH</sub> | - | _ | 1.0 | μΑ | | Low-Level Input Current | I <sub>IL</sub> | -1.0 | _ | _ | μА | ## Notes - 7. V<sub>DDSTBY</sub> includes current to the predriver circuit. - 8. V<sub>DD</sub> includes current to the predriver circuit. - Detection voltage is defined as when the output becomes high-impedance after V<sub>DD</sub> drops below the detection threshold. When the gate voltage V<sub>CRES</sub> is applied from an external source, V<sub>CRES</sub> = 7.5 V. - 10. $I_O = 1.0 \text{ A source} + \text{sink}.$ - 11. Input logic signal not present. ### **DYNAMIC ELECTRICAL CHARACTERISTICS** Characteristics noted under conditions $T_A = 25$ °C, $V_{DD} = V_M = 5.0$ V, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter mean at $T_A = 25$ °C under nominal conditions unless otherwise noted. | Characteristic | | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------|----------|----------------------|-----|-----|------------------|------| | INPUT (IN1, IN2, EN1, EN2) | | | | | | | | Pulse Input Frequency | | f <sub>IN</sub> | _ | _ | 200 | kHz | | Input Pulse Rise Time (Note 12) | | t <sub>R</sub> | _ | _ | 1.0<br>(Note 13) | μS | | Input Pulse Fall Time (Note 14) | | t <sub>F</sub> | - | - | 1.0<br>(Note 13) | μS | | ОИТРИТ | <u>.</u> | | | | | | | Propagation Delay Time Turn-ON Time | | t <sub>PLH</sub> | _ | 0.1 | 0.5 | μS | | Turn-OFF Time Charge Pump Wake-Up Time (Note 15) | | t <sub>PHL</sub> | _ | 0.1 | 0.5<br>3.0 | ms | | Low-Voltage Detection Time | | t <sub>Vpp</sub> DET | _ | _ | 10 | ms | #### Notes - 12. Time is defined between 10% and 90%. - 13. That is, the input waveform slope must be steeper than this. - 14. Time is defined between 90% and 10%. - 15. When C1 = C2 = C3 = 0.1 $\mu$ F. ## **Timing Diagrams** Figure 2. $t_{PLH}$ , $t_{PHL}$ , and $t_{PZH}$ Timing Figure 4. Charge Pump Timing Figure 3. Low-Voltage Detection Timing Table 1. Truth Table | INPUT | | | ОИТРИТ | | | | | |---------------|----------------|-----|--------|------|------|------|--| | IN1 | IN2 | EN1 | EN2 | OUTA | OUTB | OUTC | | | Shutdown Mode | | | | | | | | | Х | Х | L | L | Z | Z | Z | | | Channel 1 (A | –B) Driving Mo | ode | | | | | | | Н | Н | Н | L | L | L | Z | | | Н | L | Н | L | Н | L | Z | | | L | Н | Н | L | L | Н | Z | | | L | L | Н | L | Z | Z | Z | | | Channel 2 (B | –C) Driving Mo | ode | | | | | | | Н | Н | L | Н | Z | L | L | | | Н | L | L | Н | Z | Н | L | | | L | Н | L | Н | Z | L | Н | | | L | L | L | Н | Z | Z | Z | | | Half-Bridge ( | C) Driving Mod | le | | | | | | | Н | Н | Н | Н | Z | Z | Z | | | Н | L | Н | Н | Z | Z | Н | | | L | Н | Н | Н | Z | Z | L | | | L | L | Н | Н | Z | Z | Z | | H = High. L = Low. Z = High impedance. X = Don't care. #### SYSTEM/APPLICATION INFORMATION #### INTRODUCTION The 17517 is a triple totem-pole output H-Bridge power IC designed to drive small dc motors used in portable electronics. The 17517 can operate efficiently with supply voltages as low as 2.0 V to as high as 6.8 V, and provide continuos motor drive currents of 1.0 A while handling peak currents up to 3.0 A. It is easily interfaced to low cost MCUs via parallel 3.0 V- or 5.0 V-compatible logic. The device can be pulse width modulated (PWM-ed) at up to 200 kHz. The 17517 can drive two motors in two directions one at a time; or it can drive one motor in two directions and one solenoid with synchronous rectification of freewheeling currents one at a time. Two-motor operation is accomplished by hooking one motor between OUTA and OUTB, and the other motor between OUTB and OUTC. Motor + solenoid operation is accomplished by hooking a motor between OUTA and OUTB and placing a solenoid between OUTC and GND. <u>Table 1, Truth Table</u>, page 8, describes the operating states versus the input conditions. As shown in Figure 1, 17517 Simplified Internal Block Diagram, page 2, the 17517 is a monolithic triple totem-pole output bridge with built-in charge pump circuitry. Each of the six MOSFETs forming the triple totem-pole output has an $R_{DS(ON)}$ of $\leq 0.6~\Omega$ (guaranteed by design). The IC has an integrated charge pump and level shifter (for gate drive voltages). Additionally, the IC has a built-in shoot-through current protection circuit and undervoltage lockout function. This IC has four operating modes: Forward, Reverse, Brake, and Tri-Stated (High Impedance). #### **FUNCTIONAL TERMINAL DESCRIPTION** #### **OUTA, OUTB, and OUTC** These terminals provide the connection to the internal power MOSFET triple-totem-pole H-bridge of the IC. #### **GND** Power and signal ground terminal. #### CRES This terminal provides the connection for the external reservoir capacitor (output of the charge pump). Alternatively, this terminal can also be used as an input to supply gate-drive voltage from an external source via a series current-limiting resistor. The voltage at the $C_{RES}$ terminal will be approximately three times the $V_{DD}$ voltage, as the internal charge pump utilizes a voltage tripler circuit. The $V_{DDRES}$ voltage is used by the IC to supply gate drive for the internal power MOSFETs. #### VM The two VM terminals carry the main supply voltage and current into the power sections of the IC. This supply then becomes controlled and/or modulated by the IC as it delivers the power to the load attached between OUTA and OUTB. The VM terminals must be connected together on the printed circuit board with as short as possible traces offering as low impedance as possible between terminals. #### IN1, IN1, EN1, and EN2 These terminals are input control terminals used to control the outputs. These terminals are 3.0 V/5.0 V CMOS-compatible inputs with hysteresis. These terminals work together to control OUTA, OUTB, and OUTC (refer to Table 1, Truth Table). #### C1L and C1H, C2L and C2H These two pairs of terminals, the C1L and C1H and the C2L and C2H, connect to the external bucket capacitors required by the internal charge pump. The typical value for the bucket capacitors is 0.1 $\mu$ F. #### $V_{DD}$ This terminal carries the logic supply voltage and current into the logic sections of the IC. $V_{DD}$ has an undervoltage threshold. If the supply voltage drops below the undervoltage threshold, the output power stage switches to a tri-state condition. When the supply voltage returns to a level that is above the threshold, the power stage automatically resumes normal operation according to the established condition of the input terminals. #### **APPLICATIONS** ### **Typical Application** Figure 5 shows a typical application for the 17517. When applying the gate voltage to the $C_{RES}$ terminal from an external source, be sure to connect it via a resistor equal to, or greater than, $R_G = {}^V C_{RES}/0.02 \Omega$ . Figure 5. 17517 Typical Application Diagram ### **CEMF Snubbing Techniques** Care must be taken to protect the IC from potentially damaging CEMF spikes induced when commutating currents in inductive loads. Typical practice is to provide snubbing of voltage transients by placing a capacitor or zener at the supply terminal (VM) (see Figure 6). Figure 6. CEMF Snubbing Techniques ### **PCB Layout** When designing the printed circuit board (pcb), connect sufficient capacitance between power supply and ground terminals to ensure proper filtering from transients. For all high-current paths, use wide copper traces and shortest possible distances. ## **PACKAGE DIMENSIONS** Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners. © Motorola, Inc. 2004 #### **HOW TO REACH US:** **USA/EUROPE/LOCATIONS NOT LISTED:** Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130 JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573, Japan 81-3-3440-3569 **ASIA/PACIFIC:** Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334 HOME PAGE: http://motorola.com/semiconductors