



# 12-Bit, Serial Input, Multiplying Digital-to-Analog Converter

### **FEATURES**

- 2.7 V to 5.5 V Supply Operation
- 50 MHz Serial Interface
- 10 MHz Multiplying Bandwidth
- ±10 V Reference Input
- Low Glitch Energy: 2 nV-s
- Extended Temperature Range: -40°C to +125°C
- 10-Lead SON Package
- 12-Bit Monotonic
- 4-Quadrant Multiplication
- Power-On Reset with Brownout Detection
- Daisy-Chain Mode
- Readback Function
- Industry-Standard Pin Configuration

## **APPLICATIONS**

- Portable Battery-Powered Instruments
- Waveform Generators
- Analog Processing
- Programmable Amplifiers and Attenuators
- Digitally Controlled Calibration
- Programmable Filters and Oscillators
- Composite Video
- Ultrasound

Æ

## DESCRIPTION

The DAC7811 is a CMOS 12-bit current output digital-to-analog converter (DAC). This device operates from a 3.0 V to 5.5 V power supply, making it suitable to both battery-powered and many other applications.

This DAC uses a double-buffered 3-wire serial interface that is compatible with SPI™, QSPI, MICROWIRE™, and most DSP interface standards. In addition, a serial data out pin (SDO) allows for daisy-chaining when multiple packages are used. Data readback allows the user to read the contents of the DAC register via the SDO pin. On power-up, the internal shift register and latches are filled with zeroes and the DAC outputs are at zero scale.

The DAC7811 offers excellent 4-quadrant multiplication characteristics, with large signal multiplying bandwidth of 10 MHz. The applied external reference input voltage ( $V_{REF}$ ) determines the full-scale output current. An integrated feedback resistor ( $R_{FB}$ ) provides temperature tracking and full-scale voltage output when combined with an external current-to-voltage precision amplifier.

The DAC7811 is available in a 10-lead MSOP package as well as a small 10-lead SON package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI is a trademark of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor. All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION**<sup>(1)</sup>

| PRODUCT | PACKAGE | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING NUM-<br>BER | TRANSPORT MEDIA,<br>QUANTITY |
|---------|---------|-----------------------|-----------------------------------|--------------------|----------------------|------------------------------|
| DAC7811 | 10-MSOP | DGS                   | –40°C to +125°C                   | 7811               | DAC7811IDGST         | 250, Tape and Reel           |
|         |         |                       |                                   |                    | DAC7811IDGSR         | 2500, Tape and Reel          |
| DAC7811 | 10-SON  | DRC                   | –40°C to +125°C                   | 7811               | DAC7811IDRCT         | 250, Tape and Reel           |
|         |         |                       |                                   |                    | DAC7811IDRCR         | 2500, Tape and Reel          |

(1) For the most current specifications and package information, see the Package Option Addendum located at the end of this data sheet or refer to our web site at www.ti.com.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                           | DAC7811                       | UNIT |
|-------------------------------------------|-------------------------------|------|
| V <sub>DD</sub> to GND                    | -0.3 to +7.0                  | V    |
| Digital input voltage to GND              | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| V <sub>OUT</sub> to GND                   | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Operating temperature range               | -40 to +125                   | °C   |
| Storage temperature range                 | -65 to +150                   | °C   |
| Junction temperature (T <sub>J</sub> max) | +150                          | °C   |
| ESD Rating, HBM                           | 1500                          | V    |
| ESD Rating, CDM                           | 1000                          | V    |

(1) Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

 $V_{DD}$  = +2.7 V to +5.5 V;  $I_{OUT1}$  = Virtual GND;  $I_{OUT2}$  = 0V;  $V_{REF}$  = 10 V;  $T_A$  = full operating temperature. All specifications -40°C to +125°C, unless otherwise noted.

|                                   |                                      |     | DAC7811 |     |        |  |  |
|-----------------------------------|--------------------------------------|-----|---------|-----|--------|--|--|
| PARAMETER                         | CONDITIONS                           | MIN | TYP     | MAX | UNITS  |  |  |
| STATIC PERFORMANCE <sup>(1)</sup> |                                      | L   |         |     |        |  |  |
| Resolution                        |                                      | 12  |         |     | Bits   |  |  |
| Relative accuracy                 | DAC7811                              |     |         | ±1  | LSB    |  |  |
| Differential nonlinearity         |                                      |     |         | ±1  | LSB    |  |  |
| Output leakage current            | Data = 0000h, T <sub>A</sub> = +25°C |     |         | ±5  | nA     |  |  |
| Output leakage current            | Data = 0000h, $T_A = T_{MAX}$        |     |         | ±25 | nA     |  |  |
| Full-scale gain error             | All ones loaded to DAC register      |     | ±5      | ±10 | mV     |  |  |
| Full-scale tempco                 |                                      |     | ±5      |     | ppm/°C |  |  |
| Output capacitance                | Code dependent                       |     | 50      |     | pF     |  |  |

(1) Linearity calculated by using a reduced code range of 48 to 4047; output unloaded.

### **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{DD}$  = +2.7 V to +5.5 V;  $I_{OUT1}$  = Virtual GND;  $I_{OUT2}$  = 0V;  $V_{REF}$  = 10 V;  $T_A$  = full operating temperature. All specifications -40°C to +125°C, unless otherwise noted.

| PARAMETER                                            |                  | CONDITIONS                                                     | MIN | TYP  | MAX | UNITS              |
|------------------------------------------------------|------------------|----------------------------------------------------------------|-----|------|-----|--------------------|
| REFERENCE INPUT                                      |                  |                                                                |     |      |     |                    |
| V <sub>REF</sub> range                               |                  |                                                                | -15 |      | 15  | V                  |
| Input resistance                                     |                  |                                                                | 8   | 10   | 12  | kΩ                 |
| R <sub>FB</sub> resistance                           |                  |                                                                | 8   | 10   | 12  | kΩ                 |
| LOGIC INPUTS AND OUTPUT                              | -(2)             |                                                                |     |      |     |                    |
| Input low voltage                                    | V <sub>IL</sub>  | $V_{DD} = +2.7V$                                               |     |      | 0.6 | V                  |
|                                                      | V <sub>IL</sub>  | $V_{DD} = +5V$                                                 |     |      | 0.8 | V                  |
| Input high voltage                                   | VIH              | $V_{DD} = +2.7V$                                               | 2.1 |      |     | V                  |
|                                                      | V <sub>IH</sub>  | $V_{DD} = +5V$                                                 | 2.4 |      |     | V                  |
| Input leakage current                                | ۱ <sub>۱L</sub>  |                                                                |     |      | 10  | μA                 |
| Input capacitance                                    | C <sub>IL</sub>  |                                                                |     |      | 10  | pF                 |
| INTERFACE TIMING                                     |                  |                                                                |     |      |     |                    |
| Clock input frequency                                | f <sub>CLK</sub> |                                                                |     |      | 50  | MHz                |
| Clock pulse width high                               | t <sub>CH</sub>  |                                                                | 8   |      |     | ns                 |
| Clock pulse width low                                | t <sub>CC</sub>  |                                                                | 8   |      |     | ns                 |
| SYNC falling edge to SCLK active edge setup time     | t <sub>CSS</sub> |                                                                | 13  |      |     | ns                 |
| SCLK active edge to SYNC rising edge hold time       | t <sub>CST</sub> |                                                                | 5   |      |     | ns                 |
| Data setup time                                      | t <sub>DS</sub>  |                                                                | 5   |      |     | ns                 |
| Data hold time                                       | t <sub>DH</sub>  |                                                                | 5   |      |     | ns                 |
| SYNC high time                                       | t <sub>SH</sub>  |                                                                | 30  |      |     |                    |
| SYNC inactive edge to SDO                            |                  | V <sub>DD</sub> = +2.7V                                        |     | 25   | 35  | ns                 |
| valid                                                | t <sub>DDS</sub> | $V_{DD} = +5V$                                                 |     | 20   | 30  | ns                 |
| POWER REQUIREMENTS                                   |                  |                                                                |     |      |     |                    |
| V <sub>DD</sub>                                      |                  |                                                                | 2.7 |      | 5.5 | V                  |
| I <sub>DD</sub> (normal operation)                   |                  | Logic inputs = 0 V                                             |     |      | 5   | μA                 |
| V <sub>DD</sub> = +4.5 V to +5.5 V                   |                  | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                           |     | 0.8  | 5   | μA                 |
| $V_{DD}$ = +2.7 V to +3.6 V                          |                  | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                           |     | 0.4  | 2.5 | μA                 |
| AC CHARACTERISTICS                                   |                  |                                                                |     |      |     |                    |
| Output voltage settling time                         |                  |                                                                |     |      | 0.2 | μs                 |
| Reference multiplying BW                             |                  | $V_{REF} = 7 V_{PP}$ , Data = FFFh                             |     | 10   |     | MHz                |
| DAC glitch impulse                                   |                  | V <sub>REF</sub> = 0 V to 10 V,<br>Data = 7FFh to 800h to 7FFh |     | 2    |     | nV-s               |
| Feedthrough error V <sub>OUT</sub> /V <sub>REF</sub> |                  | Data = 000h, V <sub>REF</sub> = 100kHz                         |     | -70  |     | dB                 |
| Digital feedthrough                                  |                  |                                                                |     | 2    |     | nV-s               |
| Total harmonic distortion                            |                  |                                                                |     | -105 |     | dB                 |
| Output spot noise voltage                            |                  |                                                                |     | 25   |     | nV/√ <del>Hz</del> |

(2) Specified by design and characterization; not production tested.

#### **PIN DESCRIPTIONS**



#### Table 1. TERMINAL FUNCTIONS

| TER | RMINAL             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1   | I <sub>OUT</sub> 1 | DAC Current Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2   | I <sub>OUT</sub> 2 | DAC Analog Ground. This pin is normally tied to the analog ground of the system.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3   | GND                | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4   | SCLK               | Serial Clock Input. By default, data is clocked into the input shift register on the falling edge of the serial clock input.<br>Alternatively, by means of the serial control bits, the device may be configured such that data is clocked into the shift<br>register on the rising edge of SCLK.                                                                                                                                                                                  |
| 5   | SDIN               | Serial Data Input. Data is clocked into the 16-bit input register on the active edge of the serial clock input. By default, on power-up, data is clocked into the shift register on the falling edge of SCLK. The control bits allow the user to change the active edge to the rising edge.                                                                                                                                                                                        |
| 6   | SYNC               | Active Low Control Input. This is the frame synchronization signal for the input data. When SYNC goes low, it powers on the SCLK and DIN buffers, and the input shift register is enabled. Data is loaded to the shift register on the active edge of the following clocks (power-on default is falling clock edge). In stand-alone mode, the serial interface counts the clocks and data is latched to the shift register on the 16th active clock edge.                          |
| 7   | SDO                | Serial Data Output. This allows a number of parts to be daisy-chained. By default, data is clocked into the shift register on the falling edge and out via SDO on the rising edge of SCLK. Data will always be clocked out on the alternate edge to loading data to the shift register. Writing the Readback control word to the shift register makes the DAC register contents available for readback on the SDO pin, clocked out on the opposite edges to the active clock edge. |
| 8   | V <sub>DD</sub>    | Positive Power Supply Input. These parts can be operated from a supply of 2.7 V to 5.5 V.                                                                                                                                                                                                                                                                                                                                                                                          |
| 9   | V <sub>REF</sub>   | DAC Reference Voltage Input                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 10  | R <sub>FB</sub>    | DAC Feedback Resistor pin. Establish voltage output for the DAC by connecting to external amplifier output.                                                                                                                                                                                                                                                                                                                                                                        |



At  $T_A = +25^{\circ}C$ ,  $+V_{DD} = +5$  V, unless otherwise noted.



**PRODUCT PREVIEW** 

## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5 V (continued)

At  $T_A = +25^{\circ}C$ ,  $+V_{DD} = +5$  V, unless otherwise noted.



Figure 11.



### TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5 V (continued)

At  $T_A = +25^{\circ}C$ ,  $+V_{DD} = +5$  V, unless otherwise noted.

ij

Texas **INSTRUMENTS** www.ti.com





At  $T_A = +25^{\circ}C$ ,  $+V_{DD} = +3$  V, unless otherwise noted.



Figure 15.

Figure 16.

## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +3 V (continued)

At  $T_A = +25^{\circ}C$ ,  $+V_{DD} = +3$  V, unless otherwise noted.



### TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +3 V (continued)

At  $T_A = +25^{\circ}C$ ,  $+V_{DD} = +3$  V, unless otherwise noted.

TEXAS INSTRUMENTS



**Theory of Operation** 

The DAC7811 is a single channel current output, 12-bit digital-to-analog converter (DAC). The architecture, illustrated in Figure 25, is an R-2R ladder configuration with the three MSBs segmented. Each 2R leg of the ladder is either switched to  $I_{OUT1}$  or the  $I_{OUT2}$  terminal. The  $I_{OUT1}$  terminal of the DAC is held at a virtual GND potential by the use of an external I/V converter op amp. The R-2R ladder is connected to an external reference input  $V_{REF}$  that determines the DAC full-scale current. The R-2R ladder presents a code independent load impedance to the external reference of 10 k $\Omega$ ± 20%. The external reference voltage can vary in a range of –15 V to +15 V, thus providing bipolar  $I_{OUT}$  current operation. By using an external I/V converter and the DAC7811 R<sub>FB</sub> resistor, output voltage ranges of -V<sub>REF</sub> to V<sub>REF</sub> can be generated.



Figure 25. Equivalent R-2R DAC Circuit

When using an external I/V converter and the DAC7811  $R_{\text{FB}}$  resistor, the DAC output voltage is given by Equation 1:

$$V_{OUT} = -V_{REF} \times \frac{CODE}{4096}$$

Each DAC code determines the 2R leg switch position to either GND or  $I_{OUT}$ . Because the DAC output impedance as seen looking into the  $I_{OUT1}$  terminal changes versus code, the external I/V converter noise gain will also change. Because of this, the external I/V converter op amp must have a sufficiently low offset voltage such that the amplifier offset is not modulated by the DAC  $I_{OUT1}$  terminal impedance change. External op amps with large offset voltages can produce INL errors in the transfer function of the DAC7811 due to offset modulation versus DAC code.

(1)

LSB

SBAS337-APRIL 2005

## Theory of Operation (continued)

For best linearity performance of the DAC7811, an op amp (OPA277) is recommended (see Figure 26). This circuit allows  $V_{REF}$  swinging from -10 V to +10 V.



Figure 26. Voltage Output Configuration

Table 2. Control Logic Truth Table<sup>(1)</sup>

| CLK | SYNC | SERIAL SHIFT REGISTER                                                | DAC REGISTER                                                       |
|-----|------|----------------------------------------------------------------------|--------------------------------------------------------------------|
| Х   | Н    | No effect                                                            | Latched                                                            |
| ↑+  | L    | Shift register data advanced one bit                                 | Latched                                                            |
| Х   | ↑+   | In daisy-chain mode the function as determined by C3-C0 is executed. | In daisy-chain mode the contents may chage as determined by C3-C0. |

(1)  $\uparrow$ + Positive logic transition; **X** = Do not care.

#### Serial Interface

The DAC7811 has a three-wire serial interface (SYNC, SCLK, and SDIN), which is compatible with SPI, QSPI, and MICROWIRE interface standards as well as most Digital Signal Processor (DSP) devices. See the Serial Write Operation timing diagram for an example of a typical write sequence. The write sequence begins by bringing the SYNC line low. Data from the DIN line is clocked into the 16-bit shift register on the falling edge of SCLK. The serial clock frequency can be as high as 50MHz, making the DAC7811 compatible with high-speed DSPs. The SDIN and SCLK input buffers are gated off while SYNC is high which minimizes the power dissipation of the digital interface. After SYNC goes low, the digital interface will respond to the SDIN and SCLK input signals and data can now be shifted into the device. If an inactive clock edge occurs after SYNC goes low, but before the first active clock edge, it will be ignored. If the SDO pin is being used then SYNC must remain low until after the inactive clock edge that follows the 16th active clock edge.

#### Input Shift Register

The input shift register is 16 bits wide, as shown in Figure 27. The four MSBs are the control bits C3 – C0; these bits determine which function will be executed at the rising edge of  $\overline{SYNC}$  in daisy-chain mode or the 16th active clock edge in stand-alone mode. The remaining 12 bits are the data bits. On a load and update command (C3–C0 = 0001) these 12 data bits will be transferred to the DAC register; otherwise, they have no effect.

| 4 CONTROL BITS |    |    |    |      |      |     |     | 12 DAT | A BITS |     |     |     |     |     |     |
|----------------|----|----|----|------|------|-----|-----|--------|--------|-----|-----|-----|-----|-----|-----|
| C3             | C2 | C1 | C0 | DB11 | DB10 | DB9 | DB8 | DB7    | DB6    | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |

MSB DB15

Figure 27. Contents of the 16-Bit Input Shift Register

#### SYNC Interrupt

In a normal write sequence, the <u>SYNC</u> line is kept low for at least 16 falling edges of SCLK and the DAC is updated on the 16th falling edge. However, if <u>SYNC</u> is brought high before the 16th falling edge, this acts as an interrupt to the write sequence. The shift register is reset and the write sequence is seen as invalid. Neither an update of the DAC register contents or a change in the operating mode occurs.

#### Daisy-Chain

The DAC7811 powers up in the daisy chain mode which must be used when 2 or more devices are connected in tandem. The SCLK and <u>SYNC</u> signals are shared across all devices while the SDO output of the first device connects to the SDIN input of the following device, and so forth. In this configuration 16 SCLK cycles for each DAC7811 in the chain are required. Please refer to the timing diagram of Figure 28.

For *n* devices in a daisy-chain configuration, 16n SCLK cycles are required to shift in the entire input data stream. After 16n active SCLK edges are received following a falling SYNC, the data stream becomes complete, and SYNC can brought high to update n devices simultaneously.

When SYNC is brought high, each device will execute the function defined by the four DAC control bits C3-C0 in its input shift register. For example, C3-C0 must be **0001** for each DAC in the chain that is to be updated with new data, and C3-C0 must be **0000** for each DAC in the chain whose contents are to remain unchanged.

A continuous stream containing the exact number of SCLK cycles may be sent first while the <u>SYNC</u> signal is held low, and then raise <u>SYNC</u> at a later time. Nothing happens until the rising edge of <u>SYNC</u>, and then each DAC7811 in the chain will execute the function defined by the four DAC control bits C3-C0 in its input shift register.





#### Control Bits C3 to C0

Control Bits C3 to C0 allow control of various functions of the DAC; see Table 3. Default settings of the DAC on powering up are as follows: Data clocked into shift register on falling clock edges; daisy-chain mode is enabled. Device powers on with zero-scale loaded into the DAC register and IOUT lines. The DAC control bits allow the user to adjust certain features as part of an initialization sequence, for example, daisy-chaining may be disabled if not in use, active clock edge may be changed to rising edge, and DAC output may be cleared to either zero or midscale. The user may also initiate a readback of the DAC register contents for verification purposes.



| C3 | C2 | C1 | C0 | FUNCTION IMPLEMENTED                        |  |  |  |  |  |  |
|----|----|----|----|---------------------------------------------|--|--|--|--|--|--|
| 0  | 0  | 0  | 0  | No operation (power-on default)             |  |  |  |  |  |  |
| 0  | 0  | 0  | 1  | Load and update                             |  |  |  |  |  |  |
| 0  | 0  | 1  | 0  | Initiate readback                           |  |  |  |  |  |  |
| 0  | 0  | 1  | 1  | Reserved                                    |  |  |  |  |  |  |
| 0  | 1  | 0  | 0  | Reserved                                    |  |  |  |  |  |  |
| 0  | 1  | 0  | 1  | Reserved                                    |  |  |  |  |  |  |
| 0  | 1  | 1  | 0  | Reserved                                    |  |  |  |  |  |  |
| 0  | 1  | 1  | 1  | Reserved                                    |  |  |  |  |  |  |
| 1  | 0  | 0  | 0  | Reserved                                    |  |  |  |  |  |  |
| 1  | 0  | 0  | 1  | Daisy-chain disable                         |  |  |  |  |  |  |
| 1  | 0  | 1  | 0  | Clock data to shift register on rising edge |  |  |  |  |  |  |
| 1  | 0  | 1  | 1  | Clear DAC output to 0                       |  |  |  |  |  |  |
| 1  | 1  | 0  | 0  | Clear DAC output to midscale                |  |  |  |  |  |  |
| 1  | 1  | 0  | 1  | Reserved                                    |  |  |  |  |  |  |
| 1  | 1  | 1  | 0  | Reserved                                    |  |  |  |  |  |  |
| 1  | 1  | 1  | 1  | Reserved                                    |  |  |  |  |  |  |

#### Table 3. Serial Input Register Data Format, Data Loaded MSB First

### **APPLICATION INFORMATION**

### **Stability Circuit**

For a current-to-voltage design (see Figure 29), the DAC7811 current output  $(I_{OUT})$  and the connection with the inverting node of the op amp should be as short as possible and according to correct printed circuit board (PCB) layout design. For each code change, there is a step function. If the gain bandwidth product (GBP) of the op amp is limited and parasitic capacitance is excessive at the inverting node, then gain peaking is possible. Therefore, for circuit stability, a compensation capacitor C1 (4 pF to 20 pF typ) can be added to the design, as shown in Figure 29.



Figure 29. Gain Peaking Prevention Circuit with Compensation Capacitor

### **Positive Voltage Output Circuit**

As Figure 30 illustrates, in order to generate a positive voltage output, a negative reference is input to the DAC7811. This design is suggested instead of using an inverting amp to invert the output as a result of resistor tolerance errors. For a negative reference,  $V_{OUT}$  and GND of the reference are level-shifted to a virtual ground and a –2.5 V input to the DAC7811 with an op amp.

### **APPLICATION INFORMATION (continued)**



Figure 30. Positive Voltage Output Circuit

### **Bipolar Output Section**

The DAC7811, as a 2-quadrant multiplying DAC, can be used to generate a unipolar output. The polarity of the full-scale output  $I_{OUT}$  is the inverse of the input reference voltage at  $V_{REF}$ .

Some applications require full 4-quadrant multiplying capabilities or bipolar output swing. As shown in Figure 31, external op amp U4 is added as a summing amp and has a gain of 2X that widens the output span to 5 V. A 4-quadrant multiplying circuit is implemented by using a 2.5 V offset of the reference voltage to bias U4. According to the circuit transfer equation given in Equation 2, input data (D) from code 0 to full-scale produces output voltages of  $V_{OUT} = -2.5$  V to  $V_{OUT} = +2.5$  V.

$$V_{OUT} = \left(\frac{D}{0.5 \times 2^{N}} - 1\right) \times V_{REF}$$

External resistance mismatching is the significant error in Figure 31.



Figure 31. Bipolar Output Circuit

### **Programmable Current Source Circuit**

A DAC7811 can be integrated into the circuit in Figure 32 to implement an improved Howland current pump for precise voltage to current conversions. Bidirectional current flow and high voltage compliance are two features of the circuit. With a matched resistor network, the load current of the circuit is shown by Equation 3:

$$I_{L} = \frac{(R2 + R3) / R1}{R3} \times V_{REF} \times D$$

(3)

(2)

#### **APPLICATION INFORMATION (continued)**

The value of R3 in the previous equation can be reduced to increase the output current drive of U3. U3 can drive ±20 mA in both directions with voltage compliance limited up to 15 V by the U3 voltage supply. Elimination of the circuit compensation capacitor C1 in the circuit is not suggested as a result of the change in the output impedance Z<sub>o</sub>, according to Equation 4:

$$Z_{\rm O} = \frac{{\rm R1'R3}({\rm R1} + {\rm R2})}{{\rm R1}({\rm R2'} + {\rm R3'}) - {\rm R1'}({\rm R2} + {\rm R3})}$$

As shown in Equation 4, with matched resistors,  $Z_0$  is infinite and the circuit is optimum for use as a current source. However, if unmatched resistors are used,  $Z_0$  is positive or negative with negative output impedance being a potential cause of oscillation. Therefore, by incorporating C1 into the circuit, possible oscillation problems are eliminated. The value of C1 can be determined for critical applications; for most applications, however, a value of several pF is suggested.

R2′



Figure 32. Programmable Bidirectional Current Source Circuit

### **Cross-Reference**

The DAC7811 has an industry-standard pinout. Table 4 provides the cross-reference information.

| PRODUCT | INL (LSB) | DNL (LSB) | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>DESCRIPTION | PACKAGE<br>OPTION | CROSS-<br>REFERENCE PART |
|---------|-----------|-----------|-----------------------------------|------------------------|-------------------|--------------------------|
| DAC7811 | ±1        | ±1        | –40°C to +125°C                   | 10-Lead MicroSOIC      | MSOP-10           | AD5443YRM                |

#### **Table 4. Cross-Reference**

Texas STRUMENTS www.ti.com

(4)

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| DAC7811IDGSR     | PREVIEW               | MSOP            | DGS                | 10   | 2500           | TBD                     | Call TI          | Call TI                      |
| DAC7811IDGST     | PREVIEW               | MSOP            | DGS                | 10   | 250            | TBD                     | Call TI          | Call TI                      |
| DAC7811IDRCR     | PREVIEW               | SON             | DRC                | 10   | 3000           | TBD                     | Call TI          | Call TI                      |
| DAC7811IDRCT     | PREVIEW               | SON             | DRC                | 10   | 250            | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

DGS (S-PDSO-G10)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187 variation BA.



## **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
- $\not \stackrel{\frown}{\boxplus}$  Metalized features are supplier options and may not be on the package.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated