# High-accuracy EPROM Programmable Single-PLL Clock Generator | Features | Benefits | |---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | High-accuracy PLL with 12-bit multiplier and 10-bit divider | Enables synthesis of highly accurate and stable output clock frequencies with zero PPM | | EPROM-programmability | Enables quick turnaround of custom frequencies | | 3.3V or 5V operation | Supports industry standard design platforms | | Operating frequency — 390 kHz-133 MHz at 5V — 390 kHz-100 MHz at 3.3V | Services most PC, networking, and consumer applications | | Reference input from either a 10–30 MHz fundamental<br>toned crystal or a 1–75 MHz external clock | Lowers cost of oscillator as PLL can be programmed to a high frequency using either a low-frequency, low-cost crystal, or an existing system clock | | EPROM-selectable TTL or CMOS duty-cycle levels | Duty cycle centered at 1.5V or V <sub>DD</sub> /2<br>Provides flexibility to service most TTL or CMOS applications | | Sixteen selectable post-divide options, using either PLL or reference oscillator/external clock | Provides flexibility in output configurations and testing | | Programmable PWR_DWN or OE pin, with asynchronous or synchronous modes | Enables low-power operation or output enable function and flexibility for system applications, through selectable instantaneous or synchronous change in outputs | | Low jitter outputs typically — 80 ps at 3.3V/5V | Suitable for most PC, consumer, and networking applications | | Controlled rise and fall times and output slew rate | Has lower EMI than oscillators | | Available in both commercial and industrial temperature ranges | Suitable to fit most applications | | Factory-programmable device options | Easy customization and fast turnaround | ### **Functional Description** The CY2077 is an EPROM-programmable, high-accuracy, general-purpose, PLL-based design for use in applications such as modems, disk drives, CD-ROM drives, video CD players, DVD players, games, set-top boxes, and data/telecommunications. The CY2077 can generate a clock output up to 133 MHz at 5V or 100 MHz at 3.3V. It has been designed to give the customer a very accurate and stable clock frequency with little to zero PPM error. The CY2077 contains a 12-bit feedback counter divider and 10-bit reference counter divider to obtain a very high resolution to meet the needs of stringent design specifications. Furthermore, there are eight output divide options of /1, /2, /4, /8, /16, /32, /64, and /128. The output divider can select between the PLL and crystal oscillator output/external clock, providing a total of 16 different options to add more flexibility in designs. TTL or CMOS duty cycles can be selected. Power management with the CY2077 is also very flexible. The user may choose either a PWR\_DWN or an OE feature with which both have integrated pull-up resistors. PWR\_DWN and OE signals can be programmed to have asynchronous and synchronous timing with respect to the output signal. There is a weak pull-down on the output that will pull CLKOUT LOW when either the PWR\_DWN or OE signal is active. This weak pull-down can easily be overridden by another clock signal in designs where multiple clock signals share a signal path. Multiple options for output selection, better power distribution layout, and controlled rise and fall times enable the CY2077 to be used in applications that require low jitter and accurate reference frequencies. #### **EPROM Configuration Block** Table 1 summarizes the features configurable by EPROM. Table 1. EPROM Adjustable Features | EPROM Adjustable Features | | | | | |-------------------------------------------------------|---------------------------------|--|--|--| | Adjust | Feedback counter value (P) | | | | | Freq. | Reference counter value (Q) | | | | | | Output divider selection | | | | | | Duty cycle levels (TTL or CMOS) | | | | | Power management mode (OE or PWR_DWN) | | | | | | Power management timing (synchronous or asynchronous) | | | | | ### **PLL Output Frequency** The CY2077 contains a high-resolution PLL with 12-bit multiplier and 10-bit divider. [2] The output frequency of the PLL is determined by the following formula: $$F_{PLL} = \frac{2 \cdot (P+5)}{(Q+2)} \cdot F_{REF}$$ where P is the feedback counter value and Q is the reference counter value. P and Q are EPROM programmable values. The calculation of P and Q values for a given PLL output frequency is handled by the CyClocks™ software. Refer to the "Custom Configuration Request Procedure" section for details. ### **Power Management Features** PWR\_DWN and OE options are configurable by EPROM programming for the CY2077. In PWR\_DWN mode, all active circuits are powered down when the control pin is set LOW. When the control pin is set back HIGH, both the PLL and oscillator circuit must re-lock. In the case of OE, the output is three-stated and weakly pulled down when the control pin is set LOW. The oscillator and PLL are still active in this state, which leads to a quick clock output return when the control pin is set back HIGH. Additionally, PWR\_DWN and OE can be configured to occur asynchronously or synchronously with respect to CLKOUT. In asynchronous mode, PWR\_DWN or OE disables CLKOUT immediately (allowing for logic delays), without respect to the current state of CLKOUT. Synchronous mode will prevent output glitches by waiting for the next falling edge of CLKOUT after PWR\_DWN or OE becomes asserted. In either asynchronous or synchronous setting, the output is always enabled synchronously by waiting for the next falling edge of CLKOUT. #### **Pin Summary** | Pin Name | Pin # | Pin Description | |--------------|-------|---------------------------------------------------------------------------| | $V_{DD}$ | 1 | Voltage supply. | | $V_{SS}$ | 5,6,7 | Ground (all the pins have to be grounded). | | $X_D$ | 2 | Crystal output (leave this pin floating when external reference is used). | | $X_{G}$ | 3 | Crystal input or external input reference. | | PWR_DWN / OE | 4 | EPROM programmable power-down or output enable pin. Weak pull-up. | | CLKOUT | 8 | Clock output. Weak pull-down. | #### Note: When using CyClocks, please note that the PLL frequency range is from 50 MHz to 250 MHz for 5V V<sub>DD</sub> supply, and 50 MHz to 180 MHz for 3V V<sub>DD</sub> supply. The output frequency is determined by the selected output divider. ### **Device Functionality: Output Frequencies** | Symbol | Description | Condition | Min. | Max. | Unit | |--------|------------------|----------------------------|------|------|------| | Fo | Output frequency | $V_{DD} = 4.5 - 5.5 V$ | 0.39 | 133 | MHz | | | | V <sub>DD</sub> = 3.0–3.6V | 0.39 | 100 | MHz | ### **Absolute Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Supply Voltage .....-0.5 to +7.0V | Input Voltage | –0.5V to V <sub>DD</sub> +0.5V | |--------------------------------------------------------|--------------------------------| | Storage Temperature (Non-Condens | sing) –55°C to +150°C | | Junction Temperature | 150°C | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | ≥ 2000V | ### **Operating Conditions for Commercial Temperature Device** | Parameter | Description | Min. | Max. | Unit | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|----------------------| | $V_{DD}$ | Supply Voltage | 3.0 | 5.5 | V | | T <sub>A</sub> | Operating Temperature, Ambient | 0 | +70 | °C | | C <sub>TTL</sub> | Max. Capacitive Load on outputs for TTL levels V <sub>DD</sub> = 4.5 – 5.5V, Output frequency = 1 – 40 MHz V <sub>DD</sub> = 4.5 – 5.5V, Output frequency = 40 – 125 MHz V <sub>DD</sub> = 4.5 – 5.5V, Output frequency = 125 – 133 MHz | | 50<br>25<br>15 | pF<br>pF<br>pF | | C <sub>CMOS</sub> | Max. Capacitive Load on outputs for CMOS levels $V_{DD}=4.5-5.5\text{V}, \text{ Output frequency}=1-40 \text{ MHz} \\ V_{DD}=4.5-5.5\text{V}, \text{ Output frequency}=40-125 \text{ MHz} \\ V_{DD}=4.5-5.5\text{V}, \text{ Output frequency}=125-133 \text{ MHz} \\ V_{DD}=3.0-3.6\text{V}, \text{ Output frequency}=1-40 \text{ MHz} \\ V_{DD}=3.0-3.6\text{V}, \text{ Output frequency}=40-100 \text{ MHz} $ | | 50<br>25<br>15<br>30<br>15 | pF<br>pF<br>pF<br>pF | | X <sub>REF</sub> | Reference Frequency, input crystal with C <sub>load</sub> = 10 pF | 10 | 30 | MHz | | | Reference Frequency, external clock source | 1 | 75 | MHz | | t <sub>PU</sub> | Power-up time for all VDD's to reach minimum specified voltage (power ramps must be monotonic) | 0.05 | 50 | ms | ### Electrical Characteristics T<sub>A</sub> = 0°C to +70°C | Parameter | Description | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------|------------|---------------------------|----------| | V <sub>IL</sub> | Low-level Input Voltage | $V_{DD} = 4.5 - 5.5V$<br>$V_{DD} = 3.0 - 3.6V$ | | | 0.8<br>0.2V <sub>DD</sub> | V | | V <sub>IH</sub> | High-level Input Voltage | $V_{DD} = 4.5 - 5.5V$<br>$V_{DD} = 3.0 - 3.6V$ | 2.0<br>0.7V <sub>DD</sub> | | | V | | V <sub>OL</sub> | Low-level Output Voltage | $V_{DD} = 4.5 - 5.5V$ , $I_{OL} = 16 \text{ mA}$<br>$V_{DD} = 3.0 - 3.6V$ , $I_{OL} = 8 \text{ mA}$ | | | 0.4<br>0.4 | V | | V <sub>OHCMOS</sub> | High-level Output Voltage, CMOS levels | $V_{DD} = 4.5 - 5.5V$ , $I_{OH} = -16$ mA<br>$V_{DD} = 3.0 - 3.6V$ , $I_{OH} = -8$ mA | $V_{DD} - 0.4$<br>$V_{DD} - 0.4$ | | | V | | V <sub>OHTTL</sub> | High-level Output Voltage, TTL levels | $V_{DD} = 4.5 - 5.5V$ , $I_{OH} = -8$ mA | 2.4 | | | V | | I <sub>IL</sub> | Input Low Current | $V_{IN} = 0V$ | | | 10 | μΑ | | I <sub>IH</sub> | Input High Current | $V_{IN} = V_{DD}$ | | | 5 | μΑ | | I <sub>DD</sub> | Power Supply Current,<br>Unloaded | $V_{DD}$ = 4.5 – 5.5V, Output frequency <= 133 MHz<br>$V_{DD}$ = 3.0 – 3.6V, Output frequency <= 100 MHz | | | 45<br>25 | mA<br>mA | | I <sub>DDS</sub> <sup>[3]</sup> | Stand-by current (PD = 0) | $V_{DD} = 4.5 - 5.5V$<br>$V_{DD} = 3.0 - 3.6V$ | | 25<br>10 | 100<br>50 | μА | | R <sub>UP</sub> | Input Pull-Up Resistor | $V_{DD} = 4.5 - 5.5V, V_{IN} = 0V$<br>$V_{DD} = 4.5 - 5.5V, V_{IN} = 0.7V_{DD}$ | 1.1<br>50 | 3.0<br>100 | 8.0<br>200 | MΩ<br>kΩ | | I <sub>OE_CLKOUT</sub> | CLKOUT Pulldown current | V <sub>DD</sub> = 5.0 | | 20 | | μΑ | Note: Document #: 38-07210 Rev. \*B <sup>3.</sup> If external reference is used, it is required to stop the reference (set reference to LOW) during power down. ### Output Clock Switching Characteristics Commercial Over the Operating Range<sup>[4]</sup> | Parameter | Description | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|----------------------------------------|----------------------------------| | t <sub>1w</sub> | Output Duty Cycle at 1.4V,<br>$V_{DD} = 4.5 - 5.5V$<br>$t_{1W} = t_{1A} \div t_{1B}$ | 1 – 40 MHz, C <sub>L</sub> <= 50 pF<br>40 – 125 MHz, C <sub>L</sub> <= 25 pF<br>125 – 133 MHz, C <sub>L</sub> <= 15 pF | 45<br>45<br>45 | | 55<br>55<br>55 | %<br>%<br>% | | t <sub>1x</sub> | Output Duty Cycle at $V_{DD}/2$ , $V_{DD} = 4.5 - 5.5V$ $t_{1x} = t_{1A} \div t_{1B}$ | $1 - 40$ MHz, $C_L <= 50$ pF<br>$40 - 125$ MHz, $C_L <= 25$ pF<br>$125 - 133$ MHz, $C_L <= 15$ pF | 45<br>45<br>45 | | 55<br>55<br>55 | %<br>%<br>% | | t <sub>1y</sub> | Output Duty Cycle at $V_{DD}/2$ , $V_{DD} = 3.0 - 3.6V$ $t_{1y} = t_{1A} \div t_{1B}$ | $1 - 40 \text{ MHz}$ , $C_L \le 30 \text{ pF}$<br>$40 - 100 \text{ MHz}$ , $C_L \le 15 \text{ pF}$ | 45<br>40 | | 55<br>60 | %<br>% | | t <sub>2</sub> | Output Clock Rise Time | Between $0.8 - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 50 \text{ pF}$<br>Between $0.8 - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 25 \text{ pF}$<br>Between $0.8 - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 15 \text{ pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 50 \text{ pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 3.0V - 3.6V$ , $C_L = 30 \text{ pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 3.0V - 3.6V$ , $C_L = 15 \text{ pF}$ | | | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns<br>ns | | t <sub>3</sub> | Output Clock Fall Time | Between $0.8V - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 50 \text{ pF}$<br>Between $0.8 - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 25 \text{ pF}$<br>Between $0.8 - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 15 \text{ pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 50 \text{ pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 3.0V - 3.6V$ , $C_L = 30 \text{ pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 3.0V - 3.6V$ , $C_L = 15 \text{ pF}$ | | | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns<br>ns | | t <sub>4</sub> | Start-Up Time Out of<br>Power-down | PWR_DWN pin LOW to HIGH <sup>[5]</sup> | | 1 | 2 | ms | | t <sub>5a</sub> | Power-down Delay Time (synchronous setting) | PWR_DWN pin LOW to output LOW (T= period of output CLK) | | T/2 | T +<br>10 | ns | | t <sub>5b</sub> | Power-down Delay Time (asynchronous setting) | PWR_DWN pin LOW to output LOW | | 10 | 15 | ns | | t <sub>6</sub> | Power-up Time | From power-on <sup>[5]</sup> | | 1 | 2 | ms | | t <sub>7a</sub> | Output Disable Time (synchronous setting) | OE pin LOW to output high-Z<br>(T= period of output CLK) | | T/2 | T +<br>10 | ns | | t <sub>7b</sub> | Output Disable Time (asynchronous setting) | OE pin LOW to output high-Z | | 10 | 15 | ns | | t <sub>8</sub> | Output Enable Time<br>(always synchronous<br>enable) | OE pin LOW to HIGH<br>(T= period of output CLK) | | Т | 1.5T<br>+<br>25ns | ns | | t <sub>9</sub> | Peak-to-Peak Period<br>Jitter | $V_{DD}$ = 3.0V - 3.6V, 4.5V - 5.5V, Fo > 33 MHz, $V_{CO}$ > 100 MHz $V_{DD}$ = 3.0V - 5.5V, Fo < 33 MHz | | 80<br>0.3% | 150<br>1% | ps<br>% of<br>F <sub>O</sub> | Not all parameters measured in production testing. Oscillator start time cannot be guaranteed for all crystal types. This specification is for operation with AT cut crystals with ESR < 70Ω.</li> ### **Operating Conditions for Industrial Temperature Device** | Parameter | Description | Min. | Max. | Unit | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|----------------------| | $V_{DD}$ | Supply Voltage | 3.0 | 5.5 | V | | T <sub>A</sub> | Operating Temperature, Ambient | -40 | +85 | °C | | C <sub>TTL</sub> | Max. Capacitive Load on outputs for TTL levels $V_{DD}=4.5-5.5\text{V}, \text{Output frequency}=1-40 \text{ MHz} \\ V_{DD}=4.5-5.5\text{V}, \text{Output frequency}=40-125 \text{ MHz} \\ V_{DD}=4.5-5.5\text{V}, \text{Output frequency}=125-133 \text{ MHz}$ | | 35<br>15<br>10 | pF<br>pF<br>pF | | C <sub>CMOS</sub> | Max. Capacitive Load on outputs for CMOS levels $V_{DD}=4.5-5.5\text{V}, \text{ Output frequency}=1-40 \text{ MHz} \\ V_{DD}=4.5-5.5\text{V}, \text{ Output frequency}=40-125 \text{ MHz} \\ V_{DD}=4.5-5.5\text{V}, \text{ Output frequency}=125-133 \text{ MHz} \\ V_{DD}=3.0-3.6\text{V}, \text{ Output frequency}=1-40 \text{ MHz} \\ V_{DD}=3.0-3.6\text{V}, \text{ Output frequency}=40-100 \text{ MHz} $ | | 35<br>15<br>10<br>20<br>10 | pF<br>pF<br>pF<br>pF | | X <sub>REF</sub> | Reference Frequency, input crystal with C <sub>load</sub> = 10 pF | 10 | 30 | MHz | | | Reference Frequency, external clock source | 1 | 75 | MHz | | t <sub>PU</sub> | Power-up time for all VDD's to reach minimum specified voltage (power ramps must be monotonic) | 0.05 | 50 | ms | ## **Electrical Characteristics** $T_A = -40$ °C to +85°C | Parameter | Description | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------|------------|---------------------------|----------| | V <sub>IL</sub> | Low-level Input Voltage | $V_{DD} = 4.5 - 5.5V$<br>$V_{DD} = 3.0 - 3.6V$ | | | 0.8<br>0.2V <sub>DD</sub> | V | | V <sub>IH</sub> | High-level Input Voltage | $V_{DD} = 4.5 - 5.5V$<br>$V_{DD} = 3.0 - 3.6V$ | 2.0<br>0.7V <sub>DD</sub> | | | V | | V <sub>OL</sub> | Low-level Output Voltage | $V_{DD} = 4.5 - 5.5V$ , $I_{OL} = 16 \text{ mA}$<br>$V_{DD} = 3.0 - 3.6V$ , $I_{OL} = 8 \text{ mA}$ | | | 0.4<br>0.4 | V | | V <sub>OHCMOS</sub> | High-level Output Voltage,<br>CMOS levels | $V_{DD} = 4.5 - 5.5V$ , $I_{OH} = -16$ mA<br>$V_{DD} = 3.0 - 3.6V$ , $I_{OH} = -8$ mA | $V_{DD} - 0.4 \\ V_{DD} - 0.4$ | | | V | | V <sub>OHTTL</sub> | High-level Output Voltage,<br>TTL levels | $V_{DD} = 4.5 - 5.5V$ , $I_{OH} = -8$ mA | 2.4 | | | V | | I <sub>IL</sub> | Input Low Current | $V_{IN} = 0V$ | | | 10 | μΑ | | I <sub>IH</sub> | Input High Current | $V_{IN} = V_{DD}$ | | | 5 | μΑ | | I <sub>DD</sub> | Power Supply Current,<br>Unloaded | $V_{DD}$ = 4.5 – 5.5V, Output frequency <= 133 MHz $V_{DD}$ = 3.0 – 3.6V, Output frequency <= 100 MHz | | | 45<br>25 | mA<br>mA | | I <sub>DDS</sub> <sup>[3]</sup> | Stand-by current (PD = 0) | $V_{DD} = 4.5 - 5.5V$<br>$V_{DD} = 3.0 - 3.6V$ | | 25<br>10 | 100<br>50 | μΑ | | R <sub>UP</sub> | Input Pull-Up Resistor | $V_{DD} = 4.5 - 5.5V, V_{IN} = 0V$<br>$V_{DD} = 4.5 - 5.5V, V_{IN} = 0.7V_{DD}$ | 1.1<br>50 | 3.0<br>100 | 8.0<br>200 | MΩ<br>kΩ | | I <sub>OE_CLKOUT</sub> | CLKOUT Pull-down current | V <sub>DD</sub> = 5.0 | | 20 | | μΑ | ### Output Clock Switching Characteristics Industrial Over the Operating Range<sup>[4]</sup> | Parameter | Description | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------|------|----------------|-------------| | t <sub>1w</sub> | Output Duty Cycle at 1.4V, $V_{DD} = 4.5 - 5.5V$ $t_{1w} = t_{1A} \div t_{1B}$ | $1 - 40$ MHz, $C_L \le 35$ pF<br>$40 - 125$ MHz, $C_L \le 15$ pF<br>$125 - 133$ MHz, $C_L \le 10$ pF | 45<br>45<br>45 | | 55<br>55<br>55 | %<br>%<br>% | | t <sub>1x</sub> | | $1 - 40$ MHz, $C_L <= 35$ pF<br>$40 - 125$ MHz, $C_L <= 15$ pF<br>$125 - 133$ MHz, $C_L <= 10$ pF | 45<br>45<br>45 | | 55<br>55<br>55 | %<br>%<br>% | | t <sub>1y</sub> | Output Duty Cycle at $V_{DD}/2$ , $V_{DD} = 3.0 - 3.6V$ $t_{1y} = t_{1A} \div t_{1B}$ | 1– 40 MHz, C <sub>L</sub> <= 20 pF<br>40 – 100 MHz, C <sub>L</sub> <= 10 pF | 45<br>40 | | 55<br>60 | %<br>% | ### Output Clock Switching Characteristics Industrial Over the Operating Range<sup>[4]</sup> | Parameter | Description | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|----------------------------------------|----------------------------| | t <sub>2</sub> | Output Clock Rise Time | Between $0.8 - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 35 \text{pF}$<br>Between $0.8 - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 15 \text{pF}$<br>Between $0.8 - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 10 \text{pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 4.5V - 5.5V$ , $C_L = 35 \text{pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 3.0V - 3.6V$ , $C_L = 20 \text{pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 3.0V - 3.6V$ , $C_L = 10 \text{pF}$ | | | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns | | t <sub>3</sub> | Output Clock Fall Time | Between $0.8V - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_{L} = 35 \text{ pF}$<br>Between $0.8 - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_{L} = 15 \text{ pF}$<br>Between $0.8 - 2.0V$ , $V_{DD} = 4.5V - 5.5V$ , $C_{L} = 10 \text{ pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 4.5V - 5.5V$ , $C_{L} = 35 \text{ pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 3.0V - 3.6V$ , $C_{L} = 20 \text{ pF}$<br>Between $0.2V_{DD} - 0.8V_{DD}$ , $V_{DD} = 3.0V - 3.6V$ , $C_{L} = 10 \text{ pF}$ | | | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns | | t <sub>4</sub> | Start-up Time Out of<br>Power-down | PWR_DWN pin LOW to HIGH <sup>[5]</sup> | | 1 | 2 | ms | | t <sub>5a</sub> | Power-down Delay Time (synchronous setting) | PWR_DWN pin LOW to output LOW (T= period of output clk) | | T/2 | T+10 | ns | | t <sub>5b</sub> | Power-down Delay Time (asynchronous setting) | PWR_DWN pin LOW to output LOW | | 10 | 15 | ns | | t <sub>6</sub> | Power-up Time | From power on <sup>[5]</sup> | | 1 | 2 | ms | | t <sub>7a</sub> | Output Disable Time (synchronous setting) | OE pin LOW to output high-Z (T= period of output clk) | | T/2 | T + 10 | ns | | t <sub>7b</sub> | Output Disable Time (asynchronous setting) | OE pin LOW to output high-Z | | 10 | 15 | ns | | t <sub>8</sub> | Output Enable Time<br>(always synchronous<br>enable) | OE pin LOW to HIGH<br>(T = period of output clk) | | Т | 1.5T+<br>25ns | ns | | t <sub>9</sub> | Peak-to-Peak Period<br>Jitter | $V_{\rm DD}$ = 3.0V – 3.6V, 4.5V – 5.5V, Fo > 33 MHz, $V_{\rm CO}$ > 100 MHz $V_{\rm DD}$ = 3.0V – 5.5V, Fo < 33 MHz | | 80<br>0.3% | 150<br>1% | ps<br>% of | | | | | | | | Fo | ### **Switching Waveforms** ### Switching Waveforms (continued) #### Notes: - In synchronous mode the power-down or output three-state is not initiated until the next falling edge of the output clock. In asynchronous mode the power-down or output three-state occurs within 25 ns regardless of position in the output clock cycle. ### Typical Rise $\mathrm{Time}^{[8]}$ and Fall $\mathrm{Time}^{[8]}$ Trends for CY2077 ### Rise/Fall Time vs. VDD over Temperatures Rise/Fall Time vs. Output Loads over Temperatures #### Note: 8. Rise/Fall Time for CMOS output is measured between 1.2 $V_{DD}$ and 0.8 $V_{DD}$ . Rise/Fall Time for TTL output is measured between 0.8V and 2.0V. ### Typical Duty Cycle<sup>[9]</sup> Trends for CY2077 #### Duty Cycle vs. V<sub>DD</sub> over Temperatures Duty Cycle vs. Output Load Duty Cycle vs. Output Frequency over Temperatures #### Note 9. Duty cycle is measured at 1.4V for TTL output and 0.5 $\rm V_{DD}$ for CMOS output. #### **Typical Jitter Trends for CY2077** Period Jitter (pk-pk) vs. V<sub>DD</sub> over Temperatures Period Jitter (pk-pk) vs. Output Frequency over Temperatures ### **Custom Configuration Request Procedure** The CY2077 is an EPROM-programmable device that is configured in the factory. The output frequencies requested will be matched as closely as the internal PLL divider and multiplier options allow. All custom requests must be submitted to your local Cypress Field Application Engineer (FAE) or sales representative. The method used to request custom configurations is: Use CyClocks software of version 3.65 or greater. This software automatically calculates the output frequencies that can be generated by the CY2077 devices and provides a print-out of final pinout which can be submitted (in electronic or print format) to your local FAE or sales representative. The CyClocks software is available free of charge from the Cypress website (http://www.cypress.com) or from your local sales representative. Once the custom request has been processed you will receive a part number with a three-digit extension (e.g., CY2077SC-103) specific to the frequencies and pinout of your device. This will be the part number used for samples requests and production orders. ### **Ordering Information** | Order Code <sup>[10, 11]</sup> | Package Name | Package Type | Operating Temp. Range | Operating Voltage | |--------------------------------|--------------|---------------------------------------------------------------|-------------------------------|-------------------| | CY2077SC-xxx | S8 | 8-pin SOIC | Commercial (T = 0°C to 70°C) | 3.3V or 5V | | CY2077SC-xxxT | S8 | 8-pin SOIC-Tape & Reel | Commercial (T = 0°C to 70°C) | 3.3V or 5V | | CY2077SI-xxx | S8 | 8-pin SOIC | Industrial (T = -40°C to 85°C | 3.3V or 5V | | CY2077SI-xxxT | S8 | 8-pin SOIC-Tape & Reel | Industrial (T = -40°C to 85°C | 3.3V or 5V | | CY2077ZC-xxx | Z8 | 8-pin TSSOP | Commercial (T = 0°C to 70°C) | 3.3V or 5V | | CY2077ZC-xxxT | Z8 | 8-pin TSSOP-Tape & Reel | Commercial (T = 0°C to 70°C) | 3.3V or 5V | | CY2077ZI-xxx | Z8 | 8-pin TSSOP | Industrial (T = -40°C to 85°C | 3.3V or 5V | | CY2077ZI-xxxT | Z8 | 8-pin TSSOP-Tape & Reel | Industrial (T = -40°C to 85°C | 3.3V or 5V | | CY2077FS | S8 | 8-pin SOIC Commercial (T = 0°C to 7 | | 3.3V or 5V | | CY2077FSI | S8 | 8-pin SOIC Industrial (T = $-40^{\circ}$ C to $85^{\circ}$ C) | | 3.3V or 5V | | CY2077FZ | Z8 | 8-pin TSSOP Commercial (T = 0°C to 70°C) | | 3.3V or 5V | | CY2077FZI | Z8 | 8-pin TSSOP | Industrial (T = -40°C to 85°C | 3.3V or 5V | ### **Package Diagrams** #### Notes: The CY2077SC-xxx(T), CY2077SI-xxx(T), CY2077ZC-xxx(T), and CY2077ZI-xxx(T) are factory programmed configurations. Factory programming is available for high-volume design opportunities of 100Ku/year or more in production. For more details, contact your local Cypress FAE or Cypress Sales Representative. The CY2077F are field programmable. For more details, contact you local Cypress FAE or Cypress Sales Representative. ### Package Diagrams (continued) #### 8-pin Thin Shrunk Small Outline Package (4.40 MM Body) Z8 DIMENSIONS IN MILLIMETERS. MIN. CyClocks is a trademark of Cypress Semiconductor. All product or company names mentioned in this document are the trademarks of their respective holders. | Document Title: CY2077 High-accuracy EPROM Programmable Single-PLL Clock Generator Document Number: 38-07210 | | | | | | | |--------------------------------------------------------------------------------------------------------------|---------|---------------|--------------------|-----------------------------------------------------------------|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | ** | 111727 | 02/07/02 | DSG | Convert from Spec number: 38-01009 to 38-07210 | | | | *A | 114938 | 07/24/02 | CKN | Added table and notes to page 11 | | | | *B | 121843 | 12/14/02 | RBI | Power up requirements added to Operating Conditions Information | | |