

## **SPICE Device Model Si7945DP Vishay Siliconix**

## **Dual P-Channel 30-V (D-S) MOSFET**

### **CHARACTERISTICS**

- P-Channel Vertical DMOS
- Macro Model (Subcircuit Model)
- Level 3 MOS

- · Apply for both Linear and Switching Application
- Accurate over the -55 to 125°C Temperature Range
- · Model the Gate Charge, Transient, and Diode Reverse Recovery Characteristics

### **DESCRIPTION**

The attached spice model describes the typical electrical characteristics of the p-channel vertical DMOS. The subcircuit model is extracted and optimized over the -55 to 125°C temperature ranges under the pulsed 0 to 10V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{\text{gd}}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

## SUBCIRCUIT MODEL SCHEMATIC



This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate data sheet of the same number for guaranteed specification limits.

Document Number: 72183 www.vishay.com 31-May-04

# **SPICE Device Model Si7945DP**

# Vishay Siliconix



| SPECIFICATIONS (T <sub>J</sub> = 25°C UNLESS OTHERWISE NOTED) |                     |                                                                                                             |                   |                  |      |
|---------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------|-------------------|------------------|------|
| Parameter                                                     | Symbol              | Test Conditions                                                                                             | Simulated<br>Data | Measured<br>Data | Unit |
| Static                                                        |                     |                                                                                                             |                   |                  |      |
| Gate Threshold Voltage                                        | $V_{GS(th)}$        | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                       | 2.1               |                  | V    |
| On-State Drain Current <sup>a</sup>                           | I <sub>D(on)</sub>  | $V_{DS} = -5 \text{ V}, V_{GS} = -10 \text{ V}$                                                             | 287               |                  | Α    |
| Drain-Source On-State Resistance <sup>a</sup>                 | r <sub>DS(on)</sub> | $V_{GS} = -10 \text{ V}, I_D = -10.9 \text{ A}$                                                             | 0.016             | 0.016            | Ω    |
|                                                               |                     | $V_{GS} = -4.5 \text{ V}, I_D = -8.8 \text{ A}$                                                             | 0.024             | 0.025            |      |
| Forward Transconductance <sup>a</sup>                         | g <sub>fs</sub>     | $V_{DS} = -15 \text{ V}, I_{D} = -10.9 \text{ A}$                                                           | 28                | 26               | S    |
| Diode Forward Voltage <sup>a</sup>                            | $V_{SD}$            | $I_{S} = -2.9 \text{ A}, V_{GS} = 0 \text{ V}$                                                              | -0.83             | -0.80            | V    |
| Dynamic <sup>b</sup>                                          | •                   |                                                                                                             |                   |                  |      |
| Total Gate Charge                                             | Q <sub>g</sub>      | $V_{DS} = -15 \text{ V}, V_{GS} = -10 \text{ V}, I_{D} = -10.9 \text{ A}$                                   | 33                | 49               | nC   |
| Gate-Source Charge                                            | $Q_{gs}$            |                                                                                                             | 7.3               | 7.3              |      |
| Gate-Drain Charge                                             | $Q_{gd}$            |                                                                                                             | 13                | 13               |      |
| Turn-On Delay Time                                            | $t_{d(on)}$         | $V_{DD} = -15 \text{ V}, R_L = 15 \Omega$ $I_D \cong -1 \text{ A}, V_{GEN} = -10 \text{ V}, R_G = 6 \Omega$ | 14                | 15               | ns   |
| Rise Time                                                     | t <sub>r</sub>      |                                                                                                             | 13                | 15               |      |
| Turn-Off Delay Time                                           | $t_{d(off)}$        |                                                                                                             | 103               | 130              |      |
| Fall Time                                                     | t <sub>f</sub>      |                                                                                                             | 38                | 80               |      |

www.vishay.com Document Number: 72183

a. Pulse test; pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2%. b. Guaranteed by design, not subject to production testing.



# SPICE Device Model Si7945DP Vishay Siliconix

## COMPARISON OF MODEL WITH MEASURED DATA (TJ=25°C UNLESS OTHERWISE NOTED)













Note: Dots and squares represent measured data.

Document Number: 72183 www.vishay.com 31-May-04 sww.vishay.com 3