

# SERIAL INPUT LCD DRIVER

- DRIVES UP TO 32 LCD SEGMENTS
- DATA TRANSFER: FIXED ENABLE MODE FOR DIP-40, ENABLE AND LATCH-MODE FOR 44PLCC
- INPUTS ARE CMOS, NMOS AND TTL COMPA-TIBLE
- CASCADABLE
- REQUIRES ONLY 3 CONTROL LINES.
- ON CHIP OSCILLATOR
- CMOS TECHNOLOGY FOR WIDE SUPPLY VOLTAGE RANGE
- - 40 TO 85 °C TEMPERATURE RANGE



PIN CONNECTIONS

#### •¥DD 40 h CLOCK £1 39 SEG 1 SEG 32 [ 38 SEG 2 SEG 31 ( 37 D SEG 3 SEG 30 f 3ep V55 SEG 291 35 b DO SEG 281 34 h 01 33D SEG 4 SEG 271 32) SEG 5 SEG 26 1 9 SEG 25 (10 31 D 05C SEG 24 11 30h 3P 29 SEG 6 SEG 23 (12 SEG 27 13 28D 55G7 SEG 210 14 27D SEGB SEG 200 15 26) SEG 9 SEG 19 ( 25h5FG10 SEG 18 [ 17 24 ) SEG 11 SEG 17 (18 23 1 SEG12 SEG 16 ( 19 27 ) SEG13 SEG 15 ( 20 21 D SEG 14 5.8109 \$6033 \$6032 .\*Yoo :LOCH \$603 \$603 \$603 SEG 28 DO SEG 27 [ DI h 58.64 5EG 26 SEG 75 [ >> D SEG 5 050 SEG 23 SEG 22 [ hsee. ) SEG ? SEG 21 5EG 20 [ in Disea (

### DESCRIPTION

The M8438A is a CMOS integrated circuit that drives an LCD display, usually under microprocessor control. The part acts as a smart peripheral that drives up to 32 LCD segments. It needs only three control lines due to its serial input construction. It latches the data to be displayed and relieves the microprocessor from the task of generating the required waveforms.

The M8438A can drive any standard or custom parallel drive LCD whether it be field effect or dynamic scattering. Several drivers can be cascaded, if more than 32 segments are to be driven. The AC frequency of the LCD waveforms can be supplied by the user or can be generated by attaching a capacitor to the OSC input which determines the frequency of an internal oscillator.

The M8438A is available in DIE form and assembled in 40 pin dual-in line plastic or 44 PLCC packages.

# **BLOCK DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS

| Symbol            | Parameter Value       |                                         | Unit |  |
|-------------------|-----------------------|-----------------------------------------|------|--|
| $(V_{DD}-V_{SS})$ | Supply Voltage        | - 0.3 to + 12                           | ٧    |  |
| Vı                | Input Voltage         | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3$ | V    |  |
| Vo                | Output Voltage        | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3$ | ٧    |  |
| PD                | Power Dissipation     | 250                                     | mW   |  |
| T <sub>stg</sub>  | Storage Temperature   | - 55 to + 125                           | °C   |  |
| TA                | Operating Temperature | - 40 to + 85                            | °C   |  |

Stresses in excess of those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions in excess of those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **ELECTRICAL CHARACTERISTICS** (T<sub>amb</sub> = 25 °C and V<sub>DD</sub> = 5 V unless otherwise noted)

|  | Symbol | Parameter | Test conditions | Min. | Max. | Unit |
|--|--------|-----------|-----------------|------|------|------|
|--|--------|-----------|-----------------|------|------|------|

# STATIC ELECTRICAL CHARACTERISTICS

| $V_{DD}$         | Supply Voltage                |                 |                                                           | 3                  | 10                 | V  |
|------------------|-------------------------------|-----------------|-----------------------------------------------------------|--------------------|--------------------|----|
| I <sub>DD</sub>  | Supply Current                |                 | Oscillator f < 15 kHz                                     |                    | 60                 | μА |
| Ιą               | Quiescent Current             |                 | V <sub>DD</sub> = 10 V                                    |                    | 10                 | μА |
| $V_{IH}$         | Input High Level              |                 |                                                           | .5 V <sub>DD</sub> | V <sub>DD</sub>    | V  |
| $V_{IL}$         | Input Low Level               | CLOCK           |                                                           | 0                  | .2 V <sub>DD</sub> | V  |
| I <sub>IN</sub>  | Input Current                 | } <sub>EL</sub> |                                                           |                    | ± 5                | μА |
| Cı               | Input Capacitance             |                 |                                                           |                    | 5                  | pF |
| V <sub>IH</sub>  | Input High Level              | 7               | Driven Mode                                               | .9 V <sub>DD</sub> |                    | ٧  |
| VIL              | Input Low Level               | losc            | Driven Mode                                               |                    | .1 V <sub>DD</sub> | V  |
| $I_{\dagger N}$  | Input Current                 | Jose            | Driven Mode                                               |                    | ± 10               | μΑ |
| Ron              | Segment Output Impedance      |                 | I <sub>IL</sub> = 10 μA                                   |                    | 40                 | kΩ |
| Ron              | Backplane Output<br>Impedance |                 | I <sub>L</sub> = 100 μA                                   |                    | 3                  | kΩ |
| V <sub>OFF</sub> | Output Offset Voltage         |                 | C <sub>L</sub> = 250 pF between Each<br>SEG Output and BP |                    | ± 50               | mV |
| Ron              | Data Output Impedance         |                 | I <sub>L</sub> = 100 μA                                   |                    | 3                  | kΩ |

# DYNAMIC ELECTRICAL CHARACTERISTICS

| t <sub>TR</sub> | Transition Time OSC  | Driven Mode                            |     | 500 | ns   |
|-----------------|----------------------|----------------------------------------|-----|-----|------|
| tsp             | Data Set-up Time     | Fig. 1 and 2                           | 150 |     | ns   |
| t <sub>HD</sub> | Data Hold Time       | Fig. 1 and 2                           | 50  |     | ns   |
| tse             | EL Set-up Time       | Fig. 1                                 | 100 |     | ns   |
| tHE             | EL Hold Time         | Fig. 1                                 | 100 |     | ns   |
| twe             | EL Pulse Width       | Fig. 2                                 | 175 |     | ns · |
| t <sub>CE</sub> | Clock to EL Time     | Fig. 2                                 | 250 |     | ns   |
| tpd             | DO Propagation Delay | Fig. 1, 2 ; C <sub>L</sub> = 55 pF     |     | 500 | ns   |
| f               | Clock Rate           | V <sub>DD</sub> = 10 50 % Duty Cycle ; | DC  | 1.5 | MHz  |

#### FONCTIONAL DESCRIPTION

#### LCD-AC-Generator

This block generates a 50 % duty cycle signal for the backplane output. The circuit can be used in two different modes : oscillator or driven.

OSCILLATOR MODE: In this mode the backplane frequency is determined by the internal RC oscillator together with an 8-stage frequency divider. For generating the backplane output signal of 50 % duty cycle the oscillator frequency is divided by 256. The RC oscillator requires an external capacitor to be connected between input OSC and Vss. A value of 18 pF gives a backplane frequency of 80 Hz  $\pm$  30 % at  $V_{DD}$  = 5 V. The variation of the backplane frequency over the entire temperature and supply voltage range is ± 50 %.

DRIVEN MODE: In this mode the signal at the backplane output BP is in phase with an external driving signal applied to input OSC. This mode is used to synchronize the LCD drive of two or more cascaded driver circuits.

DETECTION LOGIC The circuit is able to distinguish between the conditions for oscillator or driven mode. If the circuit is to be in the oscillator mode, the OSC pin has a capacitor connected to it. The oscillator will start as soon as the supply voltage exceed a certain minimum value. The signal at pin OSC swings within a range from 0.3 Vpp to 0.7 Vpp. If the circuit is to be in the driven mode, the OSC pin has to be forced to logic levels by an external source. The transition time between the logic levels must be short, so that the circuit does not react on the voltage level in between. In the driven mode the 8-stage frequency divider is by-passed.

### Segment outputs

A logic 0 at the data input DI causes a segment output signal to be in phase with the backplane signal and turns the segment off. A logic 1 causes a segment output to be in opposite phase to the backplane signal and turns the segment on.

#### Microprocessor interface

The circuit can operate in two different data transfer modes: Enable mode and latch mode. One of either mode can be chosen with the mode select input MS. An internal pull up device is provided between this input and V<sub>DD</sub>. Enable mode is selected if MS is left open or connected to V<sub>DD</sub>.

Latch mode is selected if MS is connected to Vss. The input MS is not available, if the device is assembled in the 40 pin package, and is internally fixed to operate in ENABLE MODE.

ENABLE MODE Fig. 3 shows a timing diagram of the enable mode. Data is serially shifted in and ou of the shift register on the negative transition of the clock. Serial entry into the shift register is permitted when the enable/latch control EL is high. When El is low it causes the shift register clock to be inhibi ted and the content of the shift register to be loaded into the latches that control the segment drivers.

LATCH MODE Fig. 4 shows a timing diagram of the latch mode. Data is serially shifted in and out of the shift register on the negative transition of the clock Serial entry into the shift register is permitted inde pendently of the enable/latch control EL. When El is high it causes a parallel load of the content in the shift register into the latches. It is acceptable to lie the EL line high. Then the latches are transparen and only two lines, clock and data input, would then be needed for data transfer.

# Power-on logic

A power on reset pulse is generated internally when the supply voltage is being turned on. The genera tion of the reset pulse is level dependent and will oc cur even on a slowly rising supply voltage. The po wer on reset pulse resets all shift register stages and the latches that control the segment drivers. There fore all segment outputs are initially in phase with the backplane output. This causes the display to be blanked and no arbitrary data to show up. This condition is maintained until data is shifted into the register and loaded into the latches.

CONDITIONS FOR POWER-ON RESET FUNC TION; The POR circuit triggers on the rising slope of the positive supply voltage VDD. A reset pulse wi be generated, if conditions a) through d) are given





 $t_r max = 1 s$ c) Rise function

> The function of V<sub>DD</sub> between t1 and t2 may be nonlinear, but should not show a maximum and should not exceed 0.25 V/us.

d) Recovery time

The minimum time between turn-off and turn-or of Vnn is 1 s.

# FONCTIONAL DESCRIPTION (continued)

# Cascade configuration

Several LCD drivers can be cascaded if a liquid crystal display with more than 32 segments is to be connected.

The phase correlation between all segment outputs is achieved by using the second (and any other) device in the driven mode.

Two different cascade configurations can be chosen depending whether the LCD frequency is to be determined by the internal RC oscillator or by an external signal.

Figure 3 shows the connection scheme for a self oscillating configuration, figure 4 shows the connection of an externally controlled one.

Figure 1: Timing Diagram of Enable Mode: Set-up and Hold Time.



Figure 2: Timing Diagram of Latch Mode: Set-up and Hold Time.



Figure 3: Timing Diagram of Enable Mode: Serial Load into SR and Parallel Transfer to LCD.



Figure 4: Timing Diagram of Latch Mode: Serial Load into SR and Parallel Transfer to LCD.



Figure 5: Cascade Configuration, Self Oscillating.



Figure 6 : Cascade Configuration, Drive by External Signal.

