## - Generates Clocks for AMD-K8 Clawhammer Desktop Systems

- Uses a $14.318-\mathrm{MHz}$ Crystal Input to Generate Multiple Output Frequencies
- Includes Spread Spectrum Clocking (SSC), 0.5\% Downspread for Reduced EMI
- Power Management Control Terminals
- SMBus Serial Interface Provides Output Enable and Control
- Low-Output Skew and Low Jitter for Clock Distribution
- Operates From Single 3.3-V Supply
- Generates the Following Clocks:
- 2 CPU ( $3.3 \mathrm{~V}, 180^{\circ}$ shifted pairs, 200/166/133/100 MHz)
- $6 \mathrm{PCl}(3.3 \mathrm{~V}, 33 \mathrm{MHz})$
- 1 PCI_F ( $3.3 \mathrm{~V}, 33 \mathrm{MHz}$ )
- 3 REF ( $3.3 \mathrm{~V}, 14.318 \mathrm{MHz}$ )
- 1 USB ( $3.3 \mathrm{~V}, 48 \mathrm{MHz}$ )
- 1 FDC ( $3.3 \mathrm{~V}, 24 \mathrm{MHz}$ or 48 MHz )
- $3 \mathrm{PCI} / \mathrm{LDT}{ }^{\dagger}$ ( $3.3 \mathrm{~V}, 33 \mathrm{MHz}$ or 66 MHz )
- Packaged in 48-Pin SSOP Package


## description

The CDC960 is a clock synthesizer/driver and buffer that generates CPU, PCI, PCI/LDT, USB, FDC, and REF system clock signals to support PCs with an AMD-K8 Clawhammer-class system.

All output frequencies are generated from a $14.318-\mathrm{MHz}$ crystal input. A reference clock input can be provided at the XIN input instead of a crystal. It is recommended to use the bypass mode of the internal oscillator in this case. Two phase-locked loops (PLLs) are used to generate the host frequencies and 48-MHz clock frequencies. On-chip loop filters and internal feedback eliminate the need for external components.
The device provides a standard mode ( 100 kbps ) SMBus 1.1 serial interface for device control. The implementation is as a slave with read and write capability. The device address is specified in the SMBus serial interface device address table. Both SMBus inputs (SDATA and SCLK) provide integrated pullup resistors (typically $150 \mathrm{k} \Omega$ ).
Seven 8-bit SMBus registers provide individual enable control for each of the outputs. The controllable outputs default to enabled at power up and can be placed in a disabled mode with a low-level output when a low-level control bit is written to the control register. The registers must be accessed in sequential order (i.e., random access of the registers not supported).

The CPU, PCI, PCI_F, LDT, FDC ( $24 / 48-\mathrm{MHz}$ ), and USB ( $48-\mathrm{MHz}$ ) clock outputs provide low-skew/low-jitter clock signals for reliable clock operation. All outputs have 3-state capability, which can be selected via control inputs FS0, FS1, and FS2 at power-up preset condition.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE

SCAS675－APRIL 2002

## description（continued）

The CPU bus is a $3.3-\mathrm{V}$ differential push－pull output type．All others are single－ended CMOS buffers．
The host frequencies are fixed and are controlled by the FSO，FS1 and FS2 signals at power－up．The CPU bus frequencies are 200，166， 133 and 100 MHz ．
Because the CDC960 is based on PLL circuitry，it requires a stabilization time to achieve phase－lock of the PLL． With use of external reference clock，this signal must be fixed－frequency and fixed－phase prior stabilization time starts．

## FUNCTION TABLES

DEVICE FREQUENCY SELECT FUNCTIONS

| SMBUS CONTROLLED |  | INPUTS |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\stackrel{+}{+}$ |  | ※ | ¢ | OiN | ? | $\begin{aligned} & \text { 닌 } \\ & \text { ত } \end{aligned}$ | $\begin{aligned} & \text { Ł } \\ & \text { 춘 } \end{aligned}$ | $\begin{aligned} & + \\ & \infty \\ & 0 \end{aligned}$ | +o | $\underset{\underset{\sim}{\underset{\sim}{u}}}{+}$ |  | z <br> O <br> 1 <br> 1 <br> 3 |
| L | L | H | H | H | H | H | 200 MHz | 33 MHz | 33 MHz | 48 MHz | 24 MHz | 14.31818 MHz |  | $\stackrel{\sim}{0}$ |
| L | L | H | L | H | H | H | 200 MHz | 33 MHz | 66 MHz | 48 MHz | 24 MHz | 14.31818 MHz |  | 밀 |
| L | L | L | H | H | H | H | 200 MHz | 33 MHz | 33 MHz | 48 MHz | 48 MHz | 14.31818 MHz |  | 心号 |
| L | L | L | L | H | H | H | 200 MHz | 33 MHz | 66 MHz | 48 MHz | 48 MHz | 14.31818 MHz |  | $\stackrel{\infty}{\square}$ |
| L | L | H／L | H／L | H | H | L | 166 MHz | 33 MHz | 33／66 MHz | 48 MHz | 24／48 MHz | 14.31818 MHz |  | 尔 ${ }_{0}^{0}$ |
| L | L | H／L | H／L | H | L | H | 133 MHz | 33 MHz | 33／66 MHz | 48 MHz | 24／48 MHz | 14.31818 MHz |  | ¢ |
| L | L | H／L | H／L | H | L | L | 100 MHz | 33 MHz | $33 / 66 \mathrm{MHz}$ | 48 MHz | 24／48 MHz | 14.31818 MHz |  | ※ ¢ |
| L | L | X |  |  |  | H | Xin | Xin／6 | Xin／6 | L | L | L | $f($ xin $)=0$ to |  |
| L | L | X | L | L | L | H | Xin | Xin／6 | Xin／3 | L | L | L | 200 MHz | －${ }^{\circ}$ |
| L | L | H | H | L | H | H | Xin | Xin／6 | Xin／6 | Xin／2 | Xin／4 | Xin |  | － |
| L | L | H | L | L | H | H | Xin | Xin／6 | Xin／3 | Xin／2 | Xin／4 | Xin | $\mathrm{f}_{(\mathrm{xin})}=0$ to | ¢ |
| L | L | L | H | L | H | H | Xin | Xin／6 | Xin／6 | Xin／2 | Xin／2 | Xin | 16 MHz |  |
| L | L | L | L | L | H | H | Xin | Xin／6 | Xin／3 | Xin／2 | Xin／2 | Xin |  | $\square^{\square}$ |
| L | L | X | X | L | H | L |  |  | Res | erved for fu | ture use |  |  |  |
| L | L | X | X | L | L | L | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi－Z | $\mathrm{Hi}-\mathrm{Z}$ | Hi－Z | $\mathrm{Hi}-\mathrm{Z}$ |  |  |
| L | H | H／L | H／L | H | H | H | 90 MHz | 30 MHz | $30 / 60 \mathrm{MHz}$ | 48 MHz | 24／48 MHz | 14.31818 MHz | －10\％ |  |
| L | H | H／L | H／L | H | H | L | 119 MHz | 30 MHz | $30 / 60 \mathrm{MHz}$ | 48 MHz | 24／48 MHz | 14.31818 MHz | －10\％ |  |
| L | H | H／L | H／L | H | L | H | 180 MHz | 36.3 MHz | 36．3／72．6 MHz | 48 MHz | $24 / 48 \mathrm{MHz}$ | 14.31818 MHz | －10\％ |  |
| L | H | H／L | H／L | H | L | L | 180 MHz | 30 MHz | $30 / 60 \mathrm{MHz}$ | 48 MHz | 24／48 MHz | 14.31818 MHz | －10\％ |  |
| L | H | H／L | H／L | L | H | H | 111 MHz | 36.9 MHz | 36．9／73．9 MHz | 48 MHz | 24／48 MHz | 14.31818 MHz | 10\％ |  |
| L | H | H／L | H／L | L | H | L | 148 MHz | 36.9 MHz | 36．9／73．9 MHz | 48 MHz | 24／48 MHz | 14.31818 MHz | 10\％ |  |
| L | H | H／L | H／L | L | L | H | 222 MHz | 44．4 MHz | 44．4／88．8 MHz | 48 MHz | 24／48 MHz | 14.31818 MHz | 10\％ |  |
| L | H | H／L | H／L | L | L | L | 222 MHz | 36.9 MHz | 36．9／73．9 MHz | 48 MHz | 24／48 MHz | 14.31818 MHz | 10\％ |  |
| H | X | H／L | H／L | X | X | X |  |  | Not－ | yet－defined | settings |  |  |  |

† If the REF，USB，and FDC outputs are disabled in by pass mode，the Xin－input can be driven with an external clock signal from 0 MHz to 200 MHz ． Otherwise the maximum input frequency is limited to 16 MHz ．
$\ddagger \overline{24 / 48 \_S E L}$ and $\overline{\text { PCI／LDT＿SEL inputs operate independently from each other and the frequency of the corresponding bus，as shown in detail }}$ for the $200-\mathrm{MHz}$ configuration．

## FUNCTION TABLES (Continued)

SPREAD SPECTRUM

| INPUT |  |  |
| :--- | :--- | :--- |
| Spread | 0 | Spread spectrum disabled |
|  | 1 | Spread spectrum enabled, $-0.5 \%$ at $\mathrm{CPU} / \mathrm{CPU}, \mathrm{PCI} / \mathrm{LDT}, \mathrm{PCI} \_\mathrm{F}, \mathrm{PCI}$ |

DEVICE ENABLE FUNCTIONS

| $\begin{array}{r} \mathrm{SN} \\ \mathrm{CONT} \end{array}$ | LED | INPUTS |  |  |  |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |  | INTERNAL |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\left\lvert\, \begin{aligned} & 0 \\ & \\ & 0 \\ & \vdots \\ & \vdots \\ & \vdots \end{aligned}\right.$ | $\left\lvert\, \begin{aligned} & 0 \\ & 00 \\ & 00 \\ & \vdots 0 \end{aligned}\right.$ | N゙ | ¢ | 윤 |  | $\underset{X}{z}$ | ? | \|ron | $\begin{aligned} & \text { ৷ } \\ & \hline \mathbf{0} \end{aligned}$ | ত | $\begin{aligned} & \text { b } \\ & \text { ㅡㅡㅁ } \end{aligned}$ | $\stackrel{\infty}{\infty}$ | O | $\underset{\sim}{\text { u }}$ |  | $\begin{aligned} & \text { দ } \\ & \stackrel{y}{6} \\ & \underset{\sim}{0} \\ & 0 \end{aligned}$ | ¢ |
| L | L | X | X | X | X | L | L | L | X | Xtal | Hi-Z | Hi-Z | Hi-Z | Hi-Z | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | Hi-Z |  | Off | Off |
| L | X | X | H | H | H | H | X | X | X | Xtal | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ |  | $\uparrow \downarrow$ | $\uparrow \downarrow$ |
| L | X | X | H | H | L | H | X | X | X | Xtal | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | L | L | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ |  | $\uparrow \downarrow$ | $\uparrow \downarrow$ |
| L | X | X | H | L | H | H | X | X | X | Xtal | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ |  | $\uparrow \downarrow$ | $\uparrow \downarrow$ |
| L | X | X | H | L | L | H | X | X | X | Xtal | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | L | L | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ |  | $\uparrow \downarrow$ | $\uparrow \downarrow$ |
| L | X | X | L | H | H | H | X | X | X | Xtal | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ |  | $\uparrow \downarrow$ | $\uparrow \downarrow$ |
| L | X | X | L | H | L | H | X | X | X | Xtal | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | L | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ |  | $\uparrow \downarrow$ | $\uparrow \downarrow$ |
| L | X | X | L | L | H | H | X | X | X | Xtal | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | L | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ |  | $\uparrow \downarrow$ | $\uparrow \downarrow$ |
| L | X | X | L | L | L | H | X | X | X | Xtal | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ | L | L | $\uparrow \downarrow$ | $\uparrow \downarrow$ | $\uparrow \downarrow$ |  | $\uparrow \downarrow$ | $\uparrow \downarrow$ |
| L | L | X | X | X | H | L | L | H | X | H | H | L | HL | HL | HL | L | L | L |  | Off | Off |
| L | L | X | H | X | H | L | L | H | X | L | L | H | HL | HL | HL | L | L | L |  | Off | Off |
| L | L | X | H | H | L | L | L | H | X | L | L | H | HL | L | L | L | L | L | ш | Off | Off |
| L | L | X | L | L | H | L | L | H | X | H | H | L | HL | HL | L | L | L | L | ${ }^{\circ}$ | Off | Off |
| L | L | X | L | H | L | L | L | H | X | L | L | H | HL | L | HL | L | L | L | \% | Off | Off |
| L | L | X | H | H | L | L | H | X | X | H | H | L | HL | L | L | HL | HL | HL | ¢ | Off | Off |
| L | L | X | H | H | L | L | H | X | X | L | L | H | HL | L | L | HL | HL | HL | \% | Off | Off |
| L | L | X | H | L | H | L | H | X | X | H | H | L | HL | HL | HL | HL | HL | HL | لـ | Off | Off |
| L | L | X | H | L | H | L | H | X | X | L | L | H | HL | HL | HL | HL | HL | HL |  | Off | Off |
| L | L | X | L | H | L | L | H | X | X | L/H | L/H | H/L | HL | L | HL | HL | HL | HL |  | Off | Off |
| L | L | X | L | L | H | L | H | X | X | L/H | L/H | H/L | HL | HL | L | HL | HL | HL |  | Off | Off |
| L | L | X | L | L | L | L | H | X | X | L/H | L/H | H/L | HL | L | L | HL | HL | HL |  | Off | Off |

$\dagger$ SMBus bits set to their reset values
$\ddagger \mathrm{Hi}-\mathrm{Z}$ will have LOW state if external load circuit is applied, CPU and $\overline{\mathrm{CPU}}$ are push-pull type outputs.
$\uparrow \downarrow$ Outputs toggle at the selected frequency according to the Device Frequency Select FunctionS table above.
$H L$ device output state is undefined, either $L$ or H . It is $L$ if Xin is held static at $L$ or H before the bypass mode is selected.
OUTPUT BUFFER SPECIFICATIONS

| BUFFER NAME | VDD RANGE <br> $(\mathbf{V})$ | IMPEDANCE <br> $(\Omega)$ | LUMPED TEST LOAD |
| :---: | :---: | :---: | :---: |
| CPU | $3.135-3.465$ | 40 | 10 pF |
| PCI, PCI_F, LDT | $3.135-3.465$ | 25 | 30 pF |
| REF, USB, FDC | $3.135-3.465$ | 35 | 20 pF |

## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE

SCAS675-APRIL 2002

## functional block diagram



## Terminal Functions

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| CPU[0:1], $\overline{\mathrm{CPU}}[0: 1]$ | $\begin{aligned} & 41,37 \\ & 40,36 \end{aligned}$ | O | 3.3-V, differential CPU clock outputs <br> CPU Clock Outputs 0 and 1: CPU push-pull true clock outputs of the differential pair CPU Clock Outputs 0 and 1: CPU push-pull complementary clock outputs of the differential pair |
| FS[0:2] \& REF[0:2] | 1, 48, 45 | I/O | 3.3 V, 14.318-MHz clock outputs <br> Frequency Select inputs: Power-on strapping to set device operating frequency as described in the Device Frequency Select Functions table. These inputs have $150-\mathrm{k} \Omega$ internal pullup resistors. Low $=0$, High $=1.3 .3-\mathrm{V}$ reference clock outputs: Fixed clock output at 14.318 MHz |
| GND | $\begin{gathered} 5,10,15, \\ 20,27,30, \\ 34,39,47 \end{gathered}$ | G | Power Connection: Connected to VSS. Used to ground digital portions of the chip |
| GNDA | 42 | G | Analog GND: Connected to VSS through filter. Used to ground the main CPU-PLL on the chip |
| GNDF | 33 | G | Analog GND for 48-MHz PLL: Connected to $\mathrm{V}_{\text {SS }}$ through filter. Used to ground the $48-\mathrm{MHz}$ PLL on the chip |
| $\overline{\text { LDT_Stop }}$ | 12 | I | Control for $66-\mathrm{MHz}$ PCI clocks: Active LOW control input to halt all $66-\mathrm{MHz} \mathrm{PCI}$ clocks except the free-running clock. This input has a $150-\mathrm{k} \Omega$ internal pullup resistor. Once this input has been asserted, PCI/LDT outputs if operating at $66-\mathrm{MHz}$ must stop in the low state within $1 \mu \mathrm{~s}$. Low = stop, High = running |
| $\mathrm{PCI}[0: 5]$ | $\begin{aligned} & 13,14,17 \\ & 18,21,22 \end{aligned}$ | O | 3.3-V PCI clock outputs divided down from CPU-PLL <br> 3.3-V PCI clock outputs: PCI clocks operate at 33 MHz . |
| PCI_F | 23 | O | 3.3-V, 33-MHz clocks divided down from CPU-PLL <br> 3.3-V Free-Running PCI clock output: The free-running PCI clock pin operates at 33 MHz . The free-running PCI clock is not turned off when PCI_Stop\# is activated LOW. |
| PCI/LDT[0:2] | 7, 8, 11 | 0 | 3.3-V PCI 33-MHz or LDT 66-MHz outputs: This group of outputs is selectable between 33 MHz and 66 MHz based upon the state of PCI/LDT_SEL. When running at 66 MHz these outputs are for use as reference clocks to LDT devices. |
| $\overline{\text { PCI/LDT_SEL }}$ | 6 | I | PCI 33-MHz/LDT 66-MHz Select: This input selects the output frequency of PCI/LDT outputs to either 33 MHz or 66 MHz . This is a dedicated input pin to avoid corruption of the input state due to PCl add-in cards that may have termination resistors on the input clocks. This input has a $150-\mathrm{k} \Omega$ internal pullup resistor. Low $=66-\mathrm{MHz}$ outputs, High $=33-\mathrm{MHz}$ outputs |
| $\overline{\text { PCI_Stop }}$ | 24 | I | 3.3-V LVTTL-compatible input for $\overline{\text { PCI_Stop }}$ active low <br> Control for $33-\mathrm{MHz}$ PCI clocks: Active LOW control input to halt all $33-\mathrm{MHz} \mathrm{PCI}$ clocks except the free-running clock. This input has a $150-\mathrm{k} \Omega$ internal pullup resistor. Once this input has been asserted, the PCI outputs and PCI/LDT outputs operating at 33 MHz must stop in the low state within $1 \mu \mathrm{~s}$. $\text { Low }=\text { stop, High }=\text { running }$ |
| SCLK | 25 | I | SMBus compatible SCLK. <br> Clock pin for SMBus circuitry (SMBus revision 1.1). This input has an internal pull-up resistor of $150 \mathrm{k} \Omega$. SCLK is a $3.6-\mathrm{V}$ tolerant signal input. High impedance at power down is not supported. |
| SDATA | 26 | I/O | SMBus compatible SDATA <br> Data pin for SMBus circuitry (SMBus revision 1.1). This output is open drain and has an internal pullup resistor of $150 \mathrm{k} \Omega$. SDATA is a 3.6 V tolerant signal IO. High impedance at power down is not supported. |
| SPREAD | 44 | I | Spread Spectrum Clocking Enable: Power-on strapping to set spread spectrum clocking as enabled or disabled. This input allows the default spread spectrum clocking mode to be enabled or disabled upon power up. This input has a $150-\mathrm{k} \Omega$ internal pullup resistor. <br> Low = disable, High = enable. Note that all Athlon and Hammer systems are recommended to use SSC; therefore, the default of this pin is enabled and should only be turned off for debug and test purposes. |
| USB | 31 | O | 3.3-V, fixed $48-\mathrm{MHz}$ non-SSC clock output <br> 3.3-V USB clock output: Fixed clock output at 48 MHz |
| VDD | $\begin{gathered} \hline 2,9,16, \\ 19,29,35, \\ 38,46 \\ \hline \end{gathered}$ | P | Power Connection: Connected to 3.3-V power supply. Used to supply digital portions of the chip |

Terminal Functions (Continued)

| TERMINAL |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |
| VDDA | 43 | P | Analog $\mathrm{V}_{\mathrm{DD}}$ : Connected to 3.3-V power supply through filter. Used to supply the main CPU-PLL on the chip |
| VDDF | 32 | P | Analog $\mathrm{V}_{\mathrm{DD}}$ for 48-MHz PLL: Connected to 3.3-V power supply through filter. Used to supply the 48-MHz PLL on the chip |
| XIN | 3 | 1 | Crystal input - 14.318 MHz <br> Crystal Connection or External Reference: Reference crystal input or external reference clock input. This pin includes an internal $36-\mathrm{pF}$ load capacitance to eliminate the need for an external load capacitor. |
| XOUT | 4 | 0 | Crystal output - 14.318 MHz <br> Crystal Connection: Reference crystal feedback. This output includes an internal $36-\mathrm{pF}$ load capacitance to eliminate the need for an external load capacitor. |
| 24/48_SEL \& FDC | 28 | I/O | 3.3-V super I/O clock output: The super I/O clock can be strapped for 24 MHz or 48 MHz . This input has a $150-\mathrm{k} \Omega$ internal pullup resistor. <br> Low $=48-\mathrm{MHz}$ output, High $=24-\mathrm{MHz}$ output |

## connecting SCLK and SDATA to 5-V SMBus signals

SCLK and SDATA of CDC960 have been designed to work within a $3.3-\mathrm{V}$ supply voltage environment only. In order to connect SCLK and SDATA to a 5-V SMBus configuration, external circuitry is required. A simple and inexpensive solution is to use clamping diodes. Two approaches are recommended for this solution:

1. Using Zener diode to clamp to GND in reverse-biased direction


Figure 1. SCLK SDATA Connection to 5-V SMBus Using Zener Diode
Zener diode D1 in Figure 1 is chosen such that the Zener voltage ( $\mathrm{V}_{\text {ZK }}$ ) cannot exceed 300 mV above $\mathrm{V}_{\text {DD }}$ of the CDC960. The minimum value of $\mathrm{V}_{\mathrm{ZK}}$ must be greater than 2.1 V to meet minimum requirement for $\mathrm{V}_{\mathrm{IH}}$ of the CDC960. The value of R1 is chosen to satisfy requirements both for $\mathrm{I}_{\mathrm{OH}}$ of the driver of SCLK and SDATA and for $\mathrm{V}_{\mathrm{OL}}$ and $\mathrm{I}_{\mathrm{OL}}$ of SDATA of CDC960.

$$
\begin{align*}
& \mathrm{I}_{\mathrm{OH}} \leq \frac{\mathrm{V}_{\mathrm{O}}-\mathrm{V}_{\mathrm{IO}}}{\left(\mathrm{R} 1+\mathrm{R}_{\mathrm{S}}\right)} \quad \text { (For the driver of SCLK and SDATA. } \mathrm{R}_{\mathrm{s}} \text { is the source driver impedance.) }  \tag{1}\\
& 2 \mathrm{~mA} \leq \frac{0.8 \mathrm{~V}}{\mathrm{R} 1+\mathrm{Z}_{\mathrm{O}}} \leq 6 \mathrm{~mA} \quad \text { (For a SDATA of CDC960, } 25 \Omega<\mathrm{Z}_{\mathrm{O}}<47 \Omega \text { ) }  \tag{2}\\
& \left.\left(\mathrm{R} 1+\mathrm{Z}_{\mathrm{O}}\right) \times 1.75 \mathrm{~mA}<0.4 \mathrm{~V} \quad \text { (For a SDATA of CDC960, } 25 \Omega<\mathrm{Z}_{\mathrm{O}}<47 \Omega\right) \tag{3}
\end{align*}
$$

## connecting SCLK and SDATA to 5-V SMBus signals (continued)

There are many manufacturers making Zener diodes that can be used for this application. Panasonic MA8033 and Vishay BZX84C3V3 that have $3.1 \mathrm{~V}<\mathrm{V}_{\mathrm{Z}}<3.5 \mathrm{~V}$ can be used for this application. In this case R1 is recommended as $150 \Omega$.

The worst $\mathrm{I}_{\mathrm{OH}}$ in equation (1) is 16 mA when $\mathrm{V}_{\mathrm{OH}}=5.5 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=0 \Omega$ and $\mathrm{V}_{\mathrm{IO}}=3.1 \mathrm{~V}$.
The current in equation (2), between 4 mA and 4.6 mA , satisfies the requirement.
Equation (3) is also satisfied with the selected R1 and diode.

## 2. Clamping Diode to $V_{D D}$



Figure 2. SCLK SDATA Connection to 5-V SMBus Using Clamping Diode to VDD
Diode D1 in Figure 2 should have a small forward voltage ( $\mathrm{V}_{\mathrm{F}}$ ). Ideally, we want $\mathrm{V}_{\mathrm{F}}$ to be less than 300 mV to meet the input voltage requirement of the CDC960. International IOR Rectifier has a device (part number 10BQ015) with maximum $\mathrm{V}_{\mathrm{F}}$ of 350 mV at 1.0 A . Using the 10 BQ 015 with $\mathrm{R} 1=150 \Omega$, the worst-case $\mathrm{l}_{\mathrm{OH}}$ is calculated using equation (4).

$$
\begin{equation*}
\mathrm{I}_{\mathrm{OH}}=\frac{5.5 \mathrm{~V}-(3.0-0.35) \mathrm{V}}{150 \Omega}=14 \mathrm{~mA} \tag{4}
\end{equation*}
$$

The calculation for equations (2) and (3) is the same as in part 1.
When using the configuration in Figure 2, the power supply is required to have a capability of sinking current. The total amount of sinking current is dependent on the overall load connected to that power supply.

Using the above interface circuitry with a high-impedance source, the available high-level voltage on the SMBus is limited to about ( Vzk ) for the configuration in Figure 1 and ( $\left.\mathrm{VDD}_{(\mathrm{CDC960}}\right)+\mathrm{V}_{\mathrm{F}(\mathrm{D1})}$ ) for the configuration in Figure 2. One has to choose which option best fits a given SMBus configuration.
Actually, the typical SMBus configuration is an open-drain configuration with pullup resistors to the corresponding power supply. It does not require a 5-V SMBus driver that has a low impedance to drive the CDC960 SMBus ports with its additional components as shown in Figure 1 and Figure 2. The external components are not needed if the pullup resistors of the SMBus are directly connected to a voltage equal to the supply voltage of the CDC960 (typically 3.3 V ). This pullup resistor connection is strongly recommended.

## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE <br> SCAS675 - APRIL 2002

## power-up sequences

Sampled inputs are: FS0, FS1, FS2 and 24/48_SEL.
State S1 is an analog controlled delay derived from internal reference voltages to ensure that a valid input state is captured. There is no specific delay in this state after power up.
Figure 3 shows the symbolic sequence of the CDC960 during power up. States S0-S4 are required to ensure proper configuration and operation of the device functions.


Figure 3. Power-Up State Transitions

## SMBus serial interface

The following section describes the SMBus interface programming.
In general the CDC960 SMBus protocol supports only block write and block read operations.

## SMBus device address

| A6 | A5 | A4 | A3 | A2 | A1 | A0 | $\mathrm{R} / \overline{\mathrm{W}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 |

$0=$ write to CDC960
$1=$ read from CDC960
writing to the SMBus interface

1. Send the address $\mathrm{D}_{( }{ }_{(H)}$ and validate the acknowledge from the slave.
2. Send the dummy byte as a command code and validate the acknowledge from the slave.
3. Send the number of data bytes to write and validate the acknowledge from the slave.
4. Write the desired data bytes to registers and validate the acknowledge from the slave for each data byte.

| Clock Generator Addr (7 bits) | ACK | +8 bits dummy command code | ACK | +8 bits byte count | ACK | Data byte 0 | ACK | Data byte N | ACK |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{A}(6: 0) \& \mathrm{R} / \overline{\mathrm{W}}$ |  |  |  |  |  |  |  |  |  |
| D2(H) |  |  |  |  |  |  |  |  |  |

## SMBus serial interface (continued)

## reading the SMBus interface, using address pre-phase

1. Send the address $\mathrm{D}_{( }(\mathrm{H})$ and validate the acknowledge from the slave.
2. Send dummy byte as command code and validate the acknowledge from the slave.
3. Send repeated start condition followed by address $\mathrm{D}_{(\mathrm{H})}$ and validate the acknowledge from the slave.
4. The slave returns the number of bytes it is going to send (byte count) and validates the acknowledge from the master.
5. Read back the desired data bytes and validate the acknowledge sent by the master for each data byte.

| Clock Generator Addr (7 bits) | ACK | +8 bits dummy command code | ACK | Repeated Start | Clock Generator Addr (7 bits) | ACK | +8 bit byte count | ACK by master | Data byte 0 | ACK by master | Data byte N | ACK by master |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \mathrm{A}(6: 0) \& \\ \mathrm{R} / \overline{\mathrm{W}} \end{gathered}$ |  |  |  |  | $\begin{gathered} \mathrm{A}(6: 0) \& \\ \mathrm{R} / \overline{\mathrm{W}} \end{gathered}$ |  |  |  |  |  |  |  |
| D2(H) |  |  |  |  | D3(H) |  |  |  |  |  |  |  |

reading the SMBus interface, using direct read

1. Send the address $\mathrm{D} 3_{(H)}$ and validate the acknowledge from the slave.
2. The slave returns the number of bytes it is going to send (byte count) and validates the acknowledge from the master.
3. Read back the desired data bytes and validate the acknowledge sent by the master for each data byte.

| Clock <br> Generator Addr (7 bits) | ACK | +8 bit byte count | ACK by master | Data byte 0 | ACK by master | Data byte N | ACK by master |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A(6:0)\& R/W |  |  |  |  |  |  |  |
| D3(H) |  |  |  |  |  |  |  |

## SMBus configuration command bitmap

Byte 0: Frequency and Spread Spectrum Control Register (see Note 1)

| (H = Enable, $L=$ Disable) |  |
| :---: | :---: |
| PIN AFFECTED <br> (WRITE <br> OPERATION) | SOURCE PIN <br> (READ <br> OPERATION) |
| - | Register value |
| - | Register value |
| - | - |
| - | Register value |
| - | 45 at power up |
|  | 48 at power up |

$\dagger$ PUD = Power-up condition
$\ddagger$ The value of this bit is according to level applied to corresponding device pin at power up.
NOTE 1: Byte0, Bit0 controls the write enable status for the device SMBus. If a 1 is written to Byte0, Bit0, the SMBus registers are write enabled. Once write has been enabled, a new block write protocol must be sent to the device to program the desired register values. Once after power up a 1 is written to Byte0, Bit0, the device functionality is according to the settings of the different registers. E.g., the device function table is according to setting of Bits[1..6] of Byte0 and other functions are according to corresponding SMBus register settings.
If a 0 is written to Byte 0 , Bit0, write is disabled and the device function is according to the previous settings of the last write cycle.

## Byte 1: PCI Clock Control Register

( $\mathrm{H}=$ Enable, L = Disable)

| BIT | TYPE | PUD $\dagger$ | DESCRIPTION | PIN AFFECTED <br> (WRITE OPERATION) | SOURCE PIN <br> (READ OPERATION) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | R/W | H | PCI/LDT1 enable | 8 | Register value |
| 6 | R/W | H | PCI/LDT0 enable | 7 | Register value |
| 5 | R/W | H | PCI5 enable | 22 | Register value |
| 4 | R/W | H | $\mathrm{PCl4}$ enable | 21 | Register value |
| 3 | R/W | H | $\mathrm{PCl3}$ enable | 18 | Register value |
| 2 | R/W | H | $\mathrm{PCl2} \mathrm{enable}$ | 17 | Register value |
| 1 | R/W | H | $\mathrm{PCl1}$ enable | 14 | Register value |
| 0 | R/W | H | PClO enable | 13 | Register value |

[^0]
## SMBus configuration command bitmap (continued)

Byte 2: PCI Clock USB FDC and REF Control Register
( $\mathrm{H}=$ Enable, $\mathrm{L}=$ Disable)

| BIT | TYPE | PUD $\boldsymbol{\text { DESCRIPTION }}$ | PIN AFFECTED <br> (WRITE OPERATION) | SOURCE PIN <br> (READ OPERATION) |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | R/W | H | CPU1 enable $\ddagger$ | 36,37 | Register value |
| 6 | R/W | H | CPU0 enable $\ddagger$ | 40,41 | Register value |
| 5 | R/W | H | REF2 enable | 45 | Register value |
| 4 | R/W | H | REF1 enable | 48 | Register value |
| 3 | R/W | H | REF0 enable | 1 | Register value |
| 2 | R/W | H | FDC (24_48 MHz) enable | 28 | Register value |
| 1 | R/W | H | USB enable | 31 | Register value |
| 0 | R/W | H | PCI/LDT2 enable | 11 | Register value |

$\dagger$ PUD = Power-up condition
$\ddagger$ If a CPU clock is disabled by setting its control bit (bit 6 or bit 7 ) low, both the CPU and $\overline{\mathrm{CPU}}$ outputs for the disabled clock are set low.

## Byte 3: PCI Clock Free Running Control Register (H = Free running, L = controlled by $\overline{\text { PCI_Stop/ } / \overline{\text { LDT_Stop }}) \text { ) }) ~(1) ~}$

| BIT | TYPE | PUD $\dagger$ | DESCRIPTION | PIN AFFECTED <br> (WRITE OPERATION) | SOURCE PIN <br> (READ OPERATION) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | R/W | L | PCI/LDT1 free-running enable§ | 8 | Register value |
| 6 | R/W | L | PCI/LDT0 free-running enable§ | 7 | Register value |
| 5 | $\mathrm{R} / \mathrm{W}$ | L | $\mathrm{PCl5}$ free-running enable§ | 22 | Register value |
| 4 | $\mathrm{R} / \mathrm{W}$ | L | $\mathrm{PCl4}$ free-running enable§ | 21 | Register value |
| 3 | $\mathrm{R} / \mathrm{W}$ | L | $\mathrm{PCl3}$ free-running enable§ | 18 | Register value |
| 2 | R/W | L | $\mathrm{PCl2}$ free-running enable§ | 17 | Register value |
| 1 | R/W | L | $\mathrm{PCl1}$ free-running enable§ | 14 | Register value |
| 0 | R/W | L | $\mathrm{PCl0}$ free-running enable§ | 13 | Register value |

$\dagger$ PUD = Power-up condition
§ The above individual free-running enable/disable controls are intended to allow individual clock outputs to be made free running. A clock output that has its free-running bit enabled (set to H ) is not turned off with the assertion of either $\overline{\text { PCI_Stop }}$ or $\overline{\text { LDT_Stop. If a particular bit is disabled }}$ in Byte1, the Byte1 settings overwrite the Byte3 settings.

## SMBus configuration command bitmap (continued)

Byte 4: Pin Latched/Real Time State Control Register (see Note 2) (H = Enable, L = Disable)

| BIT | TYPE | PUD $\dagger$ | DESCRIPTION | PIN AFFECTED <br> (WRITE OPERATION) | SOURCE PIN <br> (READ OPERATION) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | R/W | H | PCI_F enable | 23 | Register value |
| 6 | R | Externally <br> selected $\ddagger \S$ | SPREAD actual pin state | 44 |  |
| 5 | R | Externally <br> selected $\ddagger$ | $\overline{24 / 48 \_S E L}$ pin power up latched state |  | 28 at power up |
| 4 | R | Externally <br> selected $\ddagger \S$ | $\overline{\text { PCI/LDT_SEL actual pin state }}$ |  |  |
| 3 | R | Externally <br> selected $\ddagger$ | FS2 power-up latched pin state |  | 45 at power up |
| 2 | R | Externally <br> selected $\ddagger$ | FS1 power-up latched pin state |  | 48 at power up |
| 1 | $R$ | Externally <br> selected $\ddagger$ | FSO power-up latched pin state |  | 1 at power up |
| 0 | R/W | L | PCI/LDT2 free-running enableI |  | Register value |

$\dagger$ PUD = Power-up condition
$\ddagger$ The value of this bit is determined by the level applied to the corresponding device pin at power up.
§ If the SMBus is in read mode, and the byte-count byte is being sent, the device input pin is sampled again at the falling edge of SCLK at the same state as the acknowledge state for the byte count that is initiated by SCLK $\downarrow$.
II The above individual free running enable/disable controls are intended to allow individual clock outputs to be made free running. A clock output that has its free-running bit enabled (set to H ) is not turned off with the assertion of either $\overline{\mathrm{PCI}}$ _Stop or $\overline{\mathrm{LDT}}$ _Stop. If a particular bit is disabled in Byte2, the Byte2 settings overwrite the Byte4 settings.
NOTE 2: Byte4 holds the power-up information for pins latched at power up. In the case that an unintentional write has been made to these bits of Byte4, the SMBus write is ignored; the bits always return the power-up latched value during an SMBus read operation.
This does not relate to the bits which hold the actual (current) pin state. Those bits can not be overwritten by software in order to get the hardware setting states back via software.

Byte 5: Vendor Identification Register
( $\mathrm{H}=$ Enable, L = Disable)

| BIT | TYPE | PUDt | DESCRIPTION | PIN AFFECTED <br> (WRITE OPERATION) | SOURCE PIN <br> (READ OPERATION) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | R | H | Manufacturer ID (MSB) | - | Returns H |
| 6 | R | H | Manufacturer ID | - | Returns H |
| 5 | R | H | Manufacturer ID, TI is shown for vendor ID $=111$ | - | Returns H |
| 4 | R | L | Device revision ID (MSB) | - | Returns L |
| 3 | R | L | Device revision ID | - | Returns L |
| 2 | R | L | Device revision ID | - | Returns L |
| 1 | R | L | Device revision ID | Returns L |  |
| 0 | R | H | Device revision ID, device revision: 00001 | - | Returns H |

$\dagger$ PUD = Power-up condition

## SMBus configuration command bitmap (continued)

Byte 6: Byte Count Control Register
( $\mathrm{H}=$ Enable, L = Disable)

| BIT | TYPE | PUD $\dagger$ | DESCRIPTION | PIN AFFECTED <br> (WRITE OPERATION) | SOURCE PIN <br> (READ OPERATION) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | R/W | L | Byte count bit, MSB | - | Register value |
| 6 | R/W | L | Byte count bit | - | Register value |
| 5 | R/W | L | Byte count bit | - | Register value |
| 4 | R/W | L | Byte count bit | - | Register value |
| 3 | R/W | L | Byte count bit | - | Register value |
| 2 | R/W | H | Byte count bit | - | Register value |
| 1 | R/W | H | Byte count bit | - | Register value |
| 0 | R/W | H | Byte count bit, LSB | - | Register value |

$\dagger$ PUD = Power-up condition
Byte 7: Vendor Specific Register (reserved) (H = Enable, L = Disable)

| BIT | TYPE | PUDt | DESCRIPTION | PIN AFFECTED <br> (WRITE OPERATION) | SOURCE PIN <br> (READ OPERATION) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | $\mathrm{R} / \mathrm{W}$ | L | Must be set to L during the byte write | - | Register value |
| 6 | $\mathrm{R} / \mathrm{W}$ | L | Must be set to L during the byte write | - | Register value |
| 5 | $\mathrm{R} / \mathrm{W}$ | L | Must be set to L during the byte write | Register value |  |
| 4 | $\mathrm{R} / \mathrm{W}$ | L | Must be set to L during the byte write | - | Register value |
| 3 | $\mathrm{R} / \mathrm{W}$ | L | Must be set to L during the byte write | - | Register value |
| 2 | $\mathrm{R} / \mathrm{W}$ | L | Must be set to L during the byte write | - | Register value |
| 1 | R | L | Must be set to L during the byte write | - | Register value |
| 0 | R | L | Must be set to L during the byte write | - | Register value |

†PUD = Power-up condition

## SMBus configuration command bitmap (continued)

Byte 8: Vendor Specific Register (reserved)
( $\mathrm{H}=$ Enable, $\mathrm{L}=$ Disable)

| BIT | TYPE | PUD $\dagger$ | DESCRIPTION | PIN AFFECTED (WRITE OPERATION) | SOURCE PIN (READ OPERATION) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | R/W | L | Trigger single pulse at the L-to-H transition of this bit after an SMBus write cycle completes. This bit must be written back to $L$ in order to trigger a following pulse with a new L-to-H transition at the completion of a write protocol. | CPU, $\overline{\mathrm{CPU}}$ | Register value |
| 6 | R/W | L | Single-pulse ARM bit $\mathrm{H}=$ enable, $\mathrm{L}=$ disable single-pulse feature | - | Register value |
| 5 | R/W | L | Must set to L during the byte write | - | Register value |
| 4 | R/W | L | Must set to L during the byte write | - | Register value |
| 3 | R/W | L | Must set to L during the byte write | - | Register value |
| 2 | R/W | L | Must set to L during the byte write | - | Register value |
| 1 | R/W | L | Must set to L during the byte write | - | Register value |
| 0 | R/W | L | Must set to L during the byte write | - | Register value |

$\dagger$ PUD = Power-up condition
Single-pulse initialization

1. Device is in normal operating mode (frequencies selected by FS[4:0] as usual).
2. Put device into SMBus mode (set write enable bit according to specification).
3. Put device into required operating mode via the SMBus.
4. Set Byte8/Bit6 to H. Byte8 is a TI control byte, Bit6 is the ARM bit.
a. The device continues running as in the normal operating mode, but the CPUx/ $\overline{\mathrm{CPUx}}$ outputs are pulled to low/high, respectively; i.e., the clock is low.
b. All other clocks (PCI, LDT66, USB, 48-MHz, REFCLOCK) continue running as long as they are not disabled by the SMBus or other means.
5. Set Byte8/Bit7 to H. Byte8/Bit 7 is the SHOOT bit.
a. The device recognizes a rising edge on this bit and sends a single high pulse on CPUx. The $\overline{\mathrm{CPUx}}$ output is complementary (low). The pulse duration depends on frequency settings for the CPU-BUS (half of the period).
b. CPU1 or $\overline{\mathrm{CPUO}}$ can still be enabled/disabled via the SMBus as usual.
6. Set Byte8/Bit7 back to $L$ for the next shot.
a. Because the device only detects $\mathrm{L} \rightarrow \mathrm{H}$ transitions, this bit must be reset to L .
7. Now the device is ready for the next pulse (write H to Byte8/Bit7).
8. When setting the ARM bit to $L$, the single-shot feature is disabled and the device runs as usual.

## spread spectrum clock (SSC) implementation for CDC960

Simultaneously switching at a fixed frequency generates a significant power peak at the selected frequency, which in turn causes an EMI disturbance to the environment. The purpose of the internal frequency modulation of the CPU-PLL is to distribute the energy to many different frequencies, thus reducing the power peak.
A typical characteristic for a single-frequency spectrum and a modulated-frequency spectrum is shown in Figure 4.


Figure 4. Frequency Power Spectrum With and Without the Use of SSC
The modulated spectrum has its distribution to the left side of the single-frequency spectrum, which indicates a down-spread modulation.

The peak reduction depends on the modulation scheme and modulation profile. System performance and timing requirements are the limiting factors for actual design implementations. The implementation is driven to keep the average clock frequency close to its upper specification limit. The modulation amount is set to $-0.5 \%$.

In order to allow a downstream PLL to follow the frequency modulated signal, the bandwidth of the modulation signal is limited in order to minimize SSC-induced tracking skew jitter.

## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE

SCAS675 - APRIL 2002

## absolute maximum ratings over operating free-air temperature (unless otherwise noted) $\dagger$



Voltage range applied to any output in the high-impedance state or power-off state,
$V_{0}$ (see Note 3)
-0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$




IOK ( $\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{DD}}$ ) .............................................................. 50 mA
Package thermal impedance, $\theta_{\mathrm{JA}}$ (see Note 4) ..................................................... 95 $95^{\circ} \mathrm{C} / \mathrm{W}$
Maximum power dissipation at $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$ (in still air) (see Note 5) .................................... 1.0 W


Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16 \mathrm{inch}$ ) from case for 10 seconds ................................. $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 3. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
4. The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51, except for the through-hole packages, which use a trace length of zero. The absolute maximum power dissipation allowed at $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$ (in still air) is 1.0 W .
5. The maximum package power dissipation is calculated using a junction temperature of $150^{\circ} \mathrm{C}$ and a board trace length of 750 mils. For more information, refer to the Package Thermal Considerations application note in the ABT Advanced BiCMOS Technology Data Book, literature number SCBD002.

DISSIPATION RATING TABLE
$\left.\begin{array}{|cccc|}\hline \text { PACKAGE } & \begin{array}{c}\mathbf{T}_{\mathbf{A}} \leq 25^{\circ} \mathbf{C} \\ \text { POWER RATING }\end{array} & \begin{array}{c}\text { OPERATING FACTOR } \ddagger \\ \text { ABOVE TA }\end{array} & \begin{array}{c}\mathbf{T}_{\mathbf{A}}=5^{\circ} \mathbf{C}\end{array} \\ \text { POWER RATING } \\ \text { POWA }\end{array}\right]$
$\ddagger$ This is the inverse of the traditional junction-to-case thermal resistance ( $R_{\theta J A}$ ) and uses a board-mounted device at $95^{\circ} \mathrm{C} / \mathrm{W}$.
recommended operating conditions (see Notes 4 and 5)

$\dagger$ All typical values are measured at their respective nominal $V_{D D}$.
$\ddagger$ Reference frequency is a test clock driven on the XIN input during the device test mode and normal mode. In test mode, XIN can be driven externally up to $\mathrm{f}(\mathrm{XIN})=0 \mathrm{MHz}$ to 200 MHz . If XIN is driven externally, XOUT is floating.
§ This is a fundamental crystal with $\mathrm{f}_{\mathrm{O}}=14.31818 \mathrm{MHz}$ and 18 pF load in a parallel resonance application (Pierce-type oscillator)
IT This conforms to SMBus Specification, Version 1.1.
NOTES: 4. The package thermal impedance is calculated in accordance with EIA/JEDEC Std JESD51, except for the through-hole packages, which use a trace length of zero. The absolute maximum power dissipation allowed at $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$ (in still air) is 1.0 W .
5. The maximum package power dissipation is calculated using a junction temperature of $150^{\circ} \mathrm{C}$ and a board trace length of 750 mils. For more information, refer to the Package Thermal Considerations application note in the ABT Advanced BICMOS Technology Data Book, literature number SCBD002.
6. The CMOS-level inputs fall within these limits: $\mathrm{V}_{\mathrm{IH}} \min =0.7 \times \mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{IL}} \max =0.3 \times \mathrm{V}_{\mathrm{DD}}$.

## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE

SCAS675-APRIL 2002
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP $\dagger$ | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{I}_{\mathrm{I}}=-18 \mathrm{~mA}$ |  | -0.7 | -1.2 | V |
| ${ }_{\text {IH }}$ | High-level input current | XIN | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{I}}=2.0$ |  | 2.5 |  | $\mu \mathrm{A}$ |
|  |  | $\overline{\text { PCI/LDT_SEL, }} \overline{\text { PCI_Stop, }}$ LDT_Stop, SPREAD | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $V_{I}=V_{D D}$ |  |  | 5 |  |
|  |  | FS0, FS1, FS2, 24/48_SEL | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 5 |  |
|  |  | SDATA, SCLK | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 5 |  |
| $1_{1 L}{ }^{\ddagger}$ | Low-level input current | XIN | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{1}=$ GND |  | -1.5 |  | mA |
|  |  | $\begin{aligned} & \overline{\text { PCI/LDT_SEL, }} \overline{\text { PCI_Stop }}, \\ & \overline{\text { LDT_Stop, SPREAD }} \end{aligned}$ | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{I}}=\mathrm{GND}$ |  |  | -50 | $\mu \mathrm{A}$ |
|  |  | FS0, FS1, FS2, 24/48_SEL | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{l}}=$ GND |  |  | -50 |  |
|  |  | SDATA, SCLK | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{1}=$ GND |  |  | -50 |  |
| loz | High-impedance-state output current |  | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{DD}}$ or GND |  |  | $\pm 5$ | $\mu \mathrm{A}$ |
| loz | High-impedance-state output current, SDATA |  | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{DD}}$ |  |  | 5 | $\mu \mathrm{A}$ |
| IDD | Static supply current | All outputs open, | All outputs = low TEST MODE, | high, $V_{D D}=3.465 \mathrm{~V}$ |  |  | 4.5 | mA |
| IDD | Dynamic supply current | $\begin{aligned} & \text { SSC = ON/OFF, } \\ & \mathrm{C}_{\mathrm{L}}=\mathrm{MAX}, \\ & \mathrm{LDT}=66 \mathrm{MHz}, \end{aligned}$ <br> CPU outputs: TEST LOAD <br> All others loaded with corresponding load capacitance only. | $\mathrm{CPU}=166 \mathrm{MHz}$, | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$ |  |  | 180 | mA |
|  |  |  | $\mathrm{CPU}=200 \mathrm{MHz}$, | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$ |  |  | 185 |  |
|  |  | All outputs disabled (LOW) | $\begin{aligned} & \mathrm{CPU}=166 \mathrm{MHz} / 200 \mathrm{MHz}, \\ & \mathrm{~V} \mathrm{DD}=3.465 \mathrm{~V} \\ & \hline \end{aligned}$ |  |  | 45 | 55 |  |
| IDD(Z) | High-impedancestate supply current | All outputs open, and outputs are in 3-state | $\mathrm{CPU}=200 \mathrm{MHz}$, | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$ |  | 38 | 50 | mA |
| $\mathrm{Cl}_{1}$ | Input capacitance to GND |  | $V_{D D}=3.3 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {DD }}$ or GND |  | 2.3 | 2.7 | pF |
| XIN, XOUT |  |  | $\mathrm{V}_{\mathrm{I}}=1.5 \mathrm{~V}$ | 27 | 29 | 31 | pF |  |
| CXTAL | Cryatal terminal capacitance (see Note 7) |  |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \quad \mathrm{~V}^{\prime}=1.5 \mathrm{~V}$ |  |  | 15 |  | pF |

$\dagger$ All typical values are measured at their respective nominal $\mathrm{V}_{\mathrm{DD}}$.
$\ddagger_{I_{L}}$ is caused by internal pullup resistors.
NOTE 7: This is the corresponding electrical capacitive load for the crystal in this oscillator application (Pierce-type oscillator). Parasitic pin-to-pin capacitance $=2 \mathrm{pF}$.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued)

CPU (200/166/133/100 MHz)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP† | MAX | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\mathrm{V}_{\text {DD }}=\mathrm{MIN}$ to MAX | $\mathrm{IOH}=-1 \mathrm{~mA}$ | VDD-0.1 |  |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{IOH}=-18 \mathrm{~mA}$ | 2.3 |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}$ to MAX | $\mathrm{I} \mathrm{OL}=1 \mathrm{~mA}$ |  |  | 0.05 | V |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{l}_{\mathrm{OL}}=18 \mathrm{~mA}$ |  |  | 0.6 |  |
| ${ }^{\mathrm{I} O H}$ | High-level output current |  | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.0 \mathrm{~V}$ |  | -43 |  | mA |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.65 \mathrm{~V}$ | -27 | -43 | -56 |  |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.735 \mathrm{~V}$ |  | -14 |  |  |
| ${ }^{\text {IOL}}$ | Low-level output current |  | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.8 \mathrm{~V}$ |  | 32 |  | mA |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.55 \mathrm{~V}$ | 29 | 41 | 52 |  |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ |  | 17 |  |  |
| $\mathrm{C}_{\mathrm{O}}$ | Output capacitance |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\text {DD }}$ or GND |  | 2.7 | 3.0 | pF |
| ZO | Output impedance | High state | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}_{\mathrm{DD}}$, | $\mathrm{Z}_{\mathrm{O}}=\mathrm{V}_{\mathrm{O}} / \mathrm{l} \mathrm{OH}$ | 25 | 40 | 55 | $\Omega$ |
|  |  | Low state | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}_{\mathrm{DD}}$, | $\mathrm{Z}_{\mathrm{O}}=\mathrm{V}_{\mathrm{O}} / \mathrm{lOL}$ | 25 | 40 | 55 |  |

$\dagger$ All typical values are measured at their nominal $V_{D D}$ values.
REF (14.318 MHz)

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP† | MAX | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH | High-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}$ to MAX, | $\mathrm{I}^{\mathrm{OH}}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{DD}}-0.1$ |  |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{IOH}=-12 \mathrm{~mA}$ | 2.5 |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}$ to MAX, | $\mathrm{l} \mathrm{OL}=1 \mathrm{~mA}$ |  |  | 0.1 | V |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{I} \mathrm{OL}=9 \mathrm{~mA}$ |  |  | 0.4 |  |
| IOH | High-level output current |  | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.0 \mathrm{~V}$ |  | -46 |  | mA |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.65 \mathrm{~V}$ | -29 | -47 | -61 |  |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.735 \mathrm{~V}$ |  | -15 |  |  |
| ${ }^{\text {IOL}}$ | Low-level output current |  | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.8 \mathrm{~V}$ |  | 33 |  | mA |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.65 \mathrm{~V}$ | 30 | 42 | 52 |  |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ |  | 17 |  |  |
| $\mathrm{CO}_{0}$ | Output capacitance |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\text {DD }}$ or GND |  | 3.2 | 3.7 | pF |
| $\mathrm{Z}_{0}$ | Output impedance | High state | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}_{\mathrm{DD}}$, | $\mathrm{Z}_{\mathrm{O}}=\mathrm{V}_{\mathrm{O}} / \mathrm{l} \mathrm{OH}$ | 22 | 35 | 52 | $\Omega$ |
|  |  | Low state | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ D , | $\mathrm{ZO}=\mathrm{V}_{\mathrm{O}} / \mathrm{lOL}$ | 22 | 35 | 52 |  |

$\dagger$ All typical values are measured at their nominal $V_{\text {DD }}$.

## CDC960

## 200-MHz CLOCK SYNTHESIZER/DRIVER

## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE

SCAS675-APRIL 2002
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued)

## USB ( 48 MHz ), FDC ( 24 MHz or 48 MHz )

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP $\dagger$ | MAX | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\mathrm{V}_{\mathrm{DL}}=\mathrm{MIN}$ to MAX | $\mathrm{IOH}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{DD}}-0.1$ |  |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{I} \mathrm{OH}=-16 \mathrm{~mA}$ | 2.4 |  |  |  |
| VOL | Low-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=$ MIN to MAX | $\mathrm{OL}=1 \mathrm{~mA}$ |  |  | 0.1 | V |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{IOL}=9 \mathrm{~mA}$ |  |  | 0.4 |  |
| IOH | High-level output current |  | $V_{D D}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.0 \mathrm{~V}$ |  | -46 |  | mA |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.65 \mathrm{~V}$ | -29 | -47 | -61 |  |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.735 \mathrm{~V}$ |  | -15 |  |  |
| ${ }^{\text {IOL }}$ | Low-level output current |  | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.8 \mathrm{~V}$ |  | 33 |  | mA |
|  |  |  | $\mathrm{V}_{\text {DD }}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.65 \mathrm{~V}$ | 30 | 42 | 52 |  |
|  |  |  | $V_{D D}=3.135 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ |  | 17 |  |  |
| $\mathrm{CO}_{\mathrm{O}}$ | Output capacitance |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\text {DD }}$ or GND |  | 3.2 | 3.7 | pF |
| $\mathrm{Z}_{0}$ | Output impedance | High state | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}_{\mathrm{DD}}$, | $\mathrm{Z}_{\mathrm{O}}=\mathrm{V}_{\mathrm{O}} / \mathrm{lOH}$ | 22 | 35 | 52 | $\Omega$ |
|  |  | Low state | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}_{\mathrm{DD}}$, | $\mathrm{Z}_{\mathrm{O}}=\mathrm{V}_{\mathrm{O}} / \mathrm{l} \mathrm{OL}$ | 22 | 35 | 52 |  |

$\dagger$ All typical values are measured at their nominal $\mathrm{V}_{\mathrm{DD}}$.
PCI, PCI_F ( 33 MHz ) and LDT ( 33 MHz or 66 MHz )

| PARAMETER |  |  | TEST CONDITIONS |  | MIN | TYP† | MAX | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH | High-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}$ to MAX | $\mathrm{IOH}=-1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{DD}}-0.1$ |  |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{IOH}=-12 \mathrm{~mA}$ | 2.4 |  |  |  |
| VOL | Low-level output voltage |  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}$ to MAX | $\mathrm{OL}=1 \mathrm{~mA}$ |  |  | 0.1 | V |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{IOL}=9 \mathrm{~mA}$ |  |  | 0.4 |  |
| IOH | High-level output current |  | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2 . \mathrm{V}$ |  | -71 |  | mA |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.65 \mathrm{~V}$ | -40 | -71 | -97 |  |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=2.735 \mathrm{~V}$ |  | -23 |  |  |
| ${ }^{\text {IOL}}$ | Low-level output current |  | $V_{D D}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.8 \mathrm{~V}$ |  | 38 |  | mA |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.65 \mathrm{~V}$ | 37 | 71 | 100 |  |
|  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ |  | 19 |  |  |
|  | Output capacitance |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\text {DD }}$ or GND |  | 3.2 | 3.7 | pF |
| ZO | Output impedance | High state | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}_{\mathrm{DD}}$, | $\mathrm{Z}_{\mathrm{O}}=\mathrm{V}_{\mathrm{O}} / \mathrm{lOH}$ | 12 | 25 | 37 | $\Omega$ |
|  |  | Low state | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}_{\mathrm{DD}}$, | $\mathrm{Z}_{\mathrm{O}}=\mathrm{V}_{\mathrm{O}} / \mathrm{lOL}$ | 22 | 25 | 37 |  |

$\dagger$ All typical values are measured at their nominal $\mathrm{V}_{\mathrm{DD}}$.
SDATA

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP $\dagger$ | MAX | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage, SDATA | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}$ to M | $\mathrm{lOL}=4 \mathrm{~mA}$ |  |  | 0.2 | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{l} \mathrm{OL}=6 \mathrm{~mA}$ |  |  | 0.4 |  |
| IOL | Low-level output current, SDATA | $\mathrm{V}_{\mathrm{DD}}=3.465 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.8 \mathrm{~V}$ | 35 |  |  | mA |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.65 \mathrm{~V}$ | 33 | 46 | 57 |  |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ |  | 19 |  |  |
| $\mathrm{Z}_{0}$ | Output impedance, low state | $0.5 \mathrm{~V}_{\mathrm{DD}}$, | $\mathrm{Z}_{\mathrm{O}}=\mathrm{V}_{\mathrm{O}} / \mathrm{lOL}$ | 25 | 36 | 47 | $\Omega$ |
| $\mathrm{C}_{\text {I/O }}$ | Input/output capacitance, SDATA | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\text {DD }}$ or GND |  | 4.5 | 5.1 | pF |

$\dagger$ All typical values are measured at their nominal $V_{\text {DD }}$.
switching characteristics, $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}$ to $\mathrm{MAX}, \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

|  | PARAMETER | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {v }}$ (over) $/ \mathrm{v}$ (under) | Overshoot/undershoot | All clocks |  |  | $\pm 0.7$ |  |
| $\mathrm{t}_{\text {su }}$ (disable) | $\overline{\text { PCI_Stop }} \downarrow$ or $\overline{\text { LDT_Stop }} \downarrow$ to PCI_F $\uparrow$ | $\begin{array}{\|l} \mathrm{f}(\mathrm{PCI} / \mathrm{LDT})=33 / 66 \mathrm{MHz} \text { to disable } \\ \mathrm{PCI} / \mathrm{LDT} \text { in next cycle (PCI/LDT = low) } \end{array}$ | 10 |  |  | ns |
| $\mathrm{th}^{\text {(disable) }}$ | $\overline{\text { PCI_Stop }} \downarrow$ or $\overline{\text { LDT_Stop }} \downarrow$ to PCI_F $\uparrow$ | ${ }^{\mathrm{f}}$ (PCI/LDT) $=33 / 66 \mathrm{MHz}$ to disable PCI/LDT in next cycle (PCI/LDT = low) | 0 |  |  | ns |
| $\mathrm{t}_{\text {su(enable) }}$ |  | $\mathrm{f}(\mathrm{PCI} / \mathrm{LDT})=33 / 66 \mathrm{MHz}$ to enable PCI/LDT in next cycle (PCI/LDT = high) | 10 |  |  | ns |
| th(enable) |  | $\begin{aligned} & \mathrm{f}(\mathrm{PCI/LDT})=33 / 66 \mathrm{MHz} \text { to enable PCI/LDT } \\ & \text { in next cycle (PCI/LDT = high) } \end{aligned}$ | 0 |  |  | ns |
| SSC(midx) | SSC spread amount | $\mathrm{f}(\mathrm{CPU})=100 \mathrm{MHz}$ to 200 MHz |  | -0.5 |  | \% |
| ${ }^{\mathrm{f}}$ (mod) | SSC modulation frequency | $\mathrm{f}(\mathrm{CPU})=100 \mathrm{MHz}$ to 200 MHz |  | 31.4 |  | kHz |
| $\mathrm{t}_{\text {stab }}$ | Stabilization time $\dagger$ | FS0, FS1, FS2 or SMBus update |  | 0.03 | 3 | ms |
|  |  | After power up |  | 0.13 | 3 |  |

$\dagger$ Stabilization time is the time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. In order for phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at XIN. Until phase lock is obtained, the specifications for propagation delay and skew parameters given in the switching characteristics tables are not applicable. Stabilization time is defined as the time from when $V_{D D}$ achieves its nominal operating level until the output frequency is stable and operating within specification.

## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE <br> SCAS675 - APRIL 2002

switching characteristics, $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$ to $3.465 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
CPU, $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=$ Test Load

| PARAMETER |  | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ |  | TO (OUTPUT) | TEST CONDITIONS | MIN | TYP† | MAX | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpd1 | Propagation delay time | XIN |  | CPUx | $\mathrm{f}(\mathrm{XIN}) \geq 1 \mathrm{MHz}$, TEST MODE | 3.5 |  | 15 | ns |
| $t_{\text {pd2 }}$ | Propagation delay time | SCLK $\uparrow$ |  | CPUx | Test mode | 18 |  |  | ns |
| $t_{c} \quad$ CPU clock period $\dagger$ |  |  |  |  | $\left.{ }^{\mathrm{f}} \mathrm{CPU}\right)=100 \mathrm{MHz}$ | 10.0 |  | 10.1 |  |
|  |  |  |  |  | ${ }^{\prime}(\mathrm{CPU})=133 \mathrm{MHz}$ | 7.5 |  | 7.60 |  |
|  |  |  |  |  | $\left.{ }^{\mathrm{f}} \mathrm{CPU}\right)=166 \mathrm{MHz}$ | 6.0 |  | 6.08 | ns |
|  |  |  |  |  | $\left.\mathrm{f}^{\prime} \mathrm{CPU}\right)=200 \mathrm{MHz}$ | 5.0 |  | 5.1 |  |
| tijit(cc) | Cycle to cycle jitter | Synthesizer mode |  |  | $\mathrm{f}_{(\mathrm{CPU})}=100$ to 200 MHz |  |  | 160 | ps |
| odc | Duty cycle |  |  |  | $\mathrm{f}(\mathrm{CPU})=100$ to 200 MHz | 47 |  | 53 | \% |
| tijitacc) | Accumulated jitter, SSC = ON, see Note 8 |  |  |  | $\mathrm{f}(\mathrm{CPU})=100$ to 200 MHz | -150 |  | 150 | ps |
| tsk(b) | CPU bank skew $\uparrow$ edges | CPUx |  | CPUx | $\mathrm{f}_{(\mathrm{CPU})}=100$ to 200 MHz |  |  | 70 | ps |
| tsk(ow) | CPU x-point to $\uparrow$ edges Output skew window time independent (3.3 V) | $\begin{gathered} \uparrow \mathrm{CPU} \\ 200 \mathrm{MHz} \end{gathered}$ | CPUx | PCIx | $\mathrm{f}(\mathrm{PCI})=33.3 \mathrm{MHz}$ |  |  | 500 | ps |
|  |  |  | CPUx | LDTx | $f($ LDT $)=66.7 \mathrm{MHz}$ |  |  | 500 |  |
|  | CPU x-point to $\uparrow$ edges Output skew window time variant skew | $\begin{gathered} \uparrow \mathrm{CPU} \\ 200 \mathrm{MHz} \end{gathered}$ | CPUx | PCIx | $f(\mathrm{PCI})=33.3 \mathrm{MHz}$ |  |  | 200 |  |
|  |  |  | CPUx | LDTx | ${ }^{\prime}($ LDT $)=66.7 \mathrm{MHz}$ |  |  | 200 |  |
| $\mathrm{tr}_{r}$ | Rise time | Test load at the ac coupling node including CPU load. |  |  | $\mathrm{V}_{\text {ref }}=0 \mathrm{~V} \pm 400 \mathrm{mV}$ differential measured | $\begin{array}{r} 100 \\ 2.5 \end{array}$ |  | $\begin{gathered} 300 \\ 8.0 \end{gathered}$ | ps V/ns |
| $\mathrm{tf}^{\text {f }}$ | Fall time |  |  |  | $\begin{array}{r} 100 \\ 2.5 \end{array}$ |  | $\begin{array}{r} 300 \\ 8.0 \end{array}$ | $\begin{gathered} \mathrm{ps} \\ \mathrm{~V} / \mathrm{ns} \end{gathered}$ |  |
| $v_{r}$ | Edge rate rising edge (maintained during total transition) | Test load at the ac coupling node including CPU load. |  |  |  | $\mathrm{V}_{\mathrm{ref}}=0 \mathrm{~V} \pm 400 \mathrm{mV}$ differential measured | 2.0 |  | 8.0 | V/ns |
| $\mathrm{vf}_{\mathrm{f}}$ | Edge rate falling edge (maintained during total transition) | Test load at ac coupling node |  |  |  | 2.0 |  | 8.0 | V/ns |

$\dagger$ All typical values are measured at their nominal $V_{D D}$ values.
NOTE 8: Accumulated jitter is the sum of individual consecutive cycle-to-cycle jitter reads added for a at least $32 \mu s$ (one SSC modulation period). The limit corresponds to the w/c cumulative shortest and longest jitter number found during evaluation time.

CPU $C_{L}=10 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=$ Test Load (see Note 9) (continued)

$\dagger$ The average over any $1-\mu \mathrm{s}$ period of time is greater than the minimum specified period
NOTES: 9. This specification does not include variations caused by K8 input resistor network or K8 VDD voltage variations. The common mode voltage is calculated as: $\left(\mathrm{VOH}^{2}+\mathrm{V} \mathrm{OL}\right) / 2$. See the measurement information section for details.
10. This applies also to $\overline{\mathrm{CPU}}$ outputs.

## CDC960

200-MHz CLOCK SYNTHESIZER/DRIVER

## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE

SCAS675 - APRIL 2002
switching characteristics, $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$ to $3.465 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ (continued)
USB, FDC ( 48 MHz ) and FDC ( 24 MHz ), $\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}$, (USB) $\mathrm{R}_{\mathrm{L}}=500 \Omega$

|  | PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpd1 | Propagation delay time | XIN | USB/FDC | $\mathrm{f}(\mathrm{XIN}) \geq 1 \mathrm{MHz}$, TEST MODE | 2 |  | 15 | ns |
| tpd2 | Propagation delay time | SCLK $\uparrow$ | USB/FDC | TEST MODE |  | 18 |  | ns |
| $\mathrm{t}_{\mathrm{c}}$ | USB/FDC (48 MHz) clock period $\ddagger$ |  |  | f (USB/FDC) $=48 \mathrm{MHz}$ | 20.8 |  | 20.84 | ns |
|  | FDC ( 24 MHz ) clock period $\ddagger$ |  |  | $\left.\mathrm{f}_{( } \mathrm{FDC}\right)=24 \mathrm{MHz}$ | 41.6 |  | 41.68 |  |
| $\mathrm{t}_{\mathrm{jit}}(\mathrm{cc}$ ) | Cycle to cycle jitter FDC ( 48 MHz ) or FDC ( 24 MHz ) |  |  | $\left.\mathrm{f}_{( } \mathrm{CPU}\right)=100$ to 200 MHz |  |  | 200 | ps |
|  | Cycle to cycle jitter USB ( 48 MHz ), FDC= 24 or 48 MHz |  |  | $f(\mathrm{CPU})=100$ to 200 MHz |  |  | 180 |  |
| tiji(acc) | Accumulated jitter USB ( 48 MHz ), FDC=24 or 48 MHz |  |  | $\mathrm{f}_{(\mathrm{CPU})}=100$ to 200 MHz | -160 |  | 160 | ps |
| odc | Duty cycle USB/FDC |  |  | $\mathrm{f}(\mathrm{USB} / \mathrm{FDC})=48 \mathrm{MHz}$ | 45 |  | 55 | \% |
|  | Duty cycle FDC |  |  | $\mathrm{f}(\mathrm{FDC})=24 \mathrm{MHz}$ | 45 |  | 55 |  |
| $\mathrm{t}_{\text {sk }}$ (ow) | USB to FDC skew $\uparrow$ edges time-independent and time-variant skew combined | USB | FDC | $\mathrm{f}($ USB/FDC) $=48 \mathrm{MHz}$ |  |  | 500 | ps |
|  |  |  |  | $\left.\mathrm{f}_{(\text {USB/FDC }}\right)=48 / 24 \mathrm{MHz}$ |  |  | 500 |  |
| $\mathrm{t}_{\text {sk }}(\mathrm{p})$ | USB/FDC pulse skew | USB/FDC | USB/FDC | $\mathrm{f}($ USB/FDC) $=48 \mathrm{MHz}$ | 2 |  | 6.5 | ns |
|  | FDC pulse skew | FDC | FDC | $\mathrm{f}(\mathrm{FDC})=24 \mathrm{MHz}$ | 2 |  | 6.5 |  |
| ${ }^{\text {t }} \mathrm{w}$ (H) | Pulse duration, high |  |  | f (USB/FDC) $=48 \mathrm{MHz}$ | 7.5 |  |  | ns |
|  |  |  |  | $\mathrm{f}(\mathrm{FDC})=24 \mathrm{MHz}$ | 18 |  |  |  |
| ${ }^{\text {t }}$ w(L) | Pulse duration, low |  |  | $\mathrm{f}($ USB $/$ FDC $)=48 \mathrm{MHz}$ | 11.5 |  |  | ns |
|  |  |  |  | $f($ FDC $)=24 \mathrm{MHz}$ | 22 |  |  |  |
| $\mathrm{tr}_{\mathrm{r}}$ | Rise time |  | USB | $V_{\text {ref }}=20 \%$ to $80 \%$ of $\mathrm{V}_{\mathrm{O}}$ | $\begin{array}{r} 1.1 \\ 2 \end{array}$ |  | 2.5 | ns V/ns |
|  |  |  | FDC |  |  |  | 0.7 |  |
| $t_{f}$ | Fall time |  | USB | $V_{\text {ref }}=20 \%$ to $80 \%$ of $\mathrm{V}_{\mathrm{O}}$ | $\begin{array}{r} 1.1 \\ 2 \end{array}$ |  | 2.5 | $\mathrm{ns}$ |
|  |  |  | FDC |  |  |  | 0.7 |  |
| $v_{r}$ | Edge rate, rising edge (maintained during total transition) |  | USB | $V_{\text {ref }}=20 \%$ to $60 \%$ of $V_{\text {DD }}$ | 0.25 |  | 1.1 | V/ns |
|  |  |  | FDC |  |  |  |  |  |
| Vf | Edge rate falling edge (maintained during total transition) |  | USB | $V_{\text {ref }}=20 \%$ to $60 \%$ of VDD | 0.25 |  | 1.1 | V/ns |
|  |  |  | FDC |  |  |  |  |  |

$\dagger$ All typical values are measured at their nominal $\mathrm{V}_{\mathrm{DD}}$ values.
$\ddagger$ The average over any $1-\mu \mathrm{s}$ period of time is greater than the minimum specified period
switching characteristics, $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$ to $3.465 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ (continued)
PCI, LDT ( 33 MHz ), PCI_F and LDT ( 66 MHz ), $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$

|  | PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | MIN | TYPt MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpd1 | Propagation delay time | XIN | PCIx,LDT | $\mathrm{f}(\mathrm{XIN}) \geq 1 \mathrm{MHz}$, Test mode | 2.0 | 15 | ns |
| tpd2 | Propagation delay time | SCLK $\uparrow$ | PCIx, LDT | Test mode |  | 18 | ns |
| $\mathrm{t}_{\mathrm{c}}$ | PCI clock period $\dagger$ |  |  | $\mathrm{f}(\mathrm{PCI})=33.3 \mathrm{MHz}$ | 29.95 | 30.3 | ns |
|  |  |  |  | $\mathrm{f}(\mathrm{LDT})=66.7 \mathrm{MHz}$ | 14.95 | 15.15 |  |
| $\mathrm{t}_{\mathrm{jit}}(\mathrm{cc}$ ) | Cycle-to-cycle jitter PCI/LDT ( 33 MHz ), LDT ( 33 MHz ) |  |  | $f(C P U)=100$ to 200 MHz |  | 170 | ps |
|  | Cycle-to-cycle jitter LDT ( 66 MHz ), PCI ( 33 MHz ) |  |  |  |  | 290 |  |
| tiji(acc) | Accumulated jitter PCI/LDT ( 33 MHz ), LDT ( 66 MHz ) |  |  | $\mathrm{f}(\mathrm{CPU})=100$ to 200 MHz | -300 | 300 | ps |
| odc | Duty cycle PCI (33 MHz) |  |  | $\mathrm{f}(\mathrm{PCI})=33.3 \mathrm{MHz}$ | 45 | 55 | \% |
| $\mathrm{t}_{\mathrm{dc}}$ | Duty cycle LDT (66MHz) |  |  | $\mathrm{f}(\mathrm{LDT})=66.7 \mathrm{MHz}$ | 45 | 55 | \% |
| $\mathrm{t}_{\text {sk }}(\mathrm{b})$ | PCI bank skew $\uparrow$ edges time-independent (3.3 V) | PCIx | PCIx | $\mathrm{f}(\mathrm{PCI})=33.3 \mathrm{MHz}$ |  | 500 | ps |
|  | PCI bank skew $\uparrow$ edges time-variant skew |  |  |  |  | 200 |  |
| $\mathrm{t}_{\text {sk }}$ (ow) | $\uparrow$ edges to CPU x-point time-independent (3.3 V) | PCIn | CPUx | $\mathrm{f}(\mathrm{PCI})=33.3 \mathrm{MHz}$ |  | 500 | ps |
|  | $\uparrow$ edges to CPU x-point time-variant skew |  |  |  |  | 200 |  |
| ${ }^{\text {tsk }}$ (b) | LDT bank skew $\uparrow$ edges time-independent (3.3 V) | LDTx | LDTx | $f($ LDT $)=66.7 \mathrm{MHz}$ |  | 500 | ps |
|  | LDT bank skew $\uparrow$ edges time-variant skew |  |  |  |  | 200 |  |
| $\mathrm{t}_{\text {sk( }}$ (ow) | $\uparrow$ edges to CPU x-point time-independent (3.3 V) | LDTx | CPUx | $f(L D T)=66.7 \mathrm{MHz}$ |  | 500 | ps |
|  | $\uparrow$ edges to CPU x-point timvariant skew | LDTx | CPUx |  |  | 200 |  |

[^1]
## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE <br> SCAS675 - APRIL 2002

PCI, LDT ( 33 MHz ), PCI_F and LDT ( 66 MHz ), $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ (continued)


[^2]switching characteristics, $\mathrm{V}_{\mathrm{DD}}=3.135 \mathrm{~V}$ to $3.465 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ (continued)
REF, $C_{L}=20 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$

|  | PARAMETER | FROM (INPUT) | $\begin{gathered} \text { TO } \\ \text { (OUTPUT) } \end{gathered}$ | TEST CONDITIONS | MIN | TYP† MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tpd1 | Propagation delay time | XIN | REF | $\mathrm{f}(\mathrm{XIN}) \geq 1 \mathrm{MHz}$, TEST MODE | 2 | 10.0 | ns |
| tpd2 | Propagation delay time | SCLK $\uparrow$ | REF | TEST MODE |  | 18 | ns |
| $\mathrm{t}_{\mathrm{C}}$ | REF clock period $\dagger$ |  |  | $f($ REF $)=14.318 \mathrm{MHz}$ | 69.8 | 69.84 | ns |
| $\mathrm{tjit}_{\text {(cc) }}$ | Cycle to cycle jitter |  |  | $f(C P U)=100$ to 200 MHz |  | 250 | ps |
| $\mathrm{t}_{\mathrm{jit}(\mathrm{acc}}$ | Accumulated jitter |  |  | $f(C P U)=100$ to 200 MHz | -200 | 200 | ps |
| $\mathrm{t}_{\text {jit }}(\varnothing)$ | Phase jitter |  |  | $f(C P U)=100$ to 200 MHz |  | 300 | ps |
| odc | Duty cycle |  |  | $f($ REF $)=14.318 \mathrm{MHz}$ | 45 | 55 | \% |
| $t_{\text {sk }}(\mathrm{b})$ | REF bank skew $\uparrow$ edges | REFx | REFx | $f($ REF $)=14.318 \mathrm{MHz}$ |  | 500 | ps |
| $t_{\text {sk }}(\mathrm{p})$ | REF pulse skew | REF | REF | $f($ REF $)=14.318 \mathrm{MHz}$ | 2 | 5.8 | ps |
| $t_{w}(\mathrm{H})$ | Pulse duration width, high |  |  | $f($ REF $)=14.318 \mathrm{MHz}$ | 27 |  | ns |
| $\mathrm{t}_{\mathrm{w}}(\mathrm{L})$ | Pulse duration width, low |  |  | $f($ REF $)=14.318 \mathrm{MHz}$ | 32 |  | ns |
| $\mathrm{tr}_{r}$ | Rise time |  |  | $\mathrm{V}_{\text {ref }}=20 \%$ to $80 \%$ of Vo | $\begin{array}{r} 1.1 \\ 2 \end{array}$ | $\begin{aligned} & 2.7 \\ & 0.7 \end{aligned}$ | ns V/ns |
| $\mathrm{tf}_{f}$ | Fall time |  |  | $\mathrm{V}_{\text {ref }}=20 \%$ to $80 \%$ of Vo | $\begin{array}{r} \hline 1.1 \\ 2 \end{array}$ | $\begin{aligned} & \hline 2.7 \\ & 0.7 \\ & \hline \end{aligned}$ | ns V/ns |
| $\mathrm{v}_{\mathrm{r}}$ | Edge rate rising edge (maintained during total transition) |  |  | $\mathrm{V}_{\text {ref }}=20 \%$ to $60 \%$ of VDD | 0.25 | 1.1 | V/ns |
| $\mathrm{v}_{\mathrm{f}}$ | Edge rate falling edge (maintained during total transition) |  |  |  | 0.25 | 1.1 | V/ns |

$\dagger$ All typical values are measured at their nominal $V_{D D}$ values.
$\ddagger$ The average over any $1-\mu$ s period of time is greater than the minimum specified period
SDATA, $C_{L}=10 \mathrm{pF}$ to $\mathbf{4 0 0} \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$

|  | PARAMETER | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL | Propagation delay time $\ddagger$ | SCLK $\downarrow$ | Data acknnowledge | See Figure 6 | 0.375 |  | 2 | $\mu \mathrm{s}$ |
| tpLH | Propagation delay time $\ddagger$ | SCLK $\downarrow$ | Data valid | See Figure 6 | 0.375 |  | 2 | $\mu \mathrm{s}$ |
| tPHL | Propagation delay time $\ddagger$ | SCLK $\downarrow$ | Data valid | See Figure 6 | 0.375 |  | 2 | $\mu \mathrm{s}$ |
| $\mathrm{tf}_{f}$ | Fall time |  |  | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ |  | 86 | 250 | ns |
|  |  |  |  | $\mathrm{C}_{\mathrm{L}}=400 \mathrm{pF}$ |  | 115 | 250 |  |

$\dagger$ All typical values are measured at their nominal $V_{D D}$ values.
$\ddagger$ This is a digital controlled delay. It equals to 6 REF clock cycles plus the internal gate delay (20 ns).

## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE

## PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT for $t_{p d}$ and $t_{s k}$


LOAD CIRCUIT FOR $t_{r}$ and $t_{f}$


VOLTAGE WAVEFORMS


VOLTAGE WAVEFORMS


VOLTAGE WAVEFORMS

NOTES: A. $C_{L}$ includes probe and jig capacitance. $C_{L}=10 \mathrm{pF}$ (CPU), $C_{L}=20 \mathrm{pF}$ (USB, $\mathrm{FDC}, \mathrm{REF}$ ), $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ (PCI, LDC)
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 14.318 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2.5 \mathrm{~ns}$, $\mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns}$.
D. The outputs are measured one at a time with one transition per measurement.

|  | PARAMETER | 3.3-V INTERFACE | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ REF | High-level reference voltage | 2.4 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ REF | Low-level reference voltage | 0.4 | V |
| $\mathrm{~V}_{\mathrm{T} \text { REF }}$ | Input threshold reference voltage | 1.5 | V |
| $\mathrm{~V}_{\mathrm{O}}$ REF | Off-state reference voltage | 6 | V |

Figure 5. Load Circuit and Voltage Waveforms

## PARAMETER MEASUREMENT INFORMATION



TEST CIRCUIT


VOLTAGE WAVEFORMS
NOTE A: The repeat start condition is supported, but not clock stretching.

| BYTE | DESCRIPTION |
| :---: | :--- |
| 1 | SMBus address |
| 2 | Command (dummy value, ignored) |
| 3 | Byte count |
| 4 | SMBus data byte 0 |
| $5-\mathrm{N}$ | SMBus data byte $1-\mathrm{N}$ |

Figure 6. Propagation Delay Times, $\mathrm{t}_{\mathbf{r}}$ and $\mathrm{t}_{\mathbf{f}}$

PARAMETER MEASUREMENT INFORMATION


NOTE: Assertion and deassertion of $\overline{\mathrm{PCI} \text { STOP }}$ or $\overline{\text { LDT_STOP }}$ maintain signals duty cycle.
$t_{\text {su(disable) }}$ is the time at which no pulse exists in following period.
tsu(enable) is the time at which a pulse exists in following period.
Figure 7. $\overline{\text { PCI_Stop }}$ or $\overline{\text { LDT_Stop }} \downarrow \uparrow$ to PCI (LDT)

PARAMETER MEASUREMENT INFORMATION
Bus Clock(n)


$$
{ }^{t}(\text { sk_p })=\left|t_{w(l)}-t_{w(h)}\right| \quad \text { Duty Cycle }=\frac{t^{t}(\text { low or high })}{t_{\mathbf{c}}} \times 100
$$

Refer to Figure 4

a) Single-Ended Outputs


$$
\text { Duty Cycle }=\frac{t_{w(\text { Low or High })}}{t_{c}} \quad \times 100
$$


b) Differential Ouput

Figure 8. Waveforms for Calculation of Skew and Offset

PARAMETER MEASUREMENT INFORMATION

Cycle-to-Cycle Jitter $\quad t_{j i t(c c)}=\left|t_{c(n)}-t_{c(n+1)}\right| \quad n>2 \times 10^{3}$

a) Single-Ended Output

Cycle-to-Cycle Jitter
Mean Cycle Time

$$
t_{j i t(c c)}=\left|t_{c(n)}-t_{c(n+1)}\right| n>2 \times 10^{3}
$$

b) Differential Output

Figure 9. Waveforms for Calculation of Jitter

## PARAMETER MEASUREMENT INFORMATION



Figure 10. Load Circuit and Voltage Waveforms for CPU Bus
correction for measurements at $50 \Omega$ nodes
Voltage levels and readings are scaled for the voltage divider $200 \Omega$ to $50 \Omega$ versus all reads and reference levels must be multiplied/divided by the fixed scale of five.


Figure 11. Bank and Output Skew; $\mathrm{t}_{\mathbf{s k}(\mathrm{owx})}$ : Output Skew Window and MIN-to-MAX Phase

## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE

## PARAMETER MEASUREMENT INFORMATION

The common mode voltage is measured single-ended and is the result of the following calculation:

$$
\operatorname{Vocm}_{(\mathrm{t})}=\left[\mathrm{Vo}(\mathrm{CPUT})_{(\mathrm{t})}+\mathrm{Vo}(\mathrm{CPUC})_{(\mathrm{t})}\right] / 2
$$


$\mathrm{V}_{\mathrm{cm}}$ is calculated from the average of Vocm within $45 \%-75 \%$ (region without switching noise) of the pulse while CPUx is in the LOW state.
$\mathrm{V}_{\mathrm{cm} 1}$ is calculated from the average of Vocm within $45 \%-75 \%$ (region without switching noise) of the pulse while CPUx is in the HIGH state.
$V_{\text {ocm }}=\left(V_{\mathrm{cm} 0}+\mathrm{V}_{\mathrm{cm} 1}\right) / 2$
$\Delta V_{\mathrm{ocm}}=\mathrm{V}_{\mathrm{cm} 0}-\mathrm{V}_{\mathrm{cm} 1}$
a) Static

$\Delta V_{\mathrm{ocm}}(\mathrm{t})=\operatorname{MAX}\left(\mathrm{V}_{\mathrm{cm} 0(t)}\right)-\operatorname{MIN}\left(\mathrm{V}_{\mathrm{cm} 1}(\mathrm{t})\right)$ and
$\Delta V_{\text {ocm }}(t)=\operatorname{MIN}\left(V_{\text {cm0 }}(t)\right)-\operatorname{MAX}\left(V_{c m 1}(t)\right)$
b) Dynamic

Figure 12. Common Mode Voltage

## PARAMETER MEASUREMENT INFORMATION

The differential voltage is measured single-ended and is the result of the following calculation:

$$
\operatorname{Vod}_{(\mathrm{t})}=\operatorname{Vo}(\mathrm{CPUx})_{(\mathrm{t})}-\operatorname{Vo}(\overline{\mathrm{CPUx}})_{(\mathrm{t})}
$$



Vod_0 is calculated from the average of Vod within $45 \%-75 \%$ (region without switching noise) of the pulse while CPUx is in the LOW state.
Vod_1 is calculated from the average of Vod within $45 \%-75 \%$ (region without switching noise) of the pulse while CPUx is in the HIGH state.
Vod = (Vod_0 + Vod_1/2
$\Delta$ Vod_DC = Vod_0 - Vod_1
$\Delta$ Vod_AC $=\mid \operatorname{Vdif}(\max 0|-|\operatorname{Vdif}(\min )|$
Figure 13. Differential Output Voltage

## WITH SPREAD SPECTRUM CAPABILITY AND DEVICE CONTROL INTERFACE

## MECHANICAL DATA

DL (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
48 PINS Shown


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MO-118

## PACKAGING INFORMATION

| Orderable Device | Status $^{(1)}$ | Package <br> Type | Package <br> Drawing | Pins Package <br> Qty | Eco Plan ${ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CDC960DL | ACTIVE | SSOP | DL | 48 | 25 | None | Call TI | Level-1-220C-UNLIM |
| CDC960DLR | ACTIVE | SSOP | DL | 48 | 1000 | None | Call TI | Level-1-220C-UNLIM |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
None: Not yet available Lead (Pb-Free).
Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Green (RoHS \& no Sb/Br): Tl defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above $0.1 \%$ of total product weight.
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. Tl bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the Tl part(s) at issue in this document sold by TI to Customer on an annual basis.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI .

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. Tl is not responsible or liable for such altered documentation.

Resale of Tl products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. Tl is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

## Products

## Applications

| Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio |
| :--- | :--- | :--- | :--- |
| Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive |
| DSP | dsp.ti.com | Broadband | www.ti.com/broadband |
| Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol |
| Logic | logic.ti.com | Military | www.ti.com/military |
| Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security |
|  |  | Telephony | www.ti.com/telephony |
|  |  | Video \& Imaging | www.ti.com/video |
|  |  | Wireless | www.ti.com/wireless |

Mailing Address: Texas Instruments<br>Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated


[^0]:    $\dagger$ PUD = Power-up condition

[^1]:    $\dagger$ All typical values are measured at their nominal $\mathrm{V}_{\mathrm{DD}}$ values.
    $\ddagger$ The average over any $1-\mu \mathrm{s}$ period of time is greater than the minimum specified period

[^2]:    $\dagger$ All typical values are measured at their nominal $V_{D D}$ values.

