

# **64-Position OTP Digital Potentiometer**

AD5273

**FEATURES** 

**64 Positions** 

OTP (One-Time-Programmable)<sup>1</sup> Set-and-Forget Resistance Setting

1 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , 100 k $\Omega$  End-to-End Terminal Resistance

Compact Standard SOT23-8 Package Ultralow Power:  $I_{DD}$  = 5  $\mu$ A Max

Fast Settling Time:  $t_S = 5 \mu s$  Typ in Power-Up

I<sup>2</sup>C Compatible Digital Interface

Computer Software  $^2$  Replaces  $\mu\text{C}$  in Factory Programming

**Applications** 

Wide Temperature Range: -40°C to +105°C

**5 V Programming Voltage** 

Low Operating Voltage, 2.7 V to 5.5 V

Programmable Filters up to 6 MHz BW<sup>3</sup>

**OTP Validation Check Function** 

#### **APPLICATIONS**

Systems Calibrations
Electronics Level Settings
Mechanical Trimmers® Replacement in New Designs
Automotive Electronics Adjustments
Transducer Circuits Adjustments

#### **GENERAL DESCRIPTION**

The AD5273 is a 64-position, One-Time-Programmable (OTP) digital potentiometer<sup>4</sup> that employs fuse link technology to achieve the permanent program setting. This device performs the same electronic adjustment function as most mechanical trimmers and variable resistors. It allows unlimited adjustments before permanently setting the resistance values. The AD5273 is programmed using a 2-wire, I<sup>2</sup>C compatible digital control. During the write mode, a fuse blow command is executed after the final value is determined, therefore freezing the wiper position at a given setting (analogous to placing epoxy on a mechanical trimmer). When this permanent setting is achieved, the value will not change regardless of the supply variations or environmental stresses under normal operating conditions. To verify the success of permanent programming, Analog Devices patterned the OTP validation such that the fuse status can be discerned from two validation bits in the read mode.

#### NOTES

- <sup>1</sup> One-Time-Programmable—Unlimited adjustments before permanent setting.
- $^2\,\rm ADI$  cannot guarantee the software to be 100% compatible in all systems due to the wide variations in computer configurations.
- $^3$  Applies to 1 k $\Omega$  parts only.
- <sup>4</sup>The terms digital potentiometer, VR, and RDAC are used interchangeably.

#### REV.0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

#### FUNCTIONAL BLOCK DIAGRAM



In addition, for applications that program AD5273 at the factory, Analog Devices offers device programming software² running in Windows® NT, 2000, and XP operating systems. This software application effectively replaces any external  $I^2C$  controllers, which in turn enhances users' systems time-to-market.

AD5273 is available in 1 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$  in compact SOT23 8-lead standard package and operates from  $-40^{\circ}$ C to  $+105^{\circ}$ C.

Besides its unique OTP feature, the AD5273 lends itself well to general digital potentiometer applications due to its effective resolution, array resistance options, small footprint, and low cost.

An AD5273 evaluation kit and software are available. The kit includes the connector and cable that can be converted for further factory programming applications.

For applications that require dynamic adjustment of resistance settings with nonvolatile EEMEM, users should refer to AD523x and AD525x families of nonvolatile memory digital potentiometers.

# AD5273—SPECIFICATIONS

# ELECTRICAL CHARACTERISTICS 1 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , 100 k $\Omega$ VERSIONS (V<sub>DD</sub> = 2.7 V to 5.5 V, V<sub>A</sub> $\leq$ V<sub>DD</sub>, V<sub>B</sub> = 0 V, $-40^{\circ}$ C < T<sub>A</sub> < $+105^{\circ}$ C, unless otherwise noted.)

| Parameter                                                       | Symbol                  | Conditions                                                                    | Min           | Typ <sup>1</sup> | Max         | Unit       |
|-----------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------|---------------|------------------|-------------|------------|
| DC CHARACTERISTICS                                              |                         |                                                                               |               |                  |             |            |
| RHEOSTAT MODE                                                   |                         |                                                                               |               |                  |             |            |
| Resolution                                                      | N                       |                                                                               |               |                  | 6           | Bits       |
| Resistor Differential NL <sup>2</sup>                           | R-DNL                   |                                                                               |               |                  |             |            |
| $(10 \text{ k}\Omega, 50 \text{ k}\Omega, 100 \text{ k}\Omega)$ |                         | $R_{WB}, V_A = NC$                                                            | -0.5          | +0.05            | +0.5        | LSB        |
| $(1 \text{ k}\Omega)$                                           |                         | $R_{WB}, V_A = NC$                                                            | -1            | +0.25            | +1          | LSB        |
| Resistor Nonlinearity <sup>2</sup>                              | R-INL                   |                                                                               |               |                  |             | LSB        |
| $(10 \text{ k}\Omega, 50 \text{ k}\Omega, 100 \text{ k}\Omega)$ |                         | $R_{WB}, V_A = NC$                                                            | -0.5          | +0.10            | +0.5        | LSB        |
| $(1 \text{ k}\Omega)$                                           | 4.5                     | $R_{WB}, V_A = NC$                                                            | <b>-</b> 5    | +2               | +5          | LSB        |
| Nominal Resistance Tolerance <sup>3</sup>                       | $\Delta R_{AB}$         | $T_A = 25^{\circ}C$                                                           | 20            |                  | . 20        | 0/         |
| $(10 \text{ k}\Omega, 50 \text{ k}\Omega, 100 \text{ k}\Omega)$ | D                       |                                                                               | -30           | 1.0              | +30         | %          |
| Nominal Resistance (1 k $\Omega$ )                              | R <sub>AB</sub>         | M -M W, -M C                                                                  | 0.8           | 1.2              | 1.6         | kΩ         |
| Resistance Temperature Coefficient                              | $R_{AB}/\Delta T$       | $V_{AB} = V_{DD}$ , Wiper = No Connect                                        |               | 300              | 100         | ppm/°C     |
| Wiper Resistance                                                | R <sub>W</sub>          | $I_W = V_{DD}/R, V_{DD} = 3 \text{ V or } 5 \text{ V}$                        |               | 60               | 100         | Ω          |
| DC CHARACTERISTICS                                              |                         |                                                                               |               |                  |             |            |
| POTENTIOMETER DIVIDER MODE                                      |                         |                                                                               |               |                  |             |            |
| Differential Nonlinearity <sup>4</sup>                          | DNL                     |                                                                               | -0.5          | +0.1             | +0.5        | LSB        |
| Integral Nonlinearity <sup>4</sup>                              | INL                     |                                                                               | -0.5          |                  | +0.5        | LSB        |
| Voltage Divider                                                 | ATT (AFD                |                                                                               |               | 10               |             | /0.0       |
| Temperature Coefficient                                         | $\Delta V_{W}/\Delta T$ | $Code = 20_{H}$                                                               |               | 10               | 0           | ppm/°C     |
| Full-Scale Error                                                | V <sub>WFSE</sub>       | $Code = 3F_{H}$                                                               | -1            |                  | 0           | LSB        |
| Zero-Scale Error                                                | V <sub>WZSE</sub>       | 0 1 - 00                                                                      | <del>-6</del> |                  | 0           | LSB        |
| $(10 \text{ k}\Omega, 50 \text{ k}\Omega, 100 \text{ k}\Omega)$ |                         | $Code = 00_{H}$                                                               | 0             |                  | 1           | LSB<br>LSB |
| (1 kΩ)                                                          |                         | $Code = 00_{H}$                                                               | 0             |                  | 5           | LSD        |
| RESISTOR TERMINALS                                              |                         |                                                                               |               |                  |             |            |
| Voltage Range <sup>5</sup>                                      | $V_{A,B,W}$             | 6 5 1111 11 1 0175                                                            | 0             |                  | $V_{ m DD}$ | V          |
| Capacitance <sup>6</sup> A, B                                   | $C_{A,B}$               | f = 5 MHz, Measured to GND,                                                   |               |                  | 25          | F          |
| C6.W/                                                           |                         | $Code = 20_{H}$                                                               |               |                  | 25          | pF         |
| Capacitance <sup>6</sup> W                                      | $C_{\mathbb{W}}$        | f = 1 MHz, Measured to GND,                                                   |               |                  | 55          |            |
| Common Mode Leakage                                             | т                       | $Code = 20_{H}$ $V_{A} = V_{B} = V_{W}$                                       |               | 1                | 55          | pF<br>nA   |
|                                                                 | I <sub>CM</sub>         | $\mathbf{v}_{\mathrm{A}} - \mathbf{v}_{\mathrm{B}} - \mathbf{v}_{\mathrm{W}}$ |               | 1                |             | 11/1       |
| DIGITAL INPUTS AND OUTPUTS                                      |                         |                                                                               |               |                  |             |            |
| Input Logic High                                                | $V_{IH}$                |                                                                               | 2.4           |                  | 0.0         | V          |
| Input Logic Low                                                 | $V_{IL}$                | V - 2V                                                                        | 0.1           |                  | 0.8         | V          |
| Input Logic High                                                | $V_{IH}$                | $V_{LOGIC} = 3 V$                                                             | 2.1           |                  | 0.6         | V          |
| Input Logic Low                                                 | $V_{IL}$                | $V_{LOGIC} = 3 V$                                                             | 4.0           |                  | 0.6         | V          |
| Output Logic High (SDO)                                         | $V_{IH}$                |                                                                               | 4.9           |                  | 0.4         | V          |
| Output Logic Low (SDO)                                          | V <sub>IL</sub>         | $V_{IN} = 0 V \text{ or } 5 V$                                                |               | 0.01             | 0.4         |            |
| Input Logic Current Input Capacitance <sup>6</sup>              | I <sub>IL</sub>         | $V_{\rm IN} = 0$ V or 3 V                                                     |               | 0.01<br>5        | 1           | μA         |
|                                                                 | C <sub>IL</sub>         |                                                                               |               |                  |             | pF         |
| POWER SUPPLIES                                                  |                         |                                                                               |               |                  |             |            |
| Power Supply Range                                              | $V_{DD}$                |                                                                               | 2.7           |                  | 5.5         | V          |
| OTP Power Supply <sup>7</sup>                                   | $V_{\mathrm{DD\_OTP}}$  | $T_A = 25^{\circ}C$                                                           | 5             |                  | 6           | V.         |
| Supply Current                                                  | $I_{DD}$                | $V_{IH} = 5 V \text{ or } V_{IL} = 0 V$                                       | 100           | 0.1              | 5           | μA         |
| OTP Supply Current <sup>8</sup>                                 | $I_{DD\_OTP}$           | $T_A = 25$ °C                                                                 | 100           | 0.0              | 0.2         | mA         |
| Power Dissipation <sup>9</sup>                                  | Poiss                   | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}, V_{DD} = 5 \text{ V}$         | 0.015         | 0.2              | 0.3         | mW         |
| Power Supply Sensitivity                                        | PSSR                    |                                                                               | -0.015        |                  | +0.015      | %/%        |

-2-REV. 0

| Parameter                                         | Symbol             | Conditions                                                            | Min | Typ   | Max | Unit               |
|---------------------------------------------------|--------------------|-----------------------------------------------------------------------|-----|-------|-----|--------------------|
| DYNAMIC CHARACTERISTICS <sup>6, 10, 11</sup>      |                    |                                                                       |     |       |     |                    |
| Bandwidth –3 dB                                   | BW_1 kΩ            | $R_{AB} = 1 \text{ k}\Omega$ , Code = $20_{H}$                        |     | 6000  |     | kHz                |
|                                                   | BW_10 kΩ           | $R_{AB} = 10 \text{ k}\Omega$ , Code = $20_{H}$                       |     | 600   |     | kHz                |
|                                                   | BW_50 kΩ           | $R_{AB} = 50 \text{ k}\Omega$ , Code = $20_{H}$                       |     | 110   |     | kHz                |
|                                                   | BW_100 kΩ          | $R_{AB} = 100 \text{ k}\Omega$ , Code = $20_{H}$                      |     | 60    |     | kHz                |
| Total Harmonic Distortion                         | $THD_{W}$          | $V_A = 1 \text{ V rms}, R_{AB} = 1 \text{ k}\Omega,$                  |     |       |     |                    |
|                                                   |                    | $V_B = 0 \text{ V, } f = 1 \text{ kHz}$                               |     | 0.014 |     | %                  |
| Adjustment Settling Time                          | t <sub>S1</sub>    | $V_A = 5 \text{ V} \pm 1 \text{ LSB Error Band}, V_B = 0,$            |     |       |     |                    |
| .,                                                | 31                 | Measured at V <sub>W</sub>                                            |     | 5     |     | μs                 |
| OTP Settling Time <sup>12</sup>                   | t <sub>S OTP</sub> | $V_A = 5 V \pm 1 LSB$ Error Band, $V_B = 0$ ,                         |     |       |     |                    |
| 9                                                 | 3_011              | Measured at V <sub>W</sub>                                            |     | 400   |     | ms                 |
| Power-Up Settling Time -                          |                    | · · ·                                                                 |     | -     |     |                    |
| Post Fuses Blown                                  | $t_{S2}$           | $V_A = 5 V \pm 1 LSB Error Band, V_B = 0,$                            |     |       |     |                    |
|                                                   | 32                 | Measured at V <sub>W</sub>                                            |     | 5     |     | μs                 |
| Resistor Noise Voltage                            | e <sub>N_WB</sub>  | $R_{AB} = 1 \text{ k}\Omega, f = 1 \text{ kHz}, Code = 20_{H}$        |     | 3     |     | nV/√ <del>Hz</del> |
|                                                   | I TI_WB            | $R_{AB} = 20 \text{ k}\Omega$ , $f = 1 \text{ kHz}$ , $Code = 20_{H}$ |     | 13    |     | $nV/\sqrt{Hz}$     |
|                                                   |                    | $R_{AB} = 50 \text{ k}\Omega, f = 1 \text{ kHz}, Code = 20_{H}$       |     | 20    |     | $nV/\sqrt{Hz}$     |
|                                                   |                    | $R_{AB} = 100 \text{ k}\Omega$ , $f = 1 \text{ kHz}$ , $Code = 20_H$  |     | 28    |     | $nV/\sqrt{Hz}$     |
| <br>INTERFACE TIMING CHARACTERI                   | STICS (applie      | os to all parts 6, 11, 13)                                            |     |       |     |                    |
| SCL Clock Frequency                               |                    | to an parts ''')                                                      |     |       | 400 | kHz                |
| t <sub>BUF</sub> Bus Free Time between            | $f_{SCL}$          |                                                                       |     |       | 400 | KIIZ               |
| STOP and START                                    | _                  |                                                                       | 1.3 |       |     |                    |
|                                                   | t <sub>1</sub>     |                                                                       | 1.5 |       |     | μs                 |
| t <sub>HD;STA</sub> Hold Time<br>(repeated START) | _                  | After this period, the first clock                                    |     |       |     |                    |
| (repeated START)                                  | $ t_2 $            | pulse is generated.                                                   | 0.6 |       |     |                    |
| 4 Low Davie d of SCI Cloub                        |                    | pulse is generated.                                                   | 1.3 |       |     | μs                 |
| t <sub>LOW</sub> Low Period of SCL Clock          | t <sub>3</sub>     |                                                                       | 0.6 |       | 50  | μs                 |
| t <sub>HIGH</sub> High Period of SCL Clock        | $t_4$              |                                                                       | 0.0 |       | 50  | μs                 |
| t <sub>SU;STA</sub> Setup Time for START          |                    |                                                                       | 0.6 |       |     |                    |
| Condition                                         | t <sub>5</sub>     |                                                                       | 0.6 |       | 0.0 | μs                 |
| t <sub>HD;DAT</sub> Data Hold Time                | t <sub>6</sub>     |                                                                       | 0.1 |       | 0.9 | μs                 |
| t <sub>SU;DAT</sub> Data Setup Time               | t <sub>7</sub>     |                                                                       | 0.1 |       |     | μs                 |
| t <sub>F</sub> Fall Time of Both SDA and          |                    |                                                                       |     |       | 0.0 |                    |
| SCL Signals                                       | $t_8$              |                                                                       |     |       | 0.3 | μs                 |
| t <sub>R</sub> Rise Time of Both SDA and          |                    |                                                                       |     |       | 0.0 |                    |
| SCL Signals                                       | t <sub>9</sub>     |                                                                       |     |       | 0.3 | μs                 |
| t <sub>SU;STO</sub> Setup Time for STOP           |                    |                                                                       |     |       |     |                    |
| Condition                                         | t <sub>10</sub>    |                                                                       | 0.6 |       |     | μs                 |

#### NOTES

Specifications subject to change without notice.

REV. 0 –3–

 $<sup>^1\</sup>mathrm{Typicals}$  represent average readings at 25°C,  $V_\mathrm{DD}$  = 5 V,  $V_\mathrm{SS}$  = 0 V.

<sup>&</sup>lt;sup>2</sup>Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.

 $<sup>{}^{3}</sup>V_{AB} = V_{DD}$ , Wiper  $(V_{W}) = No$  Connect.

 $<sup>^4</sup>$ INL and DNL are measured at  $V_W$  with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter.  $V_A = V_{DD}$  and  $V_B = 0$  V. DNL specification limits of  $\pm 1$  LSB maximum are guaranteed monotonic operating conditions.

<sup>&</sup>lt;sup>5</sup>Resistor terminals A, B, W have no limitations on polarity with respect to each other.

<sup>&</sup>lt;sup>6</sup>Guaranteed by design and not subject to production test.

<sup>&</sup>lt;sup>7</sup>Different from operating power supply, power supply for OTP is used one time only.

<sup>&</sup>lt;sup>8</sup>Different from operating current, supply current for OTP lasts approximately 400 ms for one time needed only.

 $<sup>^9</sup>P_{DISS}$  is calculated from ( $I_{DD} \times V_{DD}$ ). CMOS logic level inputs result in minimum power dissipation.

<sup>10</sup> Bandwidth, noise, and settling time are dependent on the terminal resistance value chosen. The lowest R value results in the fastest settling time and highest bandwidth. The highest R value results in the minimum overall power consumption.

 $<sup>^{11}</sup>$  All dynamic characteristics use  $V_{\rm DD}$  = 5 V.

 $<sup>^{12}</sup>$  Different from settling time after fuses are blown. The OTP settling time occurs once only.

<sup>&</sup>lt;sup>13</sup> See Figure 1 for location of measured values.

#### ABSOLUTE MAXIMUM RATINGS1

| Lead Temperature (Soldering, 10 sec)                   | 300°C   |
|--------------------------------------------------------|---------|
| Lead Temperature (Soldering, 10 sec)                   | 500 C   |
| Vapor Phase (60 sec)                                   | 215°C   |
| Infrared (15 sec)                                      | 220°C   |
| Thermal Resistance <sup>3</sup> $\theta_{JA}$ , SOT-23 | 230°C/W |
| NOTES                                                  |         |

<sup>&</sup>lt;sup>1</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ORDERING GUIDE**

| Model              | Resistance<br>R <sub>AB</sub> (kΩ) | Package<br>Code | Package<br>Description | Full Container<br>Quantities | Brand |
|--------------------|------------------------------------|-----------------|------------------------|------------------------------|-------|
| AD5273BRJ1-REEL7   | 1                                  | RJ              | SOT23-8                | 3000                         | DYA   |
| AD5273BRJ10-REEL7  | 10                                 | RJ              | SOT23-8                | 3000                         | DYB   |
| AD5273BRJ50-REEL7  | 50                                 | RJ              | SOT23-8                | 3000                         | DYC   |
| AD5273BRJ100-REEL7 | 100                                | RJ              | SOT23-8                | 3000                         | DYD   |
| AD5273BRJ1-R2      | 1                                  | RJ              | SOT23-8                | 250                          | DYA   |
| AD5273BRJ10-R2     | 10                                 | RJ              | SOT23-8                | 250                          | DYB   |
| AD5273BRJ50-R2     | 50                                 | RJ              | SOT23-8                | 250                          | DYC   |
| AD5273BRJ100-R2    | 100                                | RJ              | SOT23-8                | 250                          | DYD   |
| AD5273EVAL         | *                                  | NA              | NA                     | *                            | NA    |

<sup>\*</sup>Users should order samples additionally as the evaluation kit comes with a socket but does not include the parts.

#### CAUTION \_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as  $4000 \, V$  readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5273 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



-4- REV. 0

<sup>&</sup>lt;sup>2</sup> Maximum terminal current is bounded by the maximum current handling of the switches, maximum power dissipation of the package, and maximum applied voltage across any two of the A, B, and W terminals at a given resistance.

 $<sup>^{3}</sup>$  Package Power Dissipation =  $(T_{J MAX} - T_{A})/\theta_{JA}$ 



### PIN FUNCTION DESCRIPTIONS

| Pin No. | Mnemonic    | Description                                                                                                                                                                      |
|---------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | W           | Wiper Terminal W                                                                                                                                                                 |
| 2       | $V_{ m DD}$ | Positive Power Supply. Specified for non-OTP operation from $2.7\mathrm{V}$ to $5.5\mathrm{V}$ . For OTP programming, $V_{\mathrm{DD}}$ needs to be a minimum of $5\mathrm{V}$ . |
| 3       | GND         | Common Ground                                                                                                                                                                    |
| 4       | SCL         | Serial Clock Input. Requires Pull-Up Resistor.                                                                                                                                   |
| 5       | SDA         | Serial Data Input/Output. Requires Pull-Up Resistor.                                                                                                                             |
| 6       | A0          | I <sup>2</sup> C Device Address Bit                                                                                                                                              |
| 7       | В           | Resistor Terminal B                                                                                                                                                              |
| 8       | A           | Resistor Terminal A                                                                                                                                                              |

REV. 0 –5–

# **AD5273-Typical Performance Characteristics**



TPC 1. R<sub>INL</sub> vs. Code vs. Supply Voltages



TPC 2. R<sub>DNL</sub> vs. Code vs. Supply Voltages



TPC 3. INL vs. Code vs. Temperature



TPC 4. DNL vs. Code vs. Temperature



TPC 5. INL vs. Code vs. Supply Voltages



TPC 6. DNL vs. Code vs. Supply Voltages

-6- REV. 0



TPC 7. INL Oversupply Voltage



TPC 8. R<sub>INL</sub> Oversupply Voltage



TPC 9. Full-Scale Error



TPC 10. Zero-Scale Error



TPC 11. Supply Current vs. Temperature



TPC 12. Supply Current vs. Digital Input Voltage

REV. 0 -7-



TPC 13. Rheostat Mode Tempco  $\Delta R_{WB}/\Delta T$  vs. Code



TPC 14. Potentiometer Mode Tempco  $\Delta V_{WB}/\Delta T$  vs. Code



TPC 15. Gain vs. Frequency vs. Code,  $R_{AB}$  = 1  $k\Omega$ 



TPC 16. Gain vs. Frequency vs. Code,  $R_{AB}$  = 10  $k\Omega$ 



TPC 17. Gain vs. Frequency vs. Code,  $R_{AB} = 50 \text{ k}\Omega$ 



TPC 18. Gain vs. Frequency vs. Code,  $R_{AB}$  = 100  $k\Omega$ 

–8– REV. 0



TPC 19. -3 dB Bandwidth



TPC 20. Normalized Gain Flatness vs. Frequency



TPC 21. PSRR vs. Frequency



TPC 22. Digital Feedthrough vs. Time



TPC 23. Large Settling Time



TPC 24. Midscale Glitch Energy

REV. 0 –9–



TPC 25. Power-Up Settling Time, after Fuses Blown



TPC 26. I<sub>WB\_MAX</sub> vs. Code



Figure 1. Interface Timing Diagram

Table I. SDA Write Mode Bit Format

| s | 0                  | 1 | 0 | 1 | 1 | 0 | A0   | 0    | Α     | Т   | Х | Х | х | х | х | Х | Х    | Α    | Х | Х | D5 | D4 | D3 | D2 | D1 | D0 | Α | Р |
|---|--------------------|---|---|---|---|---|------|------|-------|-----|---|---|---|---|---|---|------|------|---|---|----|----|----|----|----|----|---|---|
|   | SLAVE ADDRESS BYTE |   |   |   |   |   | INST | RUCT | ION B | YTE |   |   |   |   |   |   | DATA | BYTE |   |   |    |    |    |    |    |    |   |   |

Table II. SDA Read Mode Bit Format

| s | 0                  | 1 | 0 | 1 | 1 | 0 | A0 | 1 | Α | E1 | E0 | D5 | D4   | D3   | D2 | D1 | D0 | Α | Р |
|---|--------------------|---|---|---|---|---|----|---|---|----|----|----|------|------|----|----|----|---|---|
|   | SLAVE ADDRESS BYTE |   |   |   |   |   |    |   |   |    |    |    | DATA | BYTE |    |    |    |   |   |

#### SDA BITS DEFINITIONS AND DESCRIPTIONS

S = Start Condition

P = Stop Condition

A = Acknowledge

X = Don't Care

T = OTP Programming Bit. Logic 1 programs wiper position permanently.

D5, D4, D3, D2, D1, D0 = Data Bits

E1, E0 = OTP Validation Bits

0, 0 =Ready to Program

0, 1 = Test Fuse not Blown Successfully. (Check Setup.)

1, 0 = Fatal Error. Retry.

1, 1 = Programmed Successfully. No Further Adjustments Possible.

-10- REV. 0

#### THEORY OF OPERATION

The AD5273 is a One-Time-Programmable (OTP), Set-and-Forget, 6-bit digital potentiometer. It is comprised of six data fuses, which control the address decoder for programming the RDAC, one user mode test fuse for checking setup error, and one programming lock fuse for disabling any further programming once the data fuses are programmed correctly.

#### One-Time-Programming (OTP)

AD5273 has an internal power-on preset that places the wiper in the midscale during power-on. After the wiper is adjusted to the desired position, the wiper setting can be permanently programmed by setting the T bit, MSB of the Instruction Byte, to 1 along with the proper coding. Refer to Table I.

The one-time program control circuit has two validation bits, E1 and E0, that can be read back in the Read mode for checking the programming status. Table III shows the validation status.

Table III. Validation Status

| E1 | E0 | Status                                                |
|----|----|-------------------------------------------------------|
| 0  | 0  | Ready for Programming                                 |
| 0  |    | Test Fuse Not Blown Successfully (For Setup Checking) |
| 1  | 0  | Fatal Error. Some fuses are not blown. Retry.         |
| 1  | 1  | Successful. No further programming is possible.       |

The detailed programming sequence is explained further below. When the OTPT bit is set, the internal clock is enabled. The program will attempt to blow a test fuse. The operation stops if this fuse is not blown successfully. The validation bits, E1 and E0, show 01 and the users should check the setup. If the test fuse is blown successfully, the data fuses will be programmed next. The six data fuses will be programmed in six clock cycles. The output of the fuses is compared with the code stored in the DAC register. If they do not match, E1 E0 = 10 is issued as a fatal error and the operation stops. Users may retry with the same code. If the output and the stored code match, the programming lock fuse will be blown so that no further programming is possible. In the meantime, E1 E0 will issue 11 indicating the lock fuse is blown successfully. All the fuse latches are enabled at power on from this point on. Figure 2 shows a detailed functional block diagram.

#### \*Applies to Potentiometer Mode only

## DETERMINING THE VARIABLE RESISTANCE AND VOLTAGE\*

#### **Rheostat Operation**

The nominal resistance of the RDAC between terminals A and B is available in 1 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ . The final two or three digits of the part number determine the nominal resistance value, e.g.,  $1 \text{ k}\Omega = 1$ ,  $10 \text{ k}\Omega = 10$ ;  $50 \text{ k}\Omega = 50$ ;  $100 \text{ k}\Omega = 100$ . The nominal resistance (RAB) of the RDAC has 64 contact points accessed by the wiper terminal, plus the B terminal contact. The 6-bit data in the RDAC latch is decoded to select one of the 64 possible settings. Assuming that a 10 k $\Omega$  part is used, the wiper's first connection starts at the B terminal for data 00<sub>H</sub>. Since there is a 60  $\Omega$  wiper contact resistance, such connection yields a minimum of 60  $\Omega$  resistance between terminals W and B. The second connection is the first tap point and corresponds to 219  $\Omega$  $(R_{WB} = R_{AB}/63 + R_{W} = 159 + 60)$  for data  $01_{H}$ . The third connection is the next tap point representing 378  $\Omega$  (159  $\times$  2 + 60) for data 02<sub>H</sub>, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at  $10060~\Omega~[R_{AB}+R_{W}]$ . Figure 3 shows a simplified diagram of the equivalent RDAC circuit. The general equation determining the digitally programmed output resistance between W and B is:

$$R_{WB}(D) = \frac{D}{63} \times R_{AB} + R_{W} \tag{1}$$

where:

 ${\it D}$  is the decimal equivalent of the binary code loaded in the 6-bit RDAC register.

 $R_{AB}$  is the nominal end-to-end resistance.

 $R_W$  is the wiper resistance contributed by the on resistance of the internal switch.

Again, if  $R_{AB} = 10 \text{ k}\Omega$  and terminal A is opened, the following output resistance values  $R_{WB}$  will be set for the following RDAC latch codes.

| D(DEC) | $\mathbf{R}_{\mathbf{WB}}\left(\Omega\right)$ | Output State                                   |
|--------|-----------------------------------------------|------------------------------------------------|
| 63     | 10060                                         | Full-Scale (R <sub>AB</sub> + R <sub>W</sub> ) |
| 32     | 5139                                          | Midscale                                       |
| 1      | 219                                           | 1 LSB                                          |
| 0      | 60                                            | Zero-Scale (Wiper contact resistance)          |



Figure 2. Detailed Functional Block Diagram

Note that in the zero-scale condition a finite wiper resistance of 60  $\Omega$  is present. Care should be taken to limit the current flow between W and B in this state to a maximum pulse current of no more than 20 mA. Otherwise, degradation or possible destruction of the internal switch contact can occur.

Similar to the mechanical potentiometer, the resistance of the RDAC between the wiper W and terminal A also produces a digitally controlled complementary resistance  $R_{WA}$ . When these terminals are used, terminal B can be opened. Setting the resistance value for  $R_{WA}$  starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value. The general equation for this operation is:

$$R_{WA}(D) = \frac{63 - D}{63} \times R_{AB} + R_W \tag{2}$$

For  $R_{AB}$  = 10 k $\Omega$  and terminal B is opened, the following output resistance  $R_{WA}$  will be set for the following RDAC latch codes.

| D (DEC) | $R_{WA}(\Omega)$ | Output State |
|---------|------------------|--------------|
| 63      | 60               | Full-Scale   |
| 32      | 4980             | Midscale     |
| 1       | 9901             | 1 LSB        |
| 0       | 10060            | Zero-Scale   |

The typical distribution of the nominal resistance  $R_{AB}$  from channel to channel matches within  $\pm 1\%$ . Device-to-device matching is process lot dependent and is possible to have  $\pm 30\%$  variation.



Figure 3. Equivalent RDAC Circuit

#### **Voltage Output Operation**

Similar to the D/A converter, the digital potentiometer easily generates a voltage divider at wiper-to-B and wiper-to-A to be proportional to the input voltage at A–B. Unlike the polarity of  $V_{\rm DD}$ , which must be positive, voltage across A–B, W–A, and W–B can be at either polarity as long as the voltage across them is  $\leq$   $|V_{\rm DD}|$ .

If ignoring the effect of the wiper resistance for approximation, connecting terminal A to 5 V and terminal B to ground produces an output voltage at the wiper-to-B starting at 0 V up to 5 V. Each LSB of voltage is equal to the voltage applied across terminal A–B, divided by the 63 position of the potentiometer divider as:

$$V_W(D) = \frac{D}{63} V_A \tag{3}$$

For a more accurate calculation, which includes the effect of wiper resistance,  $V_W$  can be found as:

$$V_{W}(D) = \frac{R_{WB}(D)}{R_{AB}} V_{A}$$

$$\tag{4}$$

Operation of the digital potentiometer in the divider mode results in a more accurate operation overtemperature. Unlike the rheostat mode, the output voltage is dependent mainly on the ratio of the internal resistors  $R_{W\!A}$  and  $R_{W\!B}$  and not the absolute values, therefore, the temperature drift reduces to 10 ppm/ $^{\circ}$ C.

#### **ESD PROTECTION**

All digital inputs are protected with a series input resistor and parallel Zener ESD structures shown in Figures 4a and 4b. This applies to digital input pins SDA and SCL.



Figure 4a. ESD Protection of Digital Pins



Figure 4b. ESD Protection of Resistor Terminals

#### TERMINAL VOLTAGE OPERATING RANGE

The  $V_{\rm DD}$  of AD5273 defines the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on terminals A, B, and W that exceed  $V_{\rm DD}$  will be clamped by the internal forward-biased diodes. See Figure 5.



Figure 5. Maximum Terminal Voltages Set by  $V_{DD}$ 

#### **POWER-UP SEQUENCE**

Since there are ESD protection diodes that limit the voltage compliance at terminals A, B, and W (Figure 5), it is important to power  $V_{\rm DD}$  first before applying any voltage to terminals A, B, and W. Otherwise, the diode will be forward-biased such that  $V_{\rm DD}$  will be powered unintentionally and may affect the rest of the users' circuits. The ideal power-up sequence is in the following order: GND,  $V_{\rm DD}$ , digital inputs, and  $V_{\rm A/B/W}$ . The order of powering  $V_{\rm A}$ ,  $V_{\rm B}$ ,  $V_{\rm W}$ , and digital inputs is not important as long as they are powered after  $V_{\rm DD}$ .

#### POWER SUPPLY CONSIDERATIONS

AD5273 employs fuse link technology, which requires an adequate current density to blow the internal fuses to achieve a given setting. As a result, the power supply, either an on-board linear regulator or rack-mount power supply, must be rated at 5 V with less than  $\pm 5\%$  tolerance. The supply should be able to handle 100 mA of transient current, and lasts about 400 ms, during the one-time programming. A low ESR 1  $\mu$ F to 10  $\mu$ F tantalum or electrolytic

-12- REV. 0

bypass capacitor should be applied at  $V_{\rm DD}$  to minimize the transient disturbances during the programming as shown in Figure 6a. Once the programming is completed, the supply voltage can be reduced to  $2.7\,\mathrm{V}$  with supply current of less than  $1\,\mu\mathrm{A}$ .



Figure 6a. OTP Power Supply Requirement



Figure 6b. External Power Supply Applied for Programming

For users who have an on-board 3 V supply for portable applications, a separate 5 V supply must be applied one time in the factories for programming and a low VF Schoktty Diode should be designed with the AD5273 to isolate the supply voltages. Once the programming is done, the 5 V supply can be removed with  $V_{\rm DD}$  maintained at 2.7 V for minimum operation. Figure 6b shows one such implementation.

#### **CONTROLLING THE AD5273**

There are two ways of controlling the AD5273. Users can either program the device with computer software or with external I<sup>2</sup>C controllers.

#### **Software Programming**

Due to the advantage of the one-time-programmable feature, most systems using the AD5273 will program the devices in the factories before shipping to the end users. As a result, ADI offers device programming software that can be implemented in the factory on computers running Windows NT, 2000, and XP platforms. The software can be downloaded from the AD5273 product folder at www.analog.com and is an executable file that does not require any programming languages or user programming skills. Figure 7 shows the software interface.

#### Write

The AD5273 starts at midscale after power up prior to any OTP programming. To increment or decrement the resistance, the user may simply move the scrollbar on the left. Once the desired setting is found, the user may press the Program Permanent button to lock the setting permanently. To write any specific values, the user should use the bit pattern control in the upper screen and press the Run button. The format of writing data to the device is shown in Table I. Once the desired setting is found, the user may turn the T bit to 1 and press the Run button to program the setting permanently.

#### Read

To read the validation bits and data out from the device, the user may simply press the Read button. The user may also set the bit pattern in the upper screen and press the Run button. The format of reading data out from the device is shown in Table II.



Figure 7. Computer Software



Figure 8. Parallel Port Connection. Pin 2 = SDA\_write, Pin 3 = SCL, Pin 15 = SDA\_read, and Pin 25 = DGND

In both Read and Write operations, the program generates the I<sup>2</sup>C digital signals through the parallel port LPT1 pins 2, 3, 15, and 25 for SDA\_write, SCL, SDA\_read, and DGND, respectively, to control the device. See Figure 8.

To apply the device programming software in the factories, users may lay out the AD5273 SCL and SDA pads on the PCB such that the programming signals can be communicated to and from the parallel port. Figure 9 shows a recommended AD5273 PCB layout that pogo pins can be inserted for factory programming.  $100~\Omega$  resistors should also be put in series to the SCL and SDA pins to prevent damaging the PC parallel port. Pull-up resistors on SCL and SDA are also required.



Figure 9. Recommended AD5273 PCB Layout. The SCL and SDA pads allow pogo pins to be inserted so that signals can be communicated through the parallel port for programming. Refer to Figure 8.

For users who do not use the software solution, the AD5273 can be controlled via an I<sup>2</sup>C compatible serial bus and is connected to this bus as a slave device. Referring to Figures 10a, 10b, and 11, the 2-wire I<sup>2</sup>C serial bus protocol operates as follows:

1. The master initiates data transfer by establishing a START condition, which is when SDA goes from high to low while SCL is high, Figure 10a. The following byte is the Slave

Address byte, which consists of the 6 MSBs as slave address defined as 010110. The next bit is AD0; it is an  $I^2C$  device address bit. Depending on the states of their AD0 bits, two AD5273s can be addressed on the same bus. (See Figure 12.) The last LSB is the  $R\overline{W}$  bit, which determines whether data will be read from or written to the slave device.

The slave whose address corresponds to the transmitted address responds by pulling the SDA line low during the ninth clock pulse (this is termed the Acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its serial register.

- 2. AWrite operation contains one more Instruction byte than the Read operation. The Instruction byte in the Write mode follows the Slave Address byte. The MSB of the Instruction byte labeled T is the One Time Programming bit. After acknowledging the Instruction byte, the last byte in the Write mode is the Data byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an Acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL. See Figure 10a.
- 3. In the Read mode, the Data byte follows immediately after the acknowledgment of the Slave Address byte. Data is transmitted over the serial bus in sequences of nine clock pulses (slight difference with the Write mode, there are eight data bits followed by a No Acknowledge bit). Similarly, the transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL as shown in Figure 11.
- 4. When all data bits have been read or written, a STOP condition is established by the master. A STOP condition is defined as a low-to-high transition on the SDA line while SCL is high. In the Write mode, the master will pull the SDA line high during the tenth clock pulse to establish a STOP condition, Figures 10a and 10b. In the Read mode, the master will issue a No Acknowledge for the ninth clock pulse, i.e., the SDA line remains high. The master will then bring the SDA line low before the tenth clock pulse which goes high to establish a STOP condition. See Figure 11.

A repeated Write function gives the user flexibility to update the RDAC output a number of times, except after permanent programming, after addressing and instructing the part only once. During the Write cycle, each data byte will update the RDAC output. For example, after the RDAC has acknowledged its Slave Address and Instruction bytes, the RDAC output will update after these two bytes. If another byte is written to the RDAC while it is still addressed to a specific slave device with the same instruction, this byte will update the output of the selected slave device. If different instructions are needed, the Write mode has to be started with a new Slave Address, Instruction, and Data bytes again. Similarly, a repeated Read function of the RDAC is also allowed.

-14- REV. 0

#### I<sup>2</sup>C Controller Programming Write Bit Pattern Illustrations



Figure 10a. Writing to the RDAC Register



Figure 10b. Activating One Time Programming

#### Read Bit Pattern Illustration



Figure 11. Reading Data From the RDAC Register

#### CONTROLLING TWO DEVICES ON ONE BUS

Figure 12 shows two AD5273 devices on the same serial bus. Each has a different slave address since the state of each AD0 pin is different. This allows each device to operate independently. The master device output bus line drivers are open-drain pull downs in a fully  $I^2C$  compatible interface.



Figure 12. Two AD5273 Devices on One Bus

#### **APPLICATIONS**

#### Programmable Voltage Reference

For Voltage Divider mode operation, as shown in Figure 13, it is common to buffer the output of the digital potentiometer unless the load is much larger than  $R_{WB}$ . Not only does the buffer serve the purpose of impedance conversion, it also allows a heavier load to be driven.



Figure 13. Programmable Voltage Reference

#### Programmable Voltage Source with Boosted Output

For applications that require high current adjustment such as a laser diode driver or tunable laser, a boosted voltage source can be considered. See Figure 14.



Figure 14. Programmable Booster Voltage Source

In this circuit, the inverting input of the op amp forces the  $V_{OUT}$  to be equal to the wiper voltage set by the digital potentiometer. The load current is then delivered by the supply via the N-Ch

REV. 0 –15–

FET  $N_1$ .  $N_1$  power handling must be adequate to dissipate  $(V_{IN}-V_{OUT}) \times I_L$  power. This circuit can source a maximum of 100 mA with a 5V supply. For precision applications, a voltage reference such as ADR421, ADR03, or ADR370 can be applied at the A terminal of the digital potentiometer.

#### **Programmable Current Source**

A programmable current source can be implemented with the circuit shown in Figure 15. The load current is simply the voltage across terminals B-to-W of the AD5273 divided by  $R_{\rm S}$ . Notice at zero-scale, the A terminal of the AD5273 will be at  $-2.048\,\rm V$ , which makes the wiper voltage clamped at ground potential. Dependent on the load, Equation 5 is therefore valid only at certain codes. For example, when the compliance voltage  $V_L$  equals half of the  $V_{\rm REF}$ , the current can be programmed from midscale to full-scale of the AD5273.



Figure 15. Programmable Current Source

$$I_L = \frac{(V_{REF} \times D) / 64}{R_S} | 32 \le D \le 63$$
 (5)

#### **Gain Control Compensation**

As seen in Figure 16, the digital potentiometers are commonly used in gain controls or sensor transimpedance amplifier signal conditioning applications.



Figure 16. Typical Noninverting Gain Amplifier

In both applications, one of the digital potentiometer terminals is connected to the op amp inverting node with finite terminal capacitance C1. It introduces a zero for the 1  $\beta_0$  term with 20 dB/dec whereas a typical op amp GBP has –20 dB/dec characteristics. A large R2 and finite C1 can cause this zero's frequency to fall well below the crossover frequency. Thus the rate of closure becomes 40 dB/dec and the system has 0° phase margin at the crossover frequency. The output may ring or in the worst case oscillate when

the input is a step function. Similarly, it is also likely to ring when switching between two gain values because this is equivalent to a step change at the input. To reduce the effect of C1, users should also configure B or A rather than W terminal at the inverting node.

Depending on the op amp GBP, reducing the feedback resistor may extend the zero's frequency far enough to overcome the problem. A better approach is to include a compensation capacitor C2 to cancel the effect caused by C1. Optimum compensation occurs when  $R1 \times C1 = R2 \times C2$ . This is not an option because of the variation of R2. As a result, one may use the relationship above and scale C2 as if R2 is at its maximum value. Doing so may overcompensate by slowing down the settling time when R2 is set at low values. As a result, C2 should be found empirically for a given application. In general, C2 in the range of a few pF to no more than a few tenths of a pF is adequate for the compensation.

There is also a W terminal capacitance connected to the output (not shown); its effect on stability is less significant so that the compensation may not be necessary unless the op amp is driving a large capacitive load.

#### Programmable Low-Pass Filter

In A/D conversion applications, it is common to include an antialiasing filter to band-limit the sampling signal. To minimize various system redesigns, users may use two 1 k $\Omega$  AD5273s to construct a generic second-order Sallen Key low-pass filter. Since the AD5273 is a single supply device, the input must be dc offset when an ac signal is applied to avoid clipping at ground. This is illustrated in Figure 17. The design equations are:

$$\frac{V_O}{V_I} = \frac{\omega_O^2}{S^2 + \frac{\omega_O}{Q}S + \omega_O^2}$$

$$\omega_O = \sqrt{\frac{1}{R1R2C1C2}}$$
(6)

$$Q = \frac{1}{R1C1} + \frac{1}{R2C2}$$
 (8)

Users can first select some convenient values for the capacitors. To achieve maximally flat bandwidth where Q = 0.707, let C1 be twice the size of C2 and let R1 = R2. As a result, R1 and R2 can be adjusted to the same setting to achieve the desirable bandwidth.



Figure 17. Sallen Key Low-Pass Filter

#### Level Shift for Different Voltages Operation

When users need to interface a 2.5 V controller with the AD5273, a proper voltage level shift must be employed so that the digital potentiometer can be read from or written to the controller; Figure 18 shows one of the implementations. M1 and M2 should be low threshold N-Ch Power MOSFETs such as FDV301N.

–16– REV. 0



Figure 18. Level Shift for Different Voltage Operation

#### **Resistance Scaling**

The AD5273 offers 1 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$  nominal resistances. For users who need to optimize the resolution with an arbitrary full-range resistance, the following techniques can be the solutions. Applicable only to the voltage divider mode, by paralleling a discrete resistor as shown in Figure 19, a proportionately lower voltage appears at terminal A–B. This translates into a finer degree of precision because the step size at terminal W will be smaller. The voltage can be found as:

$$V_{W}(D) = \frac{\left(R_{AB} / / R2\right)}{R3 + R_{AB} / / R2} \times \frac{D}{256} \times V_{DD}$$

$$V_{DD} \circ R3 \stackrel{?}{\underset{B}{\downarrow}}$$

$$R2 \stackrel{?}{\underset{B}{\downarrow}} \qquad W$$

$$(9)$$

Figure 19. Lowering the Nominal Resistance

Figure 19 shows that the digital potentiometer changes steps linearly. On the other hand, log taper adjustment is usually preferred in applications like volume control. Figure 20 shows another way of resistance scaling. In this circuit, the smaller the R2 with respect to  $R_{AB}$ , the more the pseudo log taper characteristic it behaves. The wiper voltage is simply:

$$V_{W}(D) = \frac{R_{WB}(D) / R2}{R_{WA}(D) + R_{WB}(D) / R2} \times V_{I}$$

$$V_{I}$$

$$A$$

$$B$$

$$W_{R2}$$

$$R_{I}$$

$$R_{I}$$

$$R_{I}$$

$$R_{I}$$

$$R_{I}$$

$$R_{I}$$

$$R_{I}$$

Figure 20. Resistor Scaling with Log Adjustment Characteristics

#### **Resolution Enhancement**

Borrowed from ADI's patented RDAC segmentation technique, users can configure three AD5273s to double the resolution. (See Figure 21.) First, U3 must be paralleled with a discrete resistor  $R_P$  that is chosen to be equal to a step resistance ( $R_P = R_{AB}/64$ ). We may see that adjusting U1 and U2 together forms the coarse 6-bit adjustment and adjusting U3 alone forms the finer 6-bit adjustment. As a result, the effective resolution becomes 12-bit.



Figure 21. Double the Resolution in Rheostat Mode Operation

#### RDAC CIRCUIT SIMULATION MODEL

The internal parasitic capacitances and the external capacitive loads dominate the ac characteristics of the digital potentiometers. Configured as a potentiometer divider, the -3 dB bandwidth of the AD5273 (1 k $\Omega$  resistor) measures 6 MHz at half scale. TPCs 15–18 provide the large signal BODE plot characteristics of the four available resistor versions 1 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ . Figure 22 shows a parasitic simulation model. The code following Figure 22 provides a macro model net list for the 1 k $\Omega$  device:



Figure 22. Circuit Simulation Model for RDAC = 1  $k\Omega$ 

#### Macro Model Net List for RDAC

```
.PARAM D = 63, RDAC = 1E3
.SUBCKT DPOT (A, W, B)
CA
                    25E-12
RWA
              W
                    \{(1-D/63)*RDAC+60\}
CW
              Ω
                    55E-12
       W
RWB
       W
              R
                    {D/63*RDAC+60}
                    25E-12
CB
       В
.ENDS DPOT
```

REV. 0 -17-

#### **EVALUATION BOARD**



Figure 23. Evaluation Board Schematic



Figure 24. One of the Possible Configurations: Programmable Voltage Reference



Figure 25. Evaluation Board

-18- REV. 0

#### DIGITAL POTENTIOMETER FAMILY SELECTION GUIDE\*

| Part   | Number<br>of VRs per | Terminal<br>Voltage | Interface<br>Data | Nominal<br>Resistance | Resolution<br>(No. of Wiper | Power Supply<br>Current |                                  | C                                                                |
|--------|----------------------|---------------------|-------------------|-----------------------|-----------------------------|-------------------------|----------------------------------|------------------------------------------------------------------|
| Number | Package              | Range (V)           | Control           | (kΩ)                  | Positions)                  | (I <sub>DD</sub> ) (μA) | Packages                         | Comments                                                         |
| AD5201 | 1                    | ±3, 5.5             | 3-wire            | 10, 50                | 33                          | 40                      | MSOP-10                          | Full AC Specs, Dual<br>Supply, Power-On-Reset,<br>Low Cost       |
| AD5220 | 1                    | 5.5                 | UP/DOWN           | 10, 50, 100           | 128                         | 40                      | PDIP, SOIC-8,<br>MSOP-8          | No Rollover,<br>Power-On-Reset                                   |
| AD7376 | 1                    | ±15, 28             | 3-wire            | 10, 50, 100,<br>1000  | 128                         | 100                     | PDIP-14,<br>SOIC-16,<br>TSSOP-14 | Single 28 V or Dual<br>±15 V Supply Operation                    |
| AD5200 | 1                    | ±3, 5.5             | 3-wire            | 10, 50                | 256                         | 40                      | MSOP-10                          | Full AC Specs, Dual<br>Supply, Power-On-Reset                    |
| AD8400 | 1                    | 5.5                 | 3-wire            | 1, 10, 50, 100        | 256                         | 5                       | SOIC-8                           | Full AC Specs                                                    |
| AD5260 | 1                    | ±5, 15              | 3-wire            | 20, 50, 200           | 256                         | 60                      | TSSOP-14                         | 5 V to 15 V or ±5 V<br>Operation, TC < 50 ppm/°C                 |
| AD5280 | 1                    | ±5, 15              | 2-wire            | 20, 50, 200           | 256                         | 60                      | TSSOP-14                         | 5 V to 15 V or ±5 V<br>Operation, TC < 50 ppm/°C                 |
| AD5241 | 1                    | ±3, 5.5             | 2-wire            | 10, 100, 1000         | 256                         | 50                      | SOIC-14,<br>TSSOP-14             | I <sup>2</sup> C Compatible,<br>TC < 50 ppm/°C                   |
| AD5231 | 1                    | ±2.75, 5.5          | 3-wire            | 10, 50, 100           | 1024                        | 20                      | TSSOP-16                         | Nonvolatile Memory,<br>Direct Program, I/D,<br>±6 dB Settability |
| AD5222 | 2                    | ±3, 5.5             | UP/DOWN           | 10, 50, 100,<br>1000  | 128                         | 80                      | SOIC-14,<br>TSSOP-14             | No Rollover, Stereo,<br>Power-On-Reset,<br>TC < 50 ppm/°C        |
| AD8402 | 2                    | 5.5                 | 3-wire            | 1, 10, 50, 100        | 256                         | 5                       | PDIP, SOIC-14,<br>TSSOP-14       | Full AC Specs, nA<br>Shutdown Current                            |
| AD5207 | 2                    | ±3, 5.5             | 3-wire            | 10, 50, 100           | 256                         | 40                      | TSSOP-14                         | Full AC Specs, Dual<br>Supply, Power-On-Reset,<br>SDO            |
| AD5232 | 2                    | ±2.75, 5.5          | 3-wire            | 10, 50, 100           | 256                         | 20                      | TSSOP-16                         | Nonvolatile Memory,<br>Direct Program, I/D,<br>±6 dB Settability |
| AD5235 | 2                    | ±2.75, 5.5          | 3-wire            | 25, 250               | 1024                        | 20                      | TSSOP-16                         | Nonvolatile Memory,<br>Direct Program,<br>TC < 50 ppm/°C         |
| AD5242 | 2                    | ±3, 5.5             | 2-wire            | 10, 100, 1000         | 256                         | 50                      | SOIC-16,<br>TSSOP-16             | I <sup>2</sup> C Compatible,<br>TC < 50 ppm/°C                   |
| AD5262 | 2                    | ±5, 15              | 3-wire            | 20, 50, 200           | 256                         | 60                      | TSSOP-16                         | 5 V to 15 V or ±5 V<br>Operation, TC < 50 ppm/°C                 |
| AD5282 | 2                    | ±5, 15              | 3-wire            | 20, 50, 200           | 256                         | 60                      | TSSOP-16                         | 5 V to 15 V or ±5 V<br>Operation, TC < 50 ppm/°C                 |
| AD5203 | 4                    | 5.5                 | 3-wire            | 10, 100               | 64                          | 5                       | PDIP, SOIC-24,<br>TSSOP-24       | Full AC Specs, nA<br>Shutdown Current                            |
| AD5233 | 4                    | ±2.75, 5.5          | 3-wire            | 10, 50, 100           | 64                          | 20                      | TSSOP-24                         | Nonvolatile Memory,<br>Direct Program, I/D,<br>±6 dB Settability |
| AD5204 | 4                    | ±3, 5.5             | 3-wire            | 10, 50, 100           | 256                         | 60                      | PDIP, SOIC-24,<br>TSSOP-24       | Full AC Specs, Dual<br>Supply, Power-On-Reset                    |
| AD8403 | 4                    | 5.5                 | 3-wire            | 1, 10, 50, 100        | 256                         | 5                       | PDIP, SOIC-24,<br>TSSOP-24       | Full AC Specs, nA<br>Shutdown Current                            |
| AD5206 | 6                    | ±3, 5.5             | 3-wire            | 10, 50, 100           | 256                         | 60                      | PDIP, SOIC-24,<br>TSSOP-24       | Full AC Specs, Dual<br>Supply, Power-On-Reset                    |

 $<sup>{\</sup>bf *For\ the\ most\ current\ information\ on\ digital\ potentiometers, check\ the\ website\ at: {\bf www.analog.com/digital potentiometers}}$ 

REV. 0 –19–

### **OUTLINE DIMENSIONS**

# 8-Lead Plastic Surface-Mount Package [SOT-23] (RT-8)

Dimensions shown in millimeters



COMPLIANT TO JEDEC STANDARDS MO-178BA