## FEATURES

225 ps Propagation Delay through the Switch
$4.5 \Omega$ Switch Connection between Ports
Data Rate 1.5 Gbps
2.5 V/3.3 V Supply Operation

Selectable Level Shifting/Translation
Level Translation
3.3 V to 2.5 V
3.3 V to 1.8 V
2.5 V to 1.8 V

Small Signal Bandwidth 770 MHz
Tiny 6-Lead SC70 Package and 6-Lead SOT-66 Package

## APPLICATIONS

3.3 V to 1.8 V Voltage Translation
3.3 V to 2.5 V Voltage Translation
2.5 V to 1.8 V Voltage Translation

Bus Switching
Bus Isolation
Hot Swap
Hot Plug
Analog Switch Applications

## GENERAL DESCRIPTION

The ADG3241 is a 2.5 V or 3.3 V , single digital switch. It is designed on a low voltage CMOS process, which provides low power dissipation yet gives high switching speed and very low on resistance. This allows the input to be connected to the output without additional propagation delay or generating additional ground bounce noise.
The switch is enabled by means of the bus enable $(\overline{\mathrm{BE}})$ input signal. This digital switch allows a bidirectional signal to be switched when ON. In the OFF condition, signal levels up to the supplies are blocked.

This device is ideal for applications requiring level translation. When operated from a 3.3 V supply, level translation from 3.3 V inputs to 2.5 V outputs is allowed. Similarly, if the device is operated from a 2.5 V supply and 2.5 V inputs are applied, the device will translate the outputs to 1.8 V . In addition to this, a level translating select pin $(\overline{\mathrm{SEL}})$ is included. When $\overline{\mathrm{SEL}}$ is low, $\mathrm{V}_{\mathrm{CC}}$ is reduced internally, allowing for level translation between 3.3 V inputs and 1.8 V outputs. This makes the device suited to applications requiring level translation between different supplies, such as converter to DSP/microcontroller interfacing.

REV. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## FUNCTIONAL BLOCK DIAGRAM



## PRODUCT HIGHLIGHTS

1. 3.3 V or 2.5 V supply operation.
2. Extremely low propagation delay through switch.
3. $4.5 \Omega$ switches connect inputs to outputs.
4. Level/voltage translation.
5. Tiny SC70 package and SOT-66 package.

## ADG3241-SPECIFICATIONS ${ }^{1}$ <br> $\left(V_{\text {cc }}=2.3 \mathrm{~V}\right.$ to $3.6 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted.)

|  |  |  | B Version <br> Typ |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Parameter | Symbol | Conditions | Max |  | Unit

## NOTES

${ }^{1}$ Temperature range is as follows: B Version: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
${ }^{2}$ Typical values are at $25^{\circ} \mathrm{C}$, unless otherwise stated.
${ }^{3}$ Guaranteed by design, not subject to production test.
${ }^{4}$ The digital switch contributes no propagation delay other than the RC delay of the typical $\mathrm{R}_{\mathrm{ON}}$ of the switch and the load capacitance when driven by an ideal voltage source. Since the time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay of the digital switch when used in a system is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side.
${ }^{5}$ See Timing Measurement Information section.
${ }^{6}$ This current applies to the control pin $\overline{\mathrm{BE}}$ only. The A and B ports contribute no significant ac or dc currents as they transition.
Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS*

( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)
$\mathrm{V}_{\mathrm{CC}}$ to GND . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to +4.6 V
Digital Inputs to GND . . . . . . . . . . . . . . . . . -0.5 V to +4.6 V
DC Input Voltage . . . . . . . . . . . . . . . . . . . . . . -0.5 V to +4.6 V
DC Output Current . . . . . . . . . . . . . . . . . . 25 mA per Channel
Operating Temperature Range
Industrial (B Version) . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature Range . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . $150^{\circ} \mathrm{C}$
SC70 Package
$\theta_{\mathrm{JA}}$ Thermal Impedance . . . . . . . . . . . . . . . . . . . . . . $332^{\circ} \mathrm{C} / \mathrm{W}$
SOT-66 Package
$\theta_{\mathrm{JA}}$ Thermal Impedance . . . . . . . . . $191^{\circ} \mathrm{C} / \mathrm{W}$ (4-Layer Board)
Lead Temperature, Soldering (10 sec) . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
IR Reflow, Peak Temperature (<20 sec) . . . . . . . . . . . . $235^{\circ} \mathrm{C}$
*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

Table I. Truth Table

| $\overline{\mathbf{B E}}$ | $\overline{\text { SEL }}^{*}$ | Function |
| :--- | :--- | :--- |
| L | L | $\mathrm{A}=\mathrm{B}, 3.3 \mathrm{~V}$ to 1.8 V Level Shifting |
| L | H | $\mathrm{A}=\mathrm{B}, 3.3 \mathrm{~V}$ to $2.5 \mathrm{~V} / 2.5 \mathrm{~V}$ to 1.8 V Level Shifting |
| H | X | Disconnect |

$* \overline{\mathrm{SEL}}=0 \mathrm{~V}$ only when $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 10 \%$.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG3241 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

PIN CONFIGURATION 6-Lead SC70


Table II. Pin Function Descriptions

| Pin No. |  |  |  |
| :--- | :--- | :--- | :--- |
| SC70 | SOT-66 | Mnemonic | Description |
| 1 | 6 | $\overline{\mathrm{BE}}$ | Bus Enable (Active Low) |
| 2 | 4 | GND | Ground Reference |
| 3 | 3 | A | Port A, Input or Output |
| 4 | 5 | B | Port B, Input or Output |
| 5 | 1 | $\mathrm{~V}_{\mathrm{CC}}$ | Positive Power Supply Voltage |
| 6 | 2 | SEL | Level Translation Select |

ORDERING GUIDE

| Model | Temperature <br> Range | Package <br> Description | Package | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADG3241BKS-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Transistor Package (SC70) | KS-6 | SKA |
| ADG3241BKS-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Transistor Package (SC70) | KS-6 | SKA |
| ADG3241BKS-500RL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Transistor Package (SC70) | KS-6 | SKA |
| ADG3241BRY-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Small Outline Transistor Package (SOT-66) | RY-6-1 | 00 |

## TERMINOLOGY

| $\mathrm{V}_{\mathrm{CC}}$ | Positive Power Supply Voltage. |
| :---: | :---: |
| GND | Ground (0 V) Reference. |
| $\mathrm{V}_{\text {INH }}$ | Minimum Input Voltage for Logic 1. |
| $\mathrm{V}_{\text {INL }}$ | Maximum Input Voltage for Logic 0. |
| $\mathrm{I}_{\text {I }}$ | Input Leakage Current at the Control Inputs. |
| $\mathrm{I}_{\mathrm{OZ}}$ | OFF State Leakage Current. It is the maximum leakage current at the switch pin in the OFF state. |
| $\mathrm{I}_{\text {OL }}$ | ON State Leakage Current. It is the maximum leakage current at the switch pin in the ON state. |
| $\mathrm{V}_{\mathrm{P}}$ | Maximum Pass Voltage. The maximum pass voltage relates to the clamped output voltage of an NMOS device when the switch input voltage is equal to the supply voltage. |
| $\mathrm{R}_{\text {ON }}$ | Ohmic Resistance Offered by a Switch in the ON State. It is measured at a given voltage by forcing a specified amount of current through the switch. |
| $\mathrm{C}_{\mathrm{X}} \mathrm{OFF}$ | OFF Switch Capacitance. |
| $\mathrm{C}_{\mathrm{X}} \mathrm{ON}$ | ON Switch Capacitance. |
| $\mathrm{C}_{\text {IN }}$ | Control Input Capacitance. This consists of $\overline{\mathrm{BE}}$ and $\overline{\mathrm{SEL}}$. |
| $\mathrm{I}_{\mathrm{CC}}$ | Quiescent Power Supply Current. This current represents the leakage current between the $\mathrm{V}_{\mathrm{CC}}$ and ground pins. It is measured when all control inputs are at a logic high or low level and the switches are OFF. |
| $\Delta \mathrm{I}_{\mathrm{CC}}$ | Extra power supply current component for the $\overline{\mathrm{BE}}$ control input when the input is not driven at the supplies. |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Data Propagation Delay through the Switch in the ON State. Propagation delay is related to the RC time constant $\mathrm{R}_{\mathrm{ON}} \times \mathrm{C}_{\mathrm{L}}$, where $\mathrm{C}_{\mathrm{L}}$ is the load capacitance. |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Bus Enable Times. These are the times taken to cross the $\mathrm{V}_{\mathrm{T}}$ voltage at the switch output when the switch turns on in response to the control signal, $\overline{\mathrm{BE}}$. |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Bus Disable Times. This is the time taken to place the switch in the high impedance OFF state in response to the control signal. It is measured as the time taken for the output voltage to change by $V_{\Delta}$ from the original quiescent level, with reference to the logic level transition at the control input. (Refer to Figure 3 for enable and disable times.) |
| Max Data Rate | Maximum Rate at which Data Can Be Passed through the Switch. |
| Channel Jitter | Peak-to-Peak Value of the Sum of the Deterministic and Random Jitter of the Switch Channel. |

## Typical Performance Characteristics-ADG3241



TPC 1. On Resistance vs. Input Voltage


TPC 4. On Resistance vs. Input Voltage for Different Temperatures


TPC 7. Pass Voltage vs. $V_{c c}$


TPC 2. On Resistance vs. Input Voltage


TPC 5. On Resistance vs. Input Voltage for Different Temperatures


TPC 8. Pass Voltage vs. $V_{C C}$


TPC 3. On Resistance vs. Input Voltage


TPC 6. Pass Voltage vs. $V_{C C}$


TPC 9. I $C C$ vs. Enable Frequency


TPC 10. Output Low Characteristic


TPC 13. Bandwidth vs. Frequency


TPC 16. Enable/Disable Time vs. Temperature


TPC 11. Output High Characteristic


TPC 14. Off Isolation vs. Frequency


TPC 17. Jitter vs. Data Rate; PRBS 31


TPC 12. Charge Injection vs. Source Voltage


TPC 15. Enable/Disable Time vs. Temperature


TPC 18. Eye Width vs. Data Rate; PRBS 31


TPC 19. Eye Pattern; 1.5 Gbps, $V_{C C}=3.3 \mathrm{~V}$, PRBS 31


TPC 20. Eye Pattern; 1.244 Gbps, $V_{C C}=2.5 \mathrm{~V}$, PRBS 31

TIMING MEASUREMENT INFORMATION
For the following load circuit and waveforms, the notation that is used is $\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\text {OUT }}$ where
$V_{I N}=V_{A}$ and $V_{\text {OUT }}=V_{B}$ or $V_{I N}=V_{B}$ and $V_{\text {OUT }}=V_{A}$



Figure 2. Propagation Delay

## NOTES

PULSE GENERATOR FOR ALL PULSES: $\mathbf{t}_{\mathrm{R}} \leq \mathbf{2 . 5 n s}, \mathrm{t}_{\mathrm{F}} \leq \mathbf{2 . 5 n s}$,
FREQUENCY $\leq 10 \mathrm{MHz}$.
$C_{L}$ INCLUDES BOARD, STRAY, AND LOAD CAPACITANCES.
$\mathrm{R}_{\mathrm{T}}$ IS THE TERMINATION RESISTOR, SHOULD BE EQUAL TO Z Z OF THE PULSE GENERATOR.

Figure 1. Load Circuit

Test Conditions

| Symbol | $\mathbf{V}_{\mathbf{C C}}=\mathbf{3 . 3} \mathbf{V} \pm \mathbf{0 . 3} \mathbf{V}\left(\overline{\mathbf{S E L}}=\mathbf{V}_{\mathbf{C C}}\right)$ | $\mathbf{V}_{\mathbf{C C}}=\mathbf{2 . 5} \mathbf{V} \pm \mathbf{0 . 2} \mathbf{V}\left(\overline{\mathbf{S E L}}=\mathbf{V}_{\mathbf{C C}}\right)$ | $\mathbf{V}_{\mathbf{C C}}=\mathbf{3 . 3} \mathbf{V} \pm \mathbf{0 . 3} \mathbf{V}(\overline{\mathbf{S E L}}=\mathbf{0} \mathbf{V})$ | $\mathbf{U n i t}$ |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{R}_{\mathrm{L}}$ | 500 | 500 | 500 | $\Omega$ |
| $\mathrm{~V}_{\Delta}$ | 300 | 150 | 150 | mV |
| $\mathrm{C}_{\mathrm{L}}$ | 50 | 30 | 30 | pF |
| $\mathrm{V}_{\mathrm{T}}$ | 1.5 | 0.9 | 0.9 | V |



Table III. Switch Position

| Test | $\mathbf{S} 1$ |
| :--- | :--- |
| $t_{\text {PLZ }}, t_{\text {PZL }}$ | $2 \times V_{\text {CC }}$ |
| $t_{\text {thZ }}, t_{\text {PZH }}$ | GND |

Figure 3. Enable and Disable Times

## BUS SWITCH APPLICATIONS

## Mixed Voltage Operation, Level Translation

Bus switches can provide an ideal solution for interfacing between mixed voltage systems. The ADG3241 is suitable for applications where voltage translation from 3.3 V technology to a lower voltage technology is needed. This device can translate from 3.3 V to 1.8 V , from 2.5 V to 1.8 V , or bidirectionally from 3.3 V directly to 2.5 V .
Figure 4 shows a block diagram of a typical application in which a user needs to interface between a 3.3 V ADC and a 2.5 V microprocessor. The microprocessor may not have 3.3 V tolerant inputs, therefore placing the ADG3241 between the two devices allows the devices to communicate easily. The bus switch directly connects the two blocks, thus introducing minimal propagation delay, timing skew, or noise.


Figure 4. Level Translation between a 3.3 V ADC and a 2.5 V Microprocessor

### 3.3 V to 2.5 V Translation

When $\mathrm{V}_{\mathrm{CC}}$ is $3.3 \mathrm{~V}(\overline{\mathrm{SEL}}=3.3 \mathrm{~V})$ and the input signal range is 0 V to $\mathrm{V}_{\mathrm{CC}}$, the maximum output signal will be clamped to within a voltage threshold below the $\mathrm{V}_{\mathrm{CC}}$ supply.


Figure 5. 3.3 V to 2.5 V Voltage Translation, $\overline{\operatorname{SEL}}=V_{C C}$ In this case, the output will be limited to 2.5 V , as shown in Figure 6. This device can be used for translation from 2.5 V to 3.3 V devices and also between two 3.3 V devices.


Figure 6. 3.3 V to 2.5 V Voltage Translation, $\overline{S E L}=V_{C C}$

### 2.5 V to 1.8 V Translation

When $\mathrm{V}_{\mathrm{CC}}$ is $2.5 \mathrm{~V}(\overline{\mathrm{SEL}}=2.5 \mathrm{~V})$ and the input signal range is 0 V to $\mathrm{V}_{\mathrm{CC}}$, the maximum output signal will, as before, be clamped to within a voltage threshold below the $\mathrm{V}_{\mathrm{CC}}$ supply. In this case, the output will be limited to approximately 1.8 V , as shown in Figure 8.


Figure 7. 2.5 V to 1.8 V Voltage Translation, $\overline{S E L}=2.5 \mathrm{~V} C C$


Figure 8. 2.5 V to 1.8 V Voltage Translation, $\overline{S E L}=V_{C C}$

### 3.3 V to 1.8 V Translation

The ADG3241 offers the option of interfacing between a 3.3 V device and a 1.8 V device. This is possible through use of the $\overline{\text { SEL }}$ pin. The $\overline{\text { SEL }}$ pin is an active low control pin. $\overline{\text { SEL }}$ activates internal circuitry in the ADG3241 that allows voltage translation between 3.3 V devices and 1.8 V devices.


Figure 9. 3.3 V to 1.8 V Voltage Translation, $\overline{S E L}=0 \mathrm{~V}$
When $\mathrm{V}_{\mathrm{CC}}$ is 3.3 V and the input signal range is 0 V to $\mathrm{V}_{\mathrm{CC}}$, the maximum output signal will be clamped to 1.8 V , as shown in Figure 9. To do this, the $\overline{\text { SEL }}$ pin must be tied to Logic 0. If $\overline{\mathrm{SEL}}$ is unused, it should be tied directly to $\mathrm{V}_{\mathrm{CC}}$.


Figure 10. 3.3 V to 1.8 V Voltage Translation, $\overline{S E L}=0 \mathrm{~V}$

## ADG3241

## Bus Isolation

A common requirement of bus architectures is low capacitance loading of the bus. Such systems require bus bridge devices that extend the number of loads on the bus without exceeding the specifications. Because the ADG3241 is designed specifically for applications that do not need drive yet require simple logic functions, it solves this requirement. The device isolates access to the bus, thus minimizing capacitance loading.


Figure 11. Location of Bus Switched in a Bus Isolation Application

## Hot Plug and Hot Swap Isolation

The ADG3241 is suitable for hot swap and hot plug applications. The output signal of the ADG3241 is limited to a voltage that is below the $\mathrm{V}_{\mathrm{CC}}$ supply, as shown in Figures 6, 8, and 10. Therefore the switch acts like a buffer to take the impact from hot insertion, protecting vital and expensive chipsets from damage.
In hot plug applications, the system cannot be shut down when new hardware is being added. To overcome this, a bus switch can be positioned on the backplane between the bus devices and the hot plug connectors. The bus switch is turned off during hot plug. Figure 12 shows a typical example of this type of application.

There are many systems, such as docking stations, PCI boards for servers, and line cards for telecommunications switches, that require the ability to handle hot swapping. If the bus can be isolated prior to insertion or removal, there is more control over the hot swap event. This isolation can be achieved using bus switches. The bus switches are positioned on the hot swap card between the connector and the devices. During hot swap, the ground pin of the hot swap card must connect to the ground pin of the backplane before any other signal or power pins.

## Analog Switching

Bus switches can be used in many analog switching applications, for example, video graphics. Bus switches can have lower on resistance, smaller ON and OFF channel capacitance, and thus improved frequency performance than their analog counterparts. The bus switch channel itself, consisting solely of an NMOS switch, limits the operating voltage (see TPC 1 for a typical plot), but in many cases, this does not present an issue.

## High Impedance During Power-Up/Power-Down

To ensure the high impedance state during power-up or powerdown, $\overline{\mathrm{BE}}$ should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pull-up resistor; the minimum value of the resistor is determined by the currentsinking capability of the driver.


Figure 12. ADG3241 in a Hot Plug Application

## OUTLINE DIMENSIONS

6-Lead Thin Shrink Small Outline Transistor Package [SC70]
(KS-6)
Dimensions shown in millimeters


6-Lead Small Outline Transistor Package [SOT-66]
(RY-6-1)
Dimensions shown in millimeters


## ADG3241 <br> Revision History

Location Page
10/04-Data Sheet changed from REV. 0 to REV. A.
Changes to FEATURES ..... 1
Changes to PRODUCT HIGHLIGHTS .....  1
Changes to SPECIFICATIONS ..... 2
Changes to ABSOLUTE MAXIMUM RATINGS ..... 3
Changes to PIN CONFIGURATIONS ..... 4
Changes to ORDERING GUIDE ..... 4
Updated OUTLINE DIMENSIONS ..... 11

