| 1  | DSP56309 OVERVIEW                     |
|----|---------------------------------------|
| 2  | SIGNAL/CONNECTION DESCRIPTIONS        |
| 3  | MEMORY CONFIGURATION                  |
| 4  | CORE CONFIGURATION                    |
| 5  | GENERAL PURPOSE I/O                   |
| 6  | HOST INTERFACE (HI08)                 |
| 7  | ENHANCED SYNCHRONOUS SERIAL INTERFACE |
| 8  | SERIAL COMMUNICATION INTERFACE (SCI)  |
| 9  | TIMER MODULE                          |
| 10 | ON-CHIP EMULATION MODULE              |
| 11 | JTAG PORT                             |
| Α  | BOOTSTRAP PROGRAM                     |
| В  | EQUATES                               |
| С  | BSDL LISTING                          |
| D  | PROGRAMMING REFERENCE                 |
|    | INDEX                                 |

| 1  | DSP56309 OVERVIEW                     |
|----|---------------------------------------|
| 2  | SIGNAL/CONNECTION DESCRIPTIONS        |
| 3  | MEMORY CONFIGURATION                  |
| 4  | CORE CONFIGURATION                    |
| 5  | GENERAL PURPOSE I/O                   |
| 6  | HOST INTERFACE (HI08)                 |
| 7  | ENHANCED SYNCHRONOUS SERIAL INTERFACE |
| 8  | SERIAL COMMUNICATION INTERFACE (SCI)  |
| 9  | TIMER MODULE                          |
| 10 | ON-CHIP EMULATION MODULE              |
| 11 | JTAG PORT                             |
| Α  | BOOTSTRAP PROGRAM                     |
| В  | EQUATES                               |
| С  | BSDL LISTING                          |
| D  | PROGRAMMING REFERENCE                 |
|    |                                       |

**INDEX** 

Rev. 0

## **DSP56309**

## 24-Bit Digital Signal Processor User's Manual

Motorola, Incorporated Semiconductor Products Sector DSP Division 6501 William Cannon Drive West Austin, TX 78735-8598

This document (and other documents) can be viewed on the World Wide Web at http://www.mot.com/SPS/DSP/documentation/

This manual is one of a set of three documents. You need the following manuals to have complete product information: Family Manual, User's Manual, and Technical Data.

On $CE^{\mathbb{T}}$  is a trademark of Motorola, Inc. Intel<sup>®</sup> is a registered trademark of the Intel Corporation. All other trademarks are those of their respective owners.

© MOTOROLA INC., 1998

®Reg. U.S. Pat. & Tm. Off.

#### Order this document by **DSP56309UM/D**

Motorola reserves the right to make changes without further notice to any products herein to improve reliability, function, or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Motorola products are not authorized for use as components in life support devices or systems intended for surgical implant into the body or intended to support or sustain life. Buyer agrees to notify Motorola of any such intended end use whereupon Motorola shall determine availability and suitability of its product or products for the use intended. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Employment Opportunity / Affirmative Action Employer.

## **TABLE OF CONTENTS**

| SECTIO  | N 1 DSP56309 OVERVIEW                        | 1-1  |
|---------|----------------------------------------------|------|
| 1.1     | INTRODUCTION                                 |      |
| 1.2     | MANUAL ORGANIZATION                          | 1-3  |
| 1.3     | MANUAL CONVENTIONS                           | 1-5  |
| 1.4     | DSP56309 FEATURES                            | 1-6  |
| 1.5     | DSP56309 CORE DESCRIPTION                    | 1-7  |
| 1.5.1   | General Features                             | 1-7  |
| 1.5.2   | Hardware Debugging Support                   | 1-7  |
| 1.5.3   | Reduced Power Dissipation                    | 1-7  |
| 1.6     | DSP56300 CORE FUNCTIONAL BLOCKS              | 1-8  |
| 1.6.1   | Data ALU                                     | 1-8  |
| 1.6.1.1 | Data ALU Registers                           | 1-8  |
| 1.6.1.2 | Multiplier-Accumulator (MAC)                 | 1-9  |
| 1.6.2   | Address Generation Unit (AGU)                | 1-9  |
| 1.6.3   | Program Control Unit (PCU)                   |      |
| 1.6.4   | PLL and Clock Oscillator                     | 1-11 |
| 1.6.5   | JTAG TAP and OnCE Module                     | 1-11 |
| 1.6.6   | On-Chip Memory                               |      |
| 1.6.7   | Off-Chip Memory Expansion                    | 1-12 |
| 1.7     | INTERNAL BUSES                               |      |
| 1.8     | DSP56309 BLOCK DIAGRAM                       |      |
| 1.9     | DIRECT MEMORY ACCESS (DMA)                   |      |
| 1.10    | DSP56309 ARCHITECTURE OVERVIEW               |      |
| 1.10.1  | GPIO Functionality                           |      |
| 1.10.2  | Host Interface (HI08)                        |      |
| 1.10.3  | Enhanced Synchronous Serial Interface (ESSI) |      |
|         | Serial Communications Interface (SCI)        |      |
| 1.10.5  | Timer Module                                 | 1-17 |
| SECTIO  | N 2 SIGNAL/CONNECTION DESCRIPTIONS           | 2-1  |
| 2.1     | SIGNAL GROUPINGS                             | 2-3  |
| 22      | POWER                                        | 2-5  |

| 2.3               | GROUND                                  | 2-6  |
|-------------------|-----------------------------------------|------|
| 2.4               | CLOCK                                   | 2-7  |
| 2.5               | PHASE-LOCKED LOOP (PLL)                 | 2-8  |
| 2.6               | EXTERNAL MEMORY EXPANSION PORT (PORT A) |      |
| 2.6.1             | External Address Bus                    | 2-9  |
| 2.6.2             | External Data Bus                       | 2-10 |
| 2.6.3             | External Bus Control                    | 2-10 |
| 2.7               | INTERRUPT AND MODE CONTROL              | 2-14 |
| 2.8               | HOST INTERFACE (HI08)                   | 2-16 |
| 2.8.1             | Host Port Usage Considerations          | 2-16 |
| 2.8.2             | Host Port Configuration                 | 2-17 |
| 2.9               | ENHANCED SYNCHRONOUS SERIAL INTERFACE   | 2-24 |
| 2.9.1             | ESSI0                                   | 2-24 |
| 2.9.2             | ESSI1                                   | 2-27 |
| 2.10              | SERIAL COMMUNICATION INTERFACE (SCI)    | 2-32 |
| 2.11              | TIMERS                                  | 2-33 |
| 2.12              | ONCE/JTAG INTERFACE                     | 2-35 |
| OFOTIC            | ON A MEMORY CONFIGURATION               | 0.4  |
| <b>SECTIO</b> 3.1 | ON 3 MEMORY CONFIGURATION               |      |
| 3.1.1             |                                         |      |
| 3.1.1<br>3.1.2    | Program Memory Space                    |      |
| 3.1.2.1           | Data Memory Spaces                      |      |
| 3.1.2.1           | X Data Memory Space                     |      |
| 3.1.2.2           | Y Data Memory Space                     |      |
| 3.1.3<br>3.2      | Memory Space Configuration              |      |
| 3.2.1             | On-Chip Program Memory (Program RAM)    |      |
| 3.2.1<br>3.2.2    |                                         |      |
| 3.2.2             | On-Chip X Data Memory (X Data RAM)      |      |
| 3.2.3<br>3.2.4    | On-Chip Y Data Memory (Y Data RAM)      |      |
| 3.2.4<br>3.3      | Bootstrap ROM                           |      |
|                   |                                         |      |
| 3.3.1             | Memory Space Configurations             |      |
| 3.3.2             | RAM Configurations                      |      |
| 3.4<br>3.5        | MEMORY MAPS                             |      |
| 0.0               |                                         | J-10 |

| SECTIO  | N 4 CORE CONFIGURATION                            | 4-1  |
|---------|---------------------------------------------------|------|
| 4.1     | INTRODUCTION                                      | 4-3  |
| 4.2     | OPERATING MODES                                   | 4-3  |
| 4.3     | BOOTSTRAP PROGRAM                                 | 4-4  |
| 4.3.1   | Mode 0: Expanded Mode                             | 4-6  |
| 4.3.2   | Modes 1 to 7: Reserved                            | 4-6  |
| 4.3.3   | Mode 8: Expanded Mode                             | 4-6  |
| 4.3.4   | Mode 9: Boot from Byte-Wide External Memory       | 4-7  |
| 4.3.5   | Mode A: Boot from SCI                             | 4-7  |
| 4.3.6   | Mode B: Reserved                                  | 4-7  |
| 4.3.7   | Modes C, D, E, F: Boot from HI08                  | 4-8  |
| 4.3.7.1 | Mode C: In ISA/DSP5630X Mode (8-Bit Bus)          | 4-8  |
| 4.3.7.2 | Mode D: In HC11 Non-multiplexed Mode              | 4-8  |
| 4.3.7.3 | Mode E: In 8051 Multiplexed Bus Mode              | 4-9  |
| 4.3.7.4 | Mode F: In 68302/68360 Bus Mode                   | 4-9  |
| 4.4     | INTERRUPT SOURCES AND PRIORITIES                  | 4-9  |
| 4.4.1   | Interrupt Sources                                 | 4-9  |
| 4.4.2   | Interrupt Priority Levels                         | 4-12 |
| 4.4.3   | Interrupt Source Priorities Within an IPL         |      |
| 4.5     | DMA REQUEST SOURCES                               | 4-16 |
| 4.6     | OPERATING MODE REGISTER (OMR)                     |      |
| 4.7     | PLL CONTROL REGISTER                              | 4-18 |
| 4.7.1   | PCTL PLL Multiplication Factor Bits 0–11          |      |
| 4.7.2   | PCTL XTAL Disable Bit (XTLD) Bit 16               |      |
| 4.7.3   | PCTL Predivider Factor Bits (PD0–PD3) Bits 20–23. |      |
| 4.8     | DEVICE IDENTIFICATION REGISTER (IDR)              | 4-18 |
| 4.9     | AA CONTROL REGISTERS (AAR0-AAR3)                  | 4-19 |
| 4.10    | JTAG BOUNDARY SCAN REGISTER (BSR)                 | 4-20 |
| SECTIO  | N 5 GENERAL-PURPOSE I/O                           | 5-1  |
| 5.1     | INTRODUCTION                                      |      |
| 5.2     | PROGRAMMING MODEL                                 |      |
| 5.2.1   | Port B Signals and Registers                      | 5-3  |
| 5.2.2   | Port C Signals and Registers                      | 5-3  |
| 5.2.3   | Port D Signals and Registers                      |      |
| 5.2.4   | Port E Signals and Registers                      | 5-4  |

| 5.2.5   | Triple Timer Signals                            | . 5-4  |
|---------|-------------------------------------------------|--------|
| SECTIO  | N 6 HOST INTERFACE (HI08)                       | . 6-1  |
| 6.1     | INTRODUCTION                                    | . 6-3  |
| 6.2     | HI08 FEATURES                                   | . 6-3  |
| 6.2.1   | Host to DSP Core Interface                      | . 6-3  |
| 6.2.2   | HI08-to-Host Processor Interface                |        |
| 6.3     | HI08 HOST PORT SIGNALS                          | . 6-6  |
| 6.4     | HI08 BLOCK DIAGRAM                              |        |
| 6.5     | HI08 DSP SIDE PROGRAMMER'S MODEL                |        |
| 6.5.1   | Host Receive Data Register (HRX)                | . 6-8  |
| 6.5.2   | Host Transmit Data Register (HTX)               |        |
| 6.5.3   | Host Control Register (HCR)                     |        |
| 6.5.3.1 | HCR Host Receive Interrupt Enable (HRIE) Bit 0  |        |
| 6.5.3.2 | HCR Host Transmit Interrupt Enable (HTIE) Bit 1 |        |
| 6.5.3.3 | HCR Host Command Interrupt Enable (HCIE) Bit 2  |        |
| 6.5.3.4 | HCR Host Flags 2,3 (HF[3:2]) Bits 3, 4          |        |
| 6.5.3.5 | HCR Reserved Bits 5-15                          |        |
| 6.5.4   | Host Status Register (HSR)                      |        |
| 6.5.4.1 | HSR Host Receive Data Full (HRDF) Bit 0         |        |
| 6.5.4.2 | HSR Host Transmit Data Empty (HTDE) Bit 1       |        |
| 6.5.4.3 | HSR Host Command Pending (HCP) Bit 2            |        |
| 6.5.4.4 | HSR Host Flags 0, 1 (HF[1:0]) Bits 3, 4         |        |
| 6.5.4.5 | HSR Reserved Bits 5-15                          |        |
| 6.5.5   | Host Base Address Register (HBAR)               |        |
| 6.5.5.1 | HBAR Base Address (BA[10:3]) Bits 0-7           |        |
| 6.5.5.2 | HBAR Reserved Bits 8-15                         |        |
| 6.5.6   | Host Port Control Register (HPCR)               |        |
| 6.5.6.1 | HPCR Host GPIO Port Enable (HGEN) Bit 0         |        |
| 6.5.6.2 | HPCR Host Address Line 8 Enable (HA8EN) Bit 1   |        |
| 6.5.6.3 | HPCR Host Address Line 9 Enable (HA9EN) Bit 2   |        |
| 6.5.6.4 | HPCR Host Chip Select Enable (HCSEN) Bit 3      |        |
| 6.5.6.5 | HPCR Host Request Enable (HREN) Bit 4           |        |
| 6.5.6.6 | HPCR Host Acknowledge Enable (HAEN) Bit 5       |        |
| 6.5.6.7 | HPCR Host Enable (HEN) Bit 6                    |        |
| 6.5.6.8 | HPCR Reserved Bit 7                             | · 6-14 |

| 6.5.6.9  | HPCR Host Request Open Drain (HROD) Bit 8       | 6-14 |
|----------|-------------------------------------------------|------|
| 6.5.6.10 | HPCR Host Data Strobe Polarity (HDSP) Bit 9     | 6-14 |
| 6.5.6.11 | HPCR Host Address Strobe Polarity (HASP) Bit 10 | 6-15 |
| 6.5.6.12 | HPCR Host Multiplexed Bus (HMUX) Bit 11         | 6-15 |
| 6.5.6.13 | HPCR Host Dual Data Strobe (HDDS) Bit 12        | 6-15 |
| 6.5.6.14 | HPCR Host Chip Select Polarity (HCSP) Bit 13    | 6-16 |
| 6.5.6.15 | HPCR Host Request Polarity (HRP) Bit 14         | 6-16 |
| 6.5.6.16 | HPCR Host Acknowledge Polarity (HAP) Bit 15     | 6-16 |
| 6.5.7    | Host Data Direction Register (HDDR)             | 6-17 |
| 6.5.8    | Host Data Register (HDR)                        | 6-17 |
| 6.5.9    | DSP Side Registers After Reset                  | 6-18 |
| 6.5.10   | Host Interface DSP Core Interrupts              | 6-19 |
| 6.6      | HI08-EXTERNAL HOST PROGRAMMER'S MODEL           | 6-20 |
| 6.6.1    | Interface Control Register (ICR)                | 6-22 |
| 6.6.1.1  | ICR Receive Request Enable (RREQ) Bit 0         | 6-23 |
| 6.6.1.2  | ICR Transmit Request Enable (TREQ) Bit 1        | 6-23 |
| 6.6.1.3  | ICR Double Host Request (HDRQ) Bit 2            | 6-23 |
| 6.6.1.4  | ICR Host Flag 0 (HF0) Bit 3                     |      |
| 6.6.1.5  | ICR Host Flag 1 (HF1) Bit 4                     | 6-24 |
| 6.6.1.6  | ICR Host Little Endian (HLEND) Bit 5            | 6-24 |
| 6.6.1.7  | ICR Reserved Bit 6                              |      |
| 6.6.1.8  | ICR Initialize Bit (INIT) Bit 7                 |      |
| 6.6.2    | Command Vector Register (CVR)                   | 6-25 |
| 6.6.2.1  | CVR Host Vector (HV[6:0]) Bits 0–6              | 6-25 |
| 6.6.2.2  | CVR Host Command Bit (HC) Bit 7                 | 6-26 |
| 6.6.3    | Interface Status Register (ISR)                 | 6-26 |
| 6.6.3.1  | ISR Receive Data Register Full (RXDF) Bit 0     | 6-26 |
| 6.6.3.2  | ISR Transmit Data Register Empty (TXDE) Bit 1   | 6-27 |
| 6.6.3.3  | ISR Transmitter Ready (TRDY) Bit 2              | 6-27 |
| 6.6.3.4  | ISR Host Flag 2 (HF2) Bit 3                     |      |
| 6.6.3.5  | ISR Host Flag 3 (HF3) Bit 4                     | 6-27 |
| 6.6.3.6  | ISR Reserved Bits 5, 6                          | 6-27 |
| 6.6.3.7  | ISR Host Request (HREQ) Bit 7                   | 6-27 |
| 6.6.4    | Interrupt Vector Register (IVR)                 |      |
| 6.6.5    | Receive Byte Registers (RXH: RXM: RXL)          | 6-28 |
| 6.6.6    | Transmit Byte Registers (TXH:TXM:TXL)           | 6-29 |

| 6.6.7                 | Host Side Registers After Reset 6-30                   |
|-----------------------|--------------------------------------------------------|
| 6.6.8                 | General-Purpose I/O6-30                                |
| 6.7                   | SERVICING THE HOST INTERFACE 6-31                      |
| 6.7.1                 | HI08 Host Processor Data Transfer 6-31                 |
| 6.7.2                 | Polling                                                |
| 6.7.3                 | Servicing Interrupts                                   |
| 6.8                   | HI08 PROGRAMMING MODEL QUICK REFERENCE 6-34            |
| SECTIO                | N 7 ENHANCEDSYNCHRONOUSSERIALINTERFACE(ESSI)           |
|                       | 7-1                                                    |
| 7.1                   | INTRODUCTION                                           |
| 7.2                   | ENHANCEMENTS TO THE ESSI                               |
| 7.3                   | ESSI DATA AND CONTROL SIGNALS                          |
| 7.3.1                 | Serial Transmit Data (STD) Signal 7-4                  |
| 7.3.2                 | Serial Receive Data Signal (SRD)                       |
| 7.3.3                 | Serial Clock (SCK)                                     |
| 7.3.4                 | Serial Control Signal (SC0)                            |
| 7.3.5                 | Serial Control Signal (SC1)7-7                         |
| 7.3.6                 | Serial Control Signal (SC2)                            |
| 7.4                   | ESSI PROGRAMMING MODEL                                 |
| 7.4.1                 | ESSI Control Register A (CRA)                          |
| 7.4.1.1               | CRA Prescale Modulus Select PM[7:0] Bits 7–0 7-11      |
| 7.4.1.2               | CRA Reserved Bits 8–10                                 |
| 7.4.1.3               | CRA Prescaler Range (PSR) Bit 11                       |
| 7.4.1.4               | CRA Frame Rate Divider Control DC[4:0] Bits 16–12 7-12 |
| 7.4.1.5               | CRA Reserved Bit 17                                    |
| 7.4.1.6               | CRA Alignment Control (ALC) Bit 18                     |
| 7.4.1.7               | CRA Word-length Control (WL[2:0]) Bits 21–19 7-14      |
| 7.4.1.8<br>7.4.1.9    | CRA Select SC1 (SSC1) Bit 22                           |
| 7.4.1.9<br>7.4.2      | CRA Reserved Bit 23                                    |
| 7.4.2<br>7.4.2.1      | CRB Serial Output Flags (OF0, OF1) Bits 0, 1 7-15      |
| 7.4.2.1               |                                                        |
| 7.4.2.1.              | . ,                                                    |
| 7.4.2.1.              | CRB Serial Control Direction 0 (SCD0) Bit 2 7-16       |
| 7.4.2.2               | CRB Serial Control Direction 1 (SCD1) Bit 3 7-16       |
| , . <del>T</del> .Z.U |                                                        |

| 7.4.2.4  | CRB Serial Control Direction 2 (SCD2) Bit 4       | . 7-16 |
|----------|---------------------------------------------------|--------|
| 7.4.2.5  | CRB Clock Source Direction (SCKD) Bit 5           | . 7-16 |
| 7.4.2.6  | CRB Shift Direction (SHFD) Bit 6                  | . 7-17 |
| 7.4.2.7  | CRB Frame Sync Length FSL[1:0] Bits 7 and 8       | . 7-17 |
| 7.4.2.8  | CRB Frame Sync Relative Timing (FSR) Bit 9        | . 7-17 |
| 7.4.2.9  | CRB Frame Sync Polarity (FSP) Bit 10              | . 7-17 |
| 7.4.2.10 | CRB Clock Polarity (CKP) Bit 11                   | . 7-18 |
| 7.4.2.11 | CRB Synchronous /Asynchronous (SYN) Bit 12        | . 7-18 |
| 7.4.2.12 | CRB ESSI Mode Select (MOD) Bit 13                 | . 7-20 |
| 7.4.2.13 | Enabling, Disabling ESSI Data Transmission        | . 7-22 |
| 7.4.2.14 | CRB ESSI Transmit 2 Enable (TE2) Bit 14           | . 7-22 |
| 7.4.2.15 | CRB ESSI Transmit 1 Enable (TE1) Bit 15           |        |
| 7.4.2.16 | CRB ESSI Transmit 0 Enable (TE0) Bit 16           | . 7-24 |
| 7.4.2.17 | CRB ESSI Receive Enable (RE) Bit 17               | . 7-26 |
| 7.4.2.18 | CRB ESSI Transmit Interrupt Enable (TIE) Bit 18   |        |
| 7.4.2.19 | CRB ESSI Receive Interrupt Enable (RIE) Bit 19    |        |
| 7.4.2.20 | Transmit Last Slot Interrupt Enable (TLIE) Bit 20 |        |
| 7.4.2.21 | Receive Last Slot Interrupt Enable (RLIE) Bit 21  |        |
| 7.4.2.22 | Transmit Exception Interrupt Enable (TEIE) Bit 22 |        |
| 7.4.2.23 | Receive Exception Interrupt Enable (REIE) Bit 23  |        |
| 7.4.3    | ESSI Status Register (SSISR)                      |        |
| 7.4.3.1  | SSISR Serial Input Flag 0 (IF0) Bit 0             |        |
| 7.4.3.2  | SSISR Serial Input Flag 1 (IF1) Bit 1             |        |
| 7.4.3.3  | SSISR Transmit Frame Sync Flag (TFS) Bit 2        |        |
| 7.4.3.4  | SSISR Receive Frame Sync Flag (RFS) Bit 3         |        |
| 7.4.3.5  | SSISR Transmitter Underrun Error Flag (TUE) Bit 4 |        |
| 7.4.3.6  | SSISR Receiver Overrun Error Flag (ROE) Bit 5     |        |
| 7.4.3.7  | ESSI Transmit Data Register Empty (TDE) Bit 6     |        |
| 7.4.3.8  | ESSI Receive Data Register Full (RDF) Bit 7       |        |
| 7.4.4    | ESSI Receive Shift Register                       |        |
| 7.4.5    | ESSI Receive Data Register (RX)                   |        |
| 7.4.6    | ESSI Transmit Shift Registers                     |        |
| 7.4.7    | ESSI Transmit Data Registers (TX0-2)              |        |
| 7.4.8    | ESSI Time Slot Register (TSR)                     |        |
| 7.4.9    | Transmit Slot Mask Registers (TSMA, TSMB)         |        |
| 7.4.10   | Receive Slot Mask Registers (RSMA, RSMB)          | .7-35  |

| 7.5       | OPERATING MODES                                 | 7-36  |
|-----------|-------------------------------------------------|-------|
| 7.5.1     | ESSI After Reset                                | 7-36  |
| 7.5.2     | ESSI Initialization                             | 7-36  |
| 7.5.3     | ESSI Exceptions                                 | 7-37  |
| 7.5.4     | Operating Modes: Normal, Network, and On-Demand | 7-40  |
| 7.5.4.1   | Normal/Network/On-Demand Mode Selection         | 7-40  |
| 7.5.4.2   | Synchronous/Asynchronous Operating Modes        | 7-40  |
| 7.5.4.3   | Frame Sync Selection                            | 7-41  |
| 7.5.4.3.  | 1 Frame Sync Signal Format                      | 7-41  |
| 7.5.4.3.2 | 2 Frame Sync Length for Multiple Devices        | 7-41  |
| 7.5.4.3.3 | Word-Length Frame Sync and Data-Word Timing     | 7-41  |
| 7.5.4.3.4 | Frame Sync Polarity                             | 7-42  |
| 7.5.4.4   | Byte Format (LSB/MSB) for the Transmitter       | 7-42  |
| 7.5.5     | Flags                                           | 7-42  |
| 7.6       | GPIO SIGNALS AND REGISTERS                      | 7-43  |
| 7.6.1     | Port Control Register (PCR)                     | 7-43  |
| 7.6.2     | Port Direction Register (PRR)                   | 7-44  |
| 7.6.3     | Port Data Register (PDR)                        | 7-45  |
| SECTIO    | ON 8 SERIAL COMMUNICATION INTERFACE (SCI).      | . 8-1 |
| 8.1       | INTRODUCTION                                    |       |
| 8.2       | SCI I/O SIGNALS                                 |       |
| 8.2.1     | Receive Data (RXD)                              |       |
| 8.2.2     | Transmit Data (TXD)                             |       |
| 8.2.3     | SCI Serial Clock (SCLK)                         |       |
| 8.3       | SCI PROGRAMMING MODEL                           | . 8-4 |
| 8.3.1     | SCI Control Register (SCR)                      | . 8-8 |
| 8.3.1.1   | SCR Word Select (WDS[0:2]) Bits 0–2             | . 8-8 |
| 8.3.1.2   | SCR SCI Shift Direction (SSFTD) Bit 3           | . 8-9 |
| 8.3.1.3   | SCR Send Break (SBK) Bit 4                      | . 8-9 |
| 8.3.1.4   | SCR Wakeup Mode Select (WAKE) Bit 5             | . 8-9 |
| 8.3.1.5   | SCR Receiver Wakeup Enable (RWU) Bit 6          | . 8-9 |
| 8.3.1.6   | SCR Wired-OR Mode Select (WOMS) Bit 7           | 8-10  |
| 8.3.1.7   | SCR Receiver Enable (RE) Bit 8                  | 8-10  |
| 8.3.1.8   | SCR Transmitter Enable (TE) Bit 9               | 8-10  |
| 8.3.1.9   | SCR Idle Line Interrupt Enable (ILIE) Bit 10    | 8-11  |

| 8.3.1.10 | SCR SCI Receive Interrupt Enable (RIE) Bit 11      | . 8-11 |
|----------|----------------------------------------------------|--------|
| 8.3.1.11 | SCR SCI Transmit Interrupt Enable (TIE) Bit 12     | . 8-12 |
| 8.3.1.12 | SCR Timer Interrupt Enable (TMIE) Bit 13           | . 8-12 |
| 8.3.1.13 | SCR Timer Interrupt Rate (STIR) Bit 14             | . 8-12 |
| 8.3.1.14 | SCR SCI Clock Polarity (SCKP) Bit 15               | . 8-12 |
| 8.3.1.15 | Receive with Exception Interrupt Enable (REIE) Bit | 168-13 |
| 8.3.2    | SCI Status Register (SSR)                          |        |
| 8.3.2.1  | SSR Transmitter Empty (TRNE) Bit 0                 | . 8-13 |
| 8.3.2.2  | SSR Transmit Data Register Empty (TDRE) Bit 1      | . 8-13 |
| 8.3.2.3  | SSR Receive Data Register Full (RDRF) Bit 2        | . 8-14 |
| 8.3.2.4  | SSR Idle Line Flag (IDLE) Bit 3                    | . 8-14 |
| 8.3.2.5  | SSR Overrun Error Flag (OR) Bit 4                  |        |
| 8.3.2.6  | SSR Parity Error (PE) Bit 5                        | . 8-14 |
| 8.3.2.7  | SSR Framing Error Flag (FE) Bit 6                  | . 8-15 |
| 8.3.2.8  | SSR Received Bit 8 (R8) Address Bit 7              | . 8-15 |
| 8.3.3    | SCI Clock Control Register (SCCR)                  |        |
| 8.3.3.1  | SCCR Clock Divider (CD[11:0]) Bits 11–0            | . 8-16 |
| 8.3.3.2  | SCCR Clock Out Divider (COD) Bit 12                | . 8-16 |
| 8.3.3.3  | SCCR SCI Clock Prescaler (SCP) Bit 13              | . 8-17 |
| 8.3.3.4  | SCCR Receive Clock Mode Source (RCM) Bit 14        | . 8-17 |
| 8.3.3.5  | SCCR Transmit Clock Source Bit (TCM) Bit 15        | . 8-18 |
| 8.3.4    | SCI Data Registers                                 | . 8-18 |
| 8.3.4.1  | SCI Receive Registers (SRX)                        | . 8-19 |
| 8.3.4.2  | SCI Transmit Registers                             | . 8-20 |
| 8.4      | OPERATING MODES                                    | . 8-21 |
| 8.4.1    | SCI After Reset                                    | . 8-22 |
| 8.4.2    | SCI Initialization                                 | . 8-24 |
| 8.4.3    | SCI Initialization Example                         | . 8-25 |
| 8.4.4    | Preamble, Break, and Data Transmission Priority    | . 8-26 |
| 8.4.5    | SCI Exceptions                                     |        |
| 8.5      | GPIO SIGNALS AND REGISTERS                         |        |
| 8.5.1    | Port E Control Register (PCRE)                     |        |
| 8.5.2    | Port E Direction Register (PRRE)                   |        |
| 8.5.3    | Port E Data Register (PDRE)                        | . 8-28 |

| <b>SECTIO</b>        | N 9 TRIPLE TIMER MODULE                            | 9-1 |
|----------------------|----------------------------------------------------|-----|
| 9.1                  | INTRODUCTION                                       | 9-3 |
| 9.2                  | TRIPLE TIMER MODULE ARCHITECTURE                   | 9-3 |
| 9.2.1                | Triple Timer Module Block Diagram                  | 9-3 |
| 9.2.2                | Timer Block Diagram                                | 9-4 |
| 9.3                  | TRIPLE TIMER MODULE PROGRAMMING MODEL              | 9-5 |
| 9.3.1                | Prescaler Counter                                  |     |
| 9.3.2                | Timer Prescaler Load Register (TPLR)               |     |
| 9.3.2.1              | TPLR Prescaler Preload Value (PL[20:0]) Bits 20-0  |     |
| 9.3.2.2              | TPLR Prescaler Source (PS[1:0]) Bits 22-21         |     |
| 9.3.2.3              | TPLR Reserved Bit 23                               |     |
| 9.3.3                | Timer Prescaler Count Register (TPCR)              |     |
| 9.3.3.1              | TPCR Prescaler Counter Value (PC[20:0]) Bits 20-0. |     |
| 9.3.3.2              | TPCR Reserved Bits 23-21                           |     |
| 9.3.4                | Timer Control/Status Register (TCSR)               |     |
| 9.3.4.1              | Timer Enable (TE) Bit 0                            |     |
| 9.3.4.2              | Timer Overflow Interrupt Enable (TOIE) Bit 1       |     |
| 9.3.4.3              | Timer Compare Interrupt Enable (TCIE) Bit 2        |     |
| 9.3.4.4              | Timer Control (TC[3:0]) Bits 4-7                   |     |
| 9.3.4.5              | Inverter (INV) Bit 8                               |     |
| 9.3.4.6              | Timer Reload Mode (TRM) Bit 9                      |     |
| 9.3.4.7              | Direction (DIR) Bit 11                             |     |
| 9.3.4.8              | Data Input (DI) Bit 12                             |     |
| 9.3.4.9              | Data Output (DO) Bit 13                            |     |
| 9.3.4.10<br>9.3.4.11 | ,                                                  |     |
| 9.3.4.11             | Timer Overflow Flag (TOF) Bit 20                   |     |
| 9.3.4.12             |                                                    |     |
| 9.3.5                | TCSR Reserved Bits 3, 10, 14, 16-19, 22, 23        |     |
| 9.3.6                | Timer Compare Register (TCPR)                      |     |
| 9.3.7                | Timer Compare Register (TCR)                       |     |
| 9.4                  | TIMER OPERATIONAL MODES                            |     |
| 9.4.1                | Timing Modes                                       |     |
| 9.4.1.1              | Timer GPIO (Mode 0)                                |     |
| 9.4.1.2              | Timer Pulse (Mode 1)                               |     |
| 9.4.1.3              | Timer Togale (Mode 2)                              |     |

| 9.4.1.4        | Timer Event Counter (Mode 3)                  | 9-20 |
|----------------|-----------------------------------------------|------|
| 9.4.2          | Signal Measurement Modes                      | 9-20 |
| 9.4.2.1        | Measurement Accuracy                          | 9-21 |
| 9.4.2.2        | Measurement Input Width (Mode 4)              | 9-21 |
| 9.4.2.3        | Measurement Input Period (Mode 5)             | 9-22 |
| 9.4.2.4        | Measurement Capture (Mode 6)                  | 9-23 |
| 9.4.3          | Pulse Width Modulation (PWM, Mode 7)          |      |
| 9.4.4          | Watchdog Modes                                | 9-25 |
| 9.4.4.1        | Watchdog Pulse (Mode 9)                       | 9-25 |
| 9.4.4.2        | Watchdog Toggle (Mode 10)                     |      |
| 9.4.5          | Reserved Modes                                | 9-27 |
| 9.4.6          | Special Cases                                 | 9-27 |
| 9.4.6.1        | Timer Behavior during Wait                    | 9-27 |
| 9.4.6.2        | Timer Behavior during Stop                    | 9-27 |
| 9.4.7          | DMA Trigger                                   | 9-27 |
|                |                                               |      |
| <b>SECTION</b> | 10 ON-CHIP EMULATION MODULE                   | 10-1 |
|                | ITRODUCTION                                   |      |
|                | NCE MODULE SIGNALS                            |      |
|                | EBUG EVENT (DE)                               |      |
| 10.4 O         | NCE CONTROLLER                                |      |
| 10.4.1         | OnCE Command Register (OCR)                   |      |
| 10.4.1.1       | Register Select (RS4–RS0) Bits 0–4            | 10-5 |
| 10.4.1.2       | Exit Command (EX) Bit 5                       |      |
| 10.4.1.3       | GO Command (GO) Bit 6                         | 10-6 |
| 10.4.1.4       | Read/Write Command (R/ $\overline{W}$ ) Bit 7 |      |
| 10.4.2         | OnCE Decoder (ODEC)                           | 10-8 |
| 10.4.3         | OnCE Status and Control Register (OSCR)       | 10-8 |
| 10.4.3.1       | Trace Mode Enable (TME) Bit 0                 | 10-8 |
| 10.4.3.2       | Interrupt Mode Enable (IME) Bit 1             | 10-8 |
| 10.4.3.3       | Software Debug Occurrence (SWO) Bit 2         | 10-8 |
| 10.4.3.4       | Memory Breakpoint Occurrence (MBO) Bit 3      |      |
| 10.4.3.5       | Trace Occurrence (TO) Bit 4                   | 10-9 |
| 10.4.3.6       | Reserved OCSR Bit 5                           |      |
| 10.4.3.7       | Core Status (OS0, OS1) Bits 6-7               | 10-9 |
| 10.4.3.8       | Reserved Bits 8-23                            | 10-9 |

| 10.5     | ONCE MEMORY BREAKPOINT LOGIC                    | . 10-9 |
|----------|-------------------------------------------------|--------|
| 10.5.1   | OnCE Memory Address Latch (OMAL)                | 10-11  |
| 10.5.2   | OnCE Memory Limit Register 0 (OMLR0)            | 10-11  |
| 10.5.3   | OnCE Memory Address Comparator 0 (OMAC0)        | 10-11  |
| 10.5.4   | OnCE Memory Limit Register 1 (OMLR1)            | 10-11  |
| 10.5.5   | OnCE Memory Address Comparator 1 (OMAC1)        | 10-11  |
| 10.5.6   | OnCE Breakpoint Control Register (OBCR)         | 10-12  |
| 10.5.6.1 | Memory Breakpoint Select (MBS0–MBS1)            | 10-12  |
| 10.5.6.2 | Breakpoint 0 Read/Write Select (RW00–RW01)      | 10-12  |
| 10.5.6.3 | Breakpoint 0 Condition Code Select (CC00–CC01). | 10-13  |
| 10.5.6.4 | Breakpoint 1 Read/Write Select (RW10-RW11)      | 10-13  |
| 10.5.6.5 | Breakpoint 1 Condition Code Select (CC10–CC11). | 10-14  |
| 10.5.6.6 | Breakpoint 0 and 1 Event Select (BT0-BT1)       | 10-14  |
| 10.5.6.7 | OnCE Memory Breakpoint Counter (OMBC)           | 10-14  |
| 10.5.6.8 |                                                 |        |
| 10.6     | ONCE TRACE LOGIC                                |        |
| 10.7     | METHODS OF ENTERING DEBUG MODE                  | 10-16  |
| 10.7.1   | External Debug Request During RESET Assertion   | 10-16  |
| 10.7.2   | External Debug Request During Normal Activity   |        |
| 10.7.3   | Executing the JTAG DEBUG_REQUEST Instruction    |        |
| 10.7.4   | External Debug Request During Stop              |        |
| 10.7.5   | External Debug Request During Wait              | 10-17  |
| 10.7.6   | Software Request During Normal Activity         |        |
| 10.7.7   | Enabling Trace Mode                             |        |
| 10.7.8   | Enabling Memory Breakpoints                     |        |
| 10.8     | PIPELINE INFORMATION AND OGDB REGISTER          |        |
| 10.8.1   | OnCE PDB Register (OPDBR)                       |        |
| 10.8.2   | OnCE PIL Register (OPILR)                       |        |
| 10.8.3   | OnCE GDB Register (OGDBR)                       |        |
| 10.9     | DEBUGGING RESOURCES                             |        |
| 10.9.1   | OnCE PAB Register for Fetch (OPABFR)            |        |
| 10.9.2   | PAB Register for Decode (OPABDR)                | 10-20  |
| 10.9.3   | OnCE PAB Register for Execute (OPABEX)          |        |
| 10.9.4   | Trace Buffer                                    |        |
| 10.10    | SERIAL PROTOCOL DESCRIPTION                     |        |
| 10 11    | TARGET SITE DEBLIG SYSTEM REQUIREMENTS          | 10-23  |

| 10.12         | ONCE MODULE EXAMPLES                                  | 10-23  |
|---------------|-------------------------------------------------------|--------|
| 10.12.1       | Checking Whether the Chip Has Entered Debug Mode      | 10-24  |
| 10.12.2       | Polling the JTAG Instruction Shift Register           | 10-24  |
| 10.12.3       | Saving Pipeline Information                           | 10-25  |
| 10.12.4       | Reading the Trace Buffer                              | 10-25  |
| 10.12.5       | Displaying a Specified Register                       |        |
| 10.12.6       | Displaying X Memory Area Starting at Address \$xxxx . | 10-26  |
| 10.12.7       | Returning from Debug to Normal Mode (Same Program     |        |
| 10.12.8       | Returning from Debug to Normal Mode (New Program)     | 10-28  |
| 10.13         | JTAG PORT/ONCE MODULE INTERACTION                     | 10-29  |
|               |                                                       |        |
| <b>SECTIO</b> | N 11 JTAG PORT                                        | . 11-1 |
| 11.1          | INTRODUCTION                                          | . 11-3 |
| 11.2          | JTAG SIGNALS                                          |        |
| 11.2.1        | Test Clock (TCK)                                      | . 11-5 |
| 11.2.2        | Test Mode Select (TMS)                                | . 11-5 |
| 11.2.3        | Test Data Input (TDI)                                 | . 11-5 |
| 11.2.4        | Test Data Output (TDO)                                | . 11-5 |
| 11.2.5        | Test Reset (TRST)                                     | . 11-5 |
| 11.3          | TAP CONTROLLER                                        | . 11-6 |
| 11.3.1        | Boundary Scan Register (BSR)                          | . 11-7 |
| 11.3.2        | Instruction Register                                  | . 11-7 |
| 11.3.2.1      | EXTEST (B[3:0] = 0000)                                |        |
| 11.3.2.2      | SAMPLE/PRELOAD (B[3:0] = 0001)                        | . 11-9 |
| 11.3.2.3      | IDCODE (B[3:0] = 0010)                                | . 11-9 |
| 11.3.2.4      | CLAMP (B[3:0] = 0011)                                 | 11-10  |
| 11.3.2.5      |                                                       |        |
| 11.3.2.6      |                                                       |        |
| 11.3.2.7      |                                                       |        |
| 11.3.2.8      |                                                       |        |
| 11.4          | DSP56300 RESTRICTIONS                                 |        |
| 11.5          | DSP56309 BOUNDARY SCAN REGISTER                       | 11-13  |

| APPEN | IDIX A | BOOTSTRAP PROGRAMS            | A-1  |
|-------|--------|-------------------------------|------|
| APPEN | IDIX B | EQUATES                       | B-1  |
| B.1   |        | UATES                         |      |
| B.2   | HOST   | INTERFACE (HI08) EQUATES      | B-3  |
| B.3   |        | QUATES                        |      |
| B.4   |        | QUATES                        |      |
| B.5   |        | PTION PROCESSING EQUATES      |      |
| B.6   | TIMER  | MODULE EQUATES                | B-9  |
| B.7   | DIREC  | T MEMORY ACCESS (DMA) EQUATES | B-10 |
| B.8   |        | E-LOCKED LOOP (PLL) EQÚATES   |      |
| B.9   |        | ITERFACE UNIT (BIU) EQUATES   |      |
| B.10  |        | RUPT EQUATES                  |      |
| APPEN | IDIX C | DSP56309 BSDL LISTING         | C-1  |
| APPEN | IDIX D | PROGRAMMING REFERENCE         | D-1  |
| D.1   | INTRO  | DUCTION                       | D-3  |
| D.1.1 | Peri   | pheral Addresses              | D-3  |
| D.1.2 | Inte   | rrupt Addresses               | D-3  |
| D.1.3 | Inte   | rrupt Priorities              | D-3  |
| D.1.4 | Prog   | gramming Sheets               | D-3  |
| D.2   |        | NAL I/O MEMORY MAP            |      |
| D.3   | INTER  | RUPT ADDRESSES AND SOURCES    | D-11 |
| D 4   | INTER  | RUPT PRIORITIES               | D-13 |

## **LIST OF FIGURES**

| Figure 1-1 | DSP56309 Block Diagram                                           |
|------------|------------------------------------------------------------------|
| Figure 2-1 | Signals Identified by Functional Group 2-4                       |
| Figure 3-1 | Default Settings (0, 0, 0)                                       |
| Figure 3-2 | Instruction Cache Enabled (0, 0, 1)                              |
| Figure 3-3 | Switched Program RAM (0, 1, 0)                                   |
| Figure 3-4 | Switched Program RAM and Instruction Cache Enabled (0, 1, 1)3-13 |
| Figure 3-5 | 16-bit Space with Default RAM (1, 0, 0)                          |
| Figure 3-6 | 16-bit Space with Instruction Cache Enabled (1, 0, 1) 3-15       |
| Figure 3-7 | 16-bit Space with Switched Program RAM (1, 1, 0) 3-16            |
| Figure 3-8 | 16-bit Space, Switched Program RAM, Instruction Cache 3-17       |
| Figure 4-1 | Interrupt Priority Register C (IPR-C) (X:\$FFFFFF) 4-13          |
| Figure 4-2 | Interrupt Priority Register P (IPR-P) (X:\$FFFFFE) 4-13          |
| Figure 4-3 | DSP56309 Operating Mode Register (OMR) 4-17                      |
| Figure 4-4 | PLL Control (PCTL) Register                                      |
| Figure 4-5 | Identification Register Configuration (Revision 0) 4-19          |
| Figure 4-6 | Address Attribute Registers (AAR0–AAR3) 4-20                     |
| Figure 6-1 | HI08 Block Diagram 6-7                                           |
| Figure 6-2 | Host Control Register (HCR) (X:\$FFFFC2) 6-9                     |
| Figure 6-3 | Host Status Register (HSR) (X:\$FFFFC3) 6-11                     |

| Figure 6-4  | Host Base Address Register (HBAR) (X:\$FFFFC5)   | 6-12  |
|-------------|--------------------------------------------------|-------|
| _           |                                                  |       |
| Figure 6-5  | Self Chip Select Logic                           | 6-12  |
| Figure 6-6  | Host Port Control Register (HPCR) (X:\$FFFFC4)   | 6-13  |
| Figure 6-7  | Single Strobe Bus                                | 6-15  |
| Figure 6-8  | Dual Strobe Bus                                  | 6-16  |
| Figure 6-9  | Host Data Direction Register (HDDR) (X:\$FFFFC8) | 6-17  |
| Figure 6-10 | Host Data Register (HDR) (X:\$FFFFC9)            | 6-17  |
| Figure 6-11 | HSR-HCR Operation                                | 6-20  |
| Figure 6-12 | Interface Control Register                       | 6-22  |
| Figure 6-13 | Command Vector Register (CVR)                    | 6-25  |
| Figure 6-14 | Interface Status Register                        | 6-26  |
| Figure 6-15 | Interrupt Vector Register (IVR)                  | 6-28  |
| Figure 6-16 | HI08 Host Request Structure                      | 6-33  |
| Figure 7-1  | ESSI Block Diagram                               | . 7-5 |
| Figure 7-2  | ESSI Control Register A (CRA)                    | 7-9   |
| Figure 7-3  | ESSI Control Register B (CRB)                    | 7-9   |
| Figure 7-4  | ESSI Status Register (SSISR)                     | 7-9   |
| Figure 7-5  | ESSI Transmit Slot Mask Register A (TSMA)        | 7-10  |
| Figure 7-6  | ESSI Transmit Slot Mask Register B (TSMB)        | 7-10  |
| Figure 7-7  | ESSI Receive Slot Mask Register A (RSMA)         | 7-10  |
| Figure 7-8  | ESSI Receive Slot Mask Register B (RSMB)         | 7-10  |
| Figure 7-9  | ESSI Clock Generator Functional Block Diagram    | 7-12  |

| Figure 7-10 | ESSI Frame Sync Generator Functional Block Diagram 7-13          |
|-------------|------------------------------------------------------------------|
| Figure 7-11 | CRB FSL0 and FSL1 Bit Operation (FSR = 0) 7-19                   |
| Figure 7-12 | CRB SYN Bit Operation                                            |
| Figure 7-13 | CRB MOD Bit Operation                                            |
| Figure 7-14 | Normal Mode, External Frame Sync (8 Bit, 1 Word in Frame) . 7-22 |
| Figure 7-15 | Network Mode, External Frame Sync (8 Bit, 2 Words in Frame) 7-23 |
| Figure 7-16 | ESSI Data Path Programming Model (SHFD = 0) 7-31                 |
| Figure 7-17 | ESSI Data Path Programming Model (SHFD = 1)                      |
| Figure 7-18 | Port Control Register (PCR) (PCRC X:\$FFFFBF) 7-44               |
| Figure 7-19 | Port Direction Register (PRR)(PRRC X:\$FFFFBE) 7-44              |
| Figure 7-20 | Port Data Register (PDR) (PDRC X:\$FFFFBD) 7-45                  |
| Figure 8-1  | SCI Control Register (SCR)8-5                                    |
| Figure 8-2  | SCI Status Register (SSR) 8-5                                    |
| Figure 8-3  | SCI Clock Control Register (SCCR) 8-5                            |
| Figure 8-4  | SCI Data Word Formats                                            |
| Figure 8-5  | 16 x Serial Clock                                                |
| Figure 8-6  | SCI Baud Rate Generator 8-18                                     |
| Figure 8-7  | SCI Programming Model Data Registers 8-19                        |
| Figure 8-8  | Port E Control Register (PCRE) 8-27                              |
| Figure 8-9  | Port E Direction Register (PRRE) 8-28                            |
| Figure 8-10 | Port E Data Register (PDRE) 8-29                                 |
| Figure 9-1  | Triple Timer Module Block Diagram 9-4                            |

| Figure 9-2   | Timer Module Block Diagram                        |
|--------------|---------------------------------------------------|
| Figure 9-3   | Timer Module Programmer's Model9-6                |
| Figure 9-4   | Timer Prescaler Load Register (TPLR)              |
| Figure 9-5   | Timer Prescaler Count Register (TPCR) 9-8         |
| Figure 9-6   | Timer Control/Status Register                     |
| Figure 10-1  | OnCE Module Block Diagram                         |
| Figure 10-2  | OnCE Module Multiprocessor Configuration 10-4     |
| Figure 10-3  | OnCE Controller Block Diagram                     |
| Figure 10-4  | OnCE Command Register                             |
| Figure 10-5  | OnCE Status and Control Register (OSCR) 10-8      |
| Figure 10-6  | OnCE Memory Breakpoint Logic 0                    |
| Figure 10-7  | OnCE Breakpoint Control Register (OBCR) 10-12     |
| Figure 10-8  | OnCE Trace Logic Block Diagram                    |
| Figure 10-9  | OnCE Pipeline Information and GDB Registers 10-19 |
| Figure 10-10 | OnCE Trace Buffer10-22                            |
| Figure 11-1  | TAP Block Diagram                                 |
| Figure 11-2  | TAP Controller State Machine                      |
| Figure 11-3  | JTAG Instruction Register                         |
| Figure 11-4  | JTAG ID Register11-9                              |
| Figure 11-5  | Bypass Register                                   |
| Figure D-1   | Status Register (SR)                              |
| Figure D-2   | Operating Mode Register (OMR)                     |

| Figure D-3  | Interrupt Priority Register–Core (IPR–C)                      |
|-------------|---------------------------------------------------------------|
| Figure D-4  | Interrupt Priority Register – Peripherals (IPR–P) D-18        |
| Figure D-5  | Phase-Locked Loop Control Register (PCTL)                     |
| Figure D-6  | Host Receive and Host Transmit Data Registers D-20            |
| Figure D-7  | Host Control and Host Status Registers D-21                   |
| Figure D-8  | Host Base Address and Host Port Control Registers D-22        |
| Figure D-9  | Interrupt Control and Interrupt Status Registers D-23         |
| Figure D-10 | Interrupt Vector and Command Vector Registers D-24            |
| Figure D-11 | Host Receive and Host Transmit Data Registers D-25            |
| Figure D-12 | ESSI Control Register A (CRA)                                 |
| Figure D-13 | ESSI Control Register B (CRB)                                 |
| Figure D-14 | ESSI Status Register (SSISR)                                  |
| Figure D-15 | ESSR Transmit and Receive Slot Mask Registers (TSM, RSM) D-29 |
| Figure D-16 | SCI Control Register (SCR)                                    |
| Figure D-17 | SCI Status and Clock Control Registers (SSR, SCCR) D-31       |
| Figure D-18 | SCI Receive and Transmit Data Registers (SRX, TRX) D-32       |
| Figure D-19 | Timer Prescaler Load/Count Register (TPLR, TPCR) D-33         |
| Figure D-20 | Timer Control/Status Register (TCSR) D-34                     |
| Figure D-21 | Timer Load, Compare, Count Registers (TLR, TCPR, TCR) D-35    |
| Figure D-22 | Host Data Direction and Host Data Registers (HDDR, HDR) D-36  |
| Figure D-23 | Port C Registers (PCRC, PRRC, PDRC) D-37                      |
| Figure D-24 | Port D Registers (PCRD, PRRD, PDRD)                           |

## **LIST OF TABLES**

| Table 1-1  | High True/Low True Signal Conventions                        |
|------------|--------------------------------------------------------------|
| Table 1-2  | On Chip Memory                                               |
| Table 2-1  | DSP56309 Functional Signal Groupings 2-3                     |
| Table 2-2  | Power Inputs                                                 |
| Table 2-3  | Grounds                                                      |
| Table 2-4  | Clock Signals 2-7                                            |
| Table 2-5  | Phase-Locked Loop Signals 2-8                                |
| Table 2-6  | External Address Bus Signals 2-9                             |
| Table 2-7  | External Data Bus Signals2-10                                |
| Table 2-8  | External Bus Control Signals                                 |
| Table 2-9  | Interrupt and Mode Control                                   |
| Table 2-10 | Host Port Usage Considerations 2-17                          |
| Table 2-11 | Host Interface                                               |
| Table 2-12 | Enhanced Synchronous Serial Interface 0 (ESSI0) 2-24         |
| Table 2-13 | Enhanced Synchronous Serial Interface 1 (ESSI1) 2-28         |
| Table 2-14 | Serial Communication Interface (SCI) 2-32                    |
| Table 2-15 | Triple Timer Signals 2-34                                    |
| Table 2-16 | OnCE/JTAG Interface                                          |
| Table 3-1  | Memory Space Configuration Bit Settings for the DSP56309 3-5 |

| Table 3-2  | RAM Configuration Bit Settings for the DSP56309 3-5       |
|------------|-----------------------------------------------------------|
| Table 3-3  | Memory Space Configurations for the DSP56309 3-7          |
| Table 3-4  | RAM Configurations for the DSP56309                       |
| Table 3-5  | Memory Locations for Program RAM and Instruction Cache3-8 |
| Table 3-6  | Memory Locations for Data RAM                             |
| Table 4-1  | DSP56309 Operating Modes                                  |
| Table 4-2  | Interrupt Sources4-10                                     |
| Table 4-3  | Interrupt Priority Level Bits                             |
| Table 4-4  | Interrupt Source Priorities within an IPL4-14             |
| Table 4-5  | DMA Request Sources                                       |
| Table 6-1  | HI08 Signal Definitions for Various Operational Modes 6-6 |
| Table 6-2  | HI08 Data Strobe Signals6-6                               |
| Table 6-3  | HI08 Host Request Signals 6-6                             |
| Table 6-4  | Host Command Interrupt Priority List 6-10                 |
| Table 6-5  | HDR and HDDR Functionality6-18                            |
| Table 6-6  | DSP Side Registers after Reset 6-19                       |
| Table 6-7  | Host Side Register Map                                    |
| Table 6-8  | TREQ and RREQ modes (HDRQ = 0)6-23                        |
| Table 6-9  | TREQ and RREQ modes (HDRQ = 1)6-23                        |
| Table 6-10 | INIT Command Effects6-25                                  |
| Table 6-11 | HREQ and HDRQ Settings                                    |
| Table 6-12 | Host Side Registers After Reset                           |

| Table 6-13 | HI08 Programming Model 6-34                                 |
|------------|-------------------------------------------------------------|
| Table 7-1  | ESSI Clock Sources                                          |
| Table 7-2  | ESSI Word Length Selection                                  |
| Table 7-3  | FSL1 and FSL0 Encoding                                      |
| Table 7-4  | Mode and Signal Definition Table                            |
| Table 7-5  | Port Control Register and Port Direction Register Bits 7-45 |
| Table 8-1  | Word Formats 8-8                                            |
| Table 8-2  | TCM and RCM Bit Configuration 8-17                          |
| Table 8-3  | SCI Registers after Reset 8-23                              |
| Table 8-4  | Port Control Register and Port Direction Register Bits 8-28 |
| Table 9-1  | Prescaler Source Selection                                  |
| Table 9-2  | Timer Control Bits 9-10                                     |
| Table 9-3  | Inverter (INV) Bit Operation                                |
| Table 10-1 | EX Bit Definition                                           |
| Table 10-2 | GO Bit Definition                                           |
| Table 10-3 | R/W Bit Definition                                          |
| Table 10-4 | OnCE Register Select Encoding 10-6                          |
| Table 10-5 | Core Status Bits Description                                |
| Table 10-6 | Memory Breakpoint 0 and 1 Select Table                      |
| Table 10-7 | Breakpoint 0 Read/Write Select Table                        |
| Table 10-8 | Breakpoint 0 Condition Select Table                         |
| Table 10-9 | Breakpoint 1 Read/Write Select Table                        |

| Table 10-10 | Breakpoint 1 Condition Select Table10-14            |
|-------------|-----------------------------------------------------|
| Table 10-11 | Breakpoint 0 and 1 Event Select Table 10-14         |
| Table 10-12 | TMS Sequencing for DEBUG_REQUEST10-29               |
| Table 10-13 | TMS Sequencing for ENABLE_ONCE10-30                 |
| Table 10-14 | TMS Sequencing for Reading Pipeline Registers 10-31 |
| Table 11-1  | JTAG Instructions11-8                               |
| Table 11-2  | DSP56309 BSR Bit Definitions                        |
| Table D-1   | Internal I/O Memory MapD-4                          |
| Table D-2   | Interrupt Sources                                   |
| Table D-3   | Interrupt Source Priorities within an IPL           |

# SECTION 1 DSP56309 OVERVIEW



| 1.1  | INTRODUCTION                        | 3        |
|------|-------------------------------------|----------|
| 1.2  | MANUAL ORGANIZATION                 | 3        |
| 1.3  | MANUAL CONVENTIONS 1-5              | 5        |
| 1.4  | DSP56309 FEATURES                   | 3        |
| 1.5  | DSP56309 CORE DESCRIPTION 1-7       | 7        |
| 1.6  | DSP56300 CORE FUNCTIONAL BLOCKS 1-8 | 3        |
| 1.7  | INTERNAL BUSES                      | 3        |
| 1.8  | DSP56309 BLOCK DIAGRAM 1-14         | 4        |
| 1.9  | DIRECT MEMORY ACCESS (DMA)          | 5        |
| 1 10 | DSP56309 ARCHITECTURE OVERVIEW 1-14 | <u>-</u> |

Introduction

#### 1.1 INTRODUCTION

This manual describes the DSP56309 24-bit digital signal processor (DSP), its memory, operating modes, and peripheral modules. The DSP56309 is an implementation of the DSP56300 core with a unique configuration of on-chip memory, cache, and peripherals.

This manual is intended to be used with the DSP56300 Family Manual (DSP56300FM/AD), which describes the central processing unit (CPU), core programming models, and instruction set details. DSP56309 Technical Data (DSP56309/D) provides electrical specifications, timing, pinout, and packaging descriptions of the DSP56309.

You can obtain these documents, as well as Motorola's DSP development tools, through a local Motorola Semiconductor Sales Office or authorized distributor.

To receive the latest information about this DSP, access the Motorola DSP home page at the address on the back cover of this document.

#### 1.2 MANUAL ORGANIZATION

This manual contains the following sections and appendices:

#### Section 1-DSP56309 Overview

- Features list and block diagram
- Related documentation needed to use this chip
- The organization of this manual

#### Section 2—Signal/Connection Descriptions

- Signals on the DSP56309 pins and their functional groupings

#### Section 3—Memory Configuration

 DSP56309 memory spaces, RAM configuration, memory configuration bit settings, memory configurations, and memory maps

#### Section 4—Core Configuration

- Registers for configuring the DSP56300 core to program the DSP56309, in particular the interrupt vector locations and the operation of the interrupt priority registers
- Operating modes and how they affect the processor's program and data memories

#### **Manual Organization**

#### Section 5—General-Purpose I/O

 DSP56309 general-purpose input/output (GPIO) capability and the programming model for the GPIO signals (operation, registers, and control)

#### Section 6—Host Interface (HI08)

 8-bit host interface (HI08), including a quick reference to the HI08 programming model

#### Section 7—Enhanced Synchronous Serial Interface (ESSI)

 24-bit ESSI, which provides two identical full duplex UART-style serial ports for communications with devices such as codecs, DSPs, microprocessors, and peripherals implementing the Motorola serial peripheral interface (SPI)

#### Section 8—Serial Communication Interface (SCI)

 24-bit SCI, a full duplex serial port for serial communication to DSPs, microcontrollers, or other peripherals (such as modems or other RS-232 devices)

#### Section 9—Triple Timer Module

The three identical internal timers/event counter devices

#### Section 10—On-Chip Emulation Module

The On-Chip Emulation (OnCE™) module, which is accessed through the JTAG port

#### Section 11-JTAG Port

Specifics of the Joint Test Action Group (JTAG) port on the DSP56309

#### Appendix A—Bootstrap Programs

Bootstrap code used for the DSP56309

#### Appendix B-Equates

1-4

 Equates (I/O, HI08, SCI, ESSI, exception processing, timer, DMA, PLL, BIU, and interrupts) for the DSP56309

#### Appendix C—DSP56309 BSDL Listing

BSDL listing for the DSP56309

#### Appendix D-Programming Reference

- Peripheral addresses, interrupt addresses, and interrupt priorities for the DSP56309
- Programming sheets listing the contents of the major DSP56309 registers for programmer's reference

**Manual Conventions** 

#### 1.3 MANUAL CONVENTIONS

This manual uses the following conventions:

- Bits within registers are always listed from most significant bit (MSB) to least significant bit (LSB).
- Bits within a register are indicated AA[n:m], n>m, when more than one bit is
  involved in a description. For purposes of description, the bits are presented as if
  they are contiguous within a register. However, this is not always the case. Refer
  to the programming model diagrams or to the programmer's sheets to see the
  exact location of bits within a register.
- When a bit is described as "set," its value is 1. When a bit is described as "cleared," its value is 0.
- The word "assert" means that a high true (active high) signal is pulled high to  $V_{CC}$  or that a low true (active low) signal is pulled low to ground. The word "deassert" means that a high true signal is pulled low to ground or that a low true signal is pulled high to  $V_{CC}$ . See **Table 1-1**.

**Table 1-1** High True/Low True Signal Conventions

| Signal/Symbol             | Logic State | Signal State | Voltage             |
|---------------------------|-------------|--------------|---------------------|
| $\overline{\text{PIN}}^1$ | True        | Asserted     | Ground <sup>2</sup> |
| PIN                       | False       | Deasserted   | $V_{CC}^{3}$        |
| PIN                       | True        | Asserted     | V <sub>CC</sub>     |
| PIN                       | False       | Deasserted   | Ground              |

- 1. PIN is a generic term for any pin on the chip.
- 2. Ground is an acceptable low voltage level. See the appropriate data sheet for the range of acceptable low voltage levels (typically a TTL logic low).
- 3.  $V_{CC}$  is an acceptable high voltage level. See the appropriate data sheet for the range of acceptable high voltage levels (typically a TTL logic high).
- Pins or signals that are asserted low (made active when pulled to ground)
  - In text, have an overbar. For example,  $\overline{\text{RESET}}$  is asserted low.
  - In code examples, have a tilde in front of their names. In Example 1-1, line 3 refers to the \$\overline{\$SS0}\$ signal (shown as \$\sigma\$\$S0).

#### **DSP56309 Features**

- Sets of signals are indicated by the first and last signals in the set, for instance HA1–HA8.
- Code examples are displayed in a monospaced font, as shown in Example 1-1.

Example 1-1 Sample Code Listing

| BFSET | #\$0007,X:PCC; Configure:           | line 1 |
|-------|-------------------------------------|--------|
|       | ; MISOO, MOSIO, SCKO for SPI master | line 2 |
|       | ; ~SSO as PC3 for GPIO              | line 3 |

- Hex values are indicated with a dollar sign (\$) preceding the hex value. For example, \$FFFFFF is the X memory address for the core interrupt priority register (IPR-C).
- The word 'reset' is used in four different contexts in this manual:
  - the reset signal, written as RESET;
  - the reset instruction, written as RESET;
  - the reset operating state, written as Reset; and
  - the reset function, written as reset.

#### **1.4 DSP56309 FEATURES**

The DSP56309 is a member of the DSP56300 family of programmable CMOS DSPs. The DSP56309 uses the DSP56300 core, a high-performance engine with a single clock cycle per instruction. The DSP56300 core provides up to twice the performance of Motorola's popular DSP56000 core family, while retaining code compatibility.

The DSP56300 core family offers a new level of performance in speed and power provided by its rich instruction set and low-power dissipation, enabling a new generation of wireless, telecommunications, and multimedia products. The DSP56300 core is composed of the data arithmetic logic unit (Data ALU), address generation unit (AGU), program controller (PC), instruction cache controller, bus interface unit, direct memory access (DMA) controller, On-Chip Emulation (OnCE) module, and a PLL-based clock oscillator. Significant architectural enhancements to the DSP56300 core family include a barrel shifter, 24-bit addressing, an instruction cache, and DMA.

The DSP56300 core family members contain the DSP56300 core and additional modules. The modules are chosen from a library of standard pre-designed elements, such as memories and peripherals. New modules can be added to the library to meet customer

**DSP56309 Core Description** 

specifications. A standard interface between the DSP56300 core and the on-chip memory and peripherals supports a wide variety of memory and peripheral configurations.

The DSP56309 targets telecommunications applications, such as multi-line voice/data/fax processing, video conferencing, audio applications, control, and general digital signal processing.

#### 1.5 DSP56309 CORE DESCRIPTION

The DSP56300 Family Manual fully describes core features; this manual describes pinout, memory, and peripheral features.

#### 1.5.1 General Features

- 80/100 million instructions per second (MIPS) with a 80/100 MHz clock at 3.0 -3.6 V
- Object-code compatible with the DSP56000 core
- Highly parallel instruction set

#### 1.5.2 Hardware Debugging Support

- On-Chip Emulation (OnCE™) module
- Joint Test Action Group (JTAG) test access port (TAP)
- Address trace mode reflects internal program RAM accesses at the external port

### 1.5.3 Reduced Power Dissipation

- Very low-power CMOS design
- Wait and stop low-power standby modes
- Fully-static logic, operation frequency down to 0 Hz (dc)
- Optimized cycle-by-cycle power management circuitry (instruction-dependent, peripheral-dependent, and mode-dependent)

1-8

#### **DSP56300 Core Functional Blocks**

#### 1.6 DSP56300 CORE FUNCTIONAL BLOCKS

The DSP56300 core provides the following functional blocks:

- Data ALU
- AGU
- PCU
- PLL and Clock Oscillator
- JTAG TAP and OnCE module
- Memory

In addition, the DSP56309 provides a set of on-chip peripherals, described in **Section 1.10**.

#### 1.6.1 Data ALU

The Data ALU performs all the arithmetic and logical operations on data operands in the DSP56300 core. The components of the Data ALU are as follows:

- Fully pipelined 24 × 24-bit parallel multiplier-accumulator (MAC)
- Bit field unit, comprising a 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing)
- Conditional ALU instructions
- 24-bit or 16-bit arithmetic support under software control
- Four 24-bit input general-purpose registers: X1, X0, Y1, and Y0
- Six Data ALU registers (A2, A1, A0, B2, B1, and B0) that are concatenated into two general-purpose, 56-bit accumulators, A and B, accumulator shifters
- Two data bus shifter/limiter circuits

#### 1.6.1.1 Data ALU Registers

The Data ALU registers can be read or written over the X data bus (XDB) and the Y data bus (YDB) as 16- or 32-bit operands. The source operands for the Data ALU, which can be 16, 32, or 40 bits, always originate from Data ALU registers. The results of all Data ALU operations are stored in an accumulator.

All the Data ALU operations are performed in two clock cycles in pipeline fashion so that a new instruction can be initiated in every clock, yielding an effective execution rate of one instruction per clock cycle. The destination of every arithmetic operation can be used as a source operand for the immediately following operation without penalty.

#### 1.6.1.2 Multiplier-Accumulator (MAC)

The MAC unit comprises the main arithmetic processing unit of the DSP56300 core and performs all of the calculations on data operands. For arithmetic instructions, the unit accepts as many as three input operands and outputs one 56-bit result of the following form, Extension:Most Significant Product:Least Significant Product (EXT:MSP:LSP).

The multiplier executes 24-bit × 24-bit, parallel, fractional multiplies between twos-complement signed, unsigned, or mixed operands. The 48-bit product is right-justified and added to the 56-bit contents of either the A or B accumulator. A 56-bit result can be stored as a 24-bit operand. The LSP can either be truncated or rounded into the MSP. Rounding is performed if specified.

#### 1.6.2 Address Generation Unit (AGU)

The AGU performs the effective address calculations using integer arithmetic necessary to address data operands in memory and contains the registers that generate the addresses. It implements four types of arithmetic: linear, modulo, multiple wrap-around modulo, and reverse-carry. The AGU operates in parallel with other chip resources to minimize address-generation overhead.

The AGU is divided into two halves, each with its own address arithmetic logic unit (Address ALU). Each Address ALU has four sets of register triplets, and each register triplet is composed of an address register, an offset register, and a modifier register. The two Address ALUs are identical. Each contains a 16-bit full adder (called an offset adder).

A second full adder (called a modulo adder) adds the summed result of the first full adder to a modulo value that is stored in its respective modifier register. A third full adder (called a reverse-carry adder) is also provided.

The offset adder and the reverse-carry adder are in parallel and share common inputs. The only difference between them is that they carry propagates in opposite directions. Test logic determines which of the three summed results of the full adders is output.

Each Address ALU can update one address register from its respective address register file during one instruction cycle. The contents of the associated modifier register

specifies the type of arithmetic to be used in the address register update calculation. The modifier value is decoded in the Address ALU.

#### 1.6.3 **Program Control Unit (PCU)**

The PCU performs instruction prefetch, instruction decoding, hardware DO loop control, and exception processing. The PCU implements a seven-stage pipeline and controls the different processing states of the DSP56300 core. The PCU consists of three hardware blocks:

- Program decode controller (PDC)
- Program address generator (PAG)
- Program interrupt controller

The PDC decodes the 24-bit instruction loaded into the instruction latch and generates all signals necessary for pipeline control. The PAG contains all the hardware needed for program address generation, system stack, and loop control. The PIC arbitrates among all interrupt requests (internal interrupts, as well as the five external requests  $\overline{IRQA}$ ,  $\overline{IRQB}$ ,  $\overline{IRQC}$ ,  $\overline{IRQD}$ , and  $\overline{NMI}$ ) and generates the appropriate interrupt vector address.

PCU features include the following:

- Position Independent Code (PIC) support
- Addressing modes optimized for DSP applications (including immediate offsets)
- On-chip instruction cache controller
- On-chip memory-expandable hardware stack
- Nested hardware DO loops
- Fast auto-return interrupts

The PCU implements its functions using the following registers:

- PC—program counter register
- SR—status register
- LA—loop address register
- LC—loop counter register
- VBA—vector base address register
- SZ—size register

1-10

**MOTOROLA** 

- SP—stack pointer
- OMR—operating mode register
- SC—stack counter register

The PCU also includes a hardware system stack (SS).

#### 1.6.4 PLL and Clock Oscillator

The clock generator in the DSP56300 core is composed of two main blocks: the PLL, which performs clock input division, frequency multiplication, and skew elimination; and the clock generator (CLKGEN), which performs low-power division and clock pulse generation.

- Allows change of low-power divide factor (DF) without loss of lock
- Output clock with skew elimination

The PLL allows the processor to operate at a high internal clock frequency using a low-frequency clock input, a feature that offers two immediate benefits:

- A lower-frequency clock input reduces the overall electromagnetic interference generated by a system.
- The ability to oscillate at different frequencies reduces costs by eliminating the need to add additional oscillators to a system.

#### 1.6.5 JTAG TAP and OnCE Module

The DSP56300 core provides a dedicated user-accessible Test Access Port (TAP) that is fully compatible with the *IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture*. Problems associated with testing high density circuit boards have led to development of this standard under the sponsorship of the Test Technology Committee of IEEE and the Joint Test Action Group (JTAG). The DSP56300 core implementation supports circuit-board test strategies based on this standard.

The test logic includes a TAP consisting of four dedicated signals, a 16-state controller, and three test data registers. A boundary scan register links all device signals into a single shift register. The test logic, implemented utilizing static logic design, is independent of the device system logic. More information on the JTAG port is provided in **Section 11—JTAG Port**.

The OnCE module provides a means of interacting with the DSP56300 core and its peripherals non-intrusively so that a user can examine registers, memory, or on-chip peripherals. This facilitates hardware and software development on the DSP56300 core processor. OnCE module functions are provided through the JTAG TAP signals. More information about the OnCE module is provided in **Section 10—On-Chip Emulation Module.** 

#### 1.6.6 On-Chip Memory

The memory space of the DSP56300 core is partitioned into program memory space, X data memory space, and Y data memory space. The data memory space is divided into X data memory and Y data memory in order to work with the two Address ALUs and to feed two operands simultaneously to the Data ALU. Memory space includes internal RAM and ROM and can be expanded off-chip under software control. More information about the internal memory is provided in **Section 3—Memory Configuration**.

Program RAM, instruction cache, X data RAM, and Y data RAM size are programmable, as indicated in **Table 1-2**.

Instruction **Switch** Instruction X Data RAM Y Data RAM **Program RAM** Cache Mode Size Cache Size Size Size disabled disabled 20K × 24-bit 0  $7K \times 24$ -bit 7K × 24-bit 19K× 24-bit  $\overline{1K \times 24}$ -bit  $7K \times 24$ -bit  $7K \times 24$ -bit enabled disabled disabled enabled  $24K \times 24$ -bit 0  $5K \times 24$ -bit  $5K \times 24$ -bit  $1K \times 24$ -bit  $5K \times 24$ -bit enabled enabled  $23K \times 24$ -bit  $5K \times 24$ -bit

**Table 1-2** On Chip Memory

There is an on-chip 192 x 24-bit bootstrap ROM.

# 1.6.7 Off-Chip Memory Expansion

Memory can be expanded off-chip to do the following:

- Data memory expansion to two 256K × 24-bit word memory spaces (or up to two4 M × 24-bit word memory spaces by using the address attribute AA0–AA3 signals)
- Program memory expansion to one 256K  $\times$  24-bit words memory space (or up to one 4 M  $\times$  24-bit word memory space by using the address attribute AA0–AA3 signals)

Additional features of off-chip memory include the following:

Internal Buses

- External memory expansion port
- Simultaneous glueless interface to static random access memory (SRAM) and dynamic random access memory (DRAM)
- Supports interleaved, non-interfering access to both types of memory without losing in-page DRAM access, including DMA-driven access

#### 1.7 INTERNAL BUSES

The following buses provide data exchange between the functional blocks of the core:

- Peripheral I/O expansion bus (PIO\_EB) to peripherals
- Program memory expansion bus (PM\_EB) to Program RAM
- X memory expansion bus (XM\_EB) to X memory
- Y memory expansion bus (YM\_EB) to Y memory
- Global data bus (GDB) between PCU and other core structures
- Program data bus (PDB) for carrying program data throughout the core
- X memory data bus (XDB) for carrying X data throughout the core
- Y memory data bus (YDB) for carrying Y data throughout the core
- Program address bus (PAB) for carrying program memory addresses throughout the core
- X memory address bus (XAB) for carrying X memory addresses throughout the core
- Y memory address bus (YAB) for carrying Y memory addresses throughout the core

All internal buses on the DSP56300 family members are 16-bit buses except the PDB, which is a 24-bit bus. **Figure 1-1** shows a block diagram of the DSP56309.

**DSP56309 Block Diagram** 

#### 1.8 DSP56309 BLOCK DIAGRAM



**Figure 1-1** DSP56309 Block Diagram

Note: See Section 1.6.6 On-Chip Memory on page 1-12 for details on memory size.

**Direct Memory Access (DMA)** 

# 1.9 DIRECT MEMORY ACCESS (DMA)

The DMA block has the following features:

- Six DMA channels supporting internal and external accesses
- One-, two-, and three-dimensional transfers (including circular buffering)
- End-of-block-transfer interrupts
- Triggering from interrupt lines, all peripherals, and DMA channels

#### 1.10 DSP56309 ARCHITECTURE OVERVIEW

The DSP56309 performs a wide variety of fixed-point digital signal processing functions. In addition to the core features previously discussed, the DSP56309 provides the following peripherals:

- Enhanced DSP56000-like 8-bit parallel host interface (HI08) supports a variety of buses (e.g., industry standard architecture) and provides glueless connection to a number of industry standard microcomputers, microprocessors, and DSPs
- Two enhanced synchronous serial interfaces (ESSI0 and ESSI1), each with one receiver and three transmitters (allows six-channel home theater)
- Serial communications interface (SCI) with baud rate generator
- Triple timer module
- Up to 34 programmable general purpose input/output (GPIO) pins, depending on which peripherals are enabled

# 1.10.1 GPIO Functionality

The GPIO port consists of as many as thirty-four programmable signals, all of which are also used by the peripherals (HI08, ESSI, SCI, and timer). There are no dedicated GPIO signals. Peripheral pins are configured as GPIO inputs after any reset. (Data in the port data register is not affected by a reset.) The GPIO functionality for each peripheral is controlled by three memory-mapped registers per peripheral. The techniques for register programming for all GPIO functionality is very similar between these interfaces.

**DSP56309 Architecture Overview** 

#### 1.10.2 Host Interface (HI08)

The HI08 is a byte-wide, full-duplex, double-buffered, parallel port that can connect directly to the data bus of a host processor. The HI08 supports a variety of buses and connects to a number of industry-standard DSPs, microcomputers, and microprocessors without requiring additional logic.

The DSP core treats the HI08 as a memory-mapped peripheral occupying eight 24-bit words in data memory space. The DSP can use the HI08 as a memory-mapped peripheral, using either standard polled or interrupt programming techniques. Separate transmit and receive data registers are double-buffered to allow the DSP and host processor to transfer data efficiently at high speed. Memory mapping allows DSP core communication with the HI08 registers using standard instructions and addressing modes.

## 1.10.3 Enhanced Synchronous Serial Interface (ESSI)

On the DSP56309 are two independent and identical ESSIs. Each ESSI has a full-duplex serial port for communication with a variety of serial devices, including one or more industry-standard codecs, other DSPs, microprocessors, and peripherals that implement the Motorola SPI. The ESSI consists of independent transmitter and receiver sections and a common ESSI clock generator.

The capabilities of the ESSI include the following:

- Independent (asynchronous) or shared (synchronous) transmit and receive sections with separate or shared internal/external clocks and frame syncs
- Normal mode operation using frame sync
- Network mode operation with as many as 32 time slots
- Programmable word length (8, 12, or 16 bits)
- Program options for frame synchronization and clock generation
- One receiver and three transmitters per ESSI allows six-channel home theater

# 1.10.4 Serial Communications Interface (SCI)

The DSP56309's SCI provides a full-duplex port for serial communication with other DSPs, microprocessors, or peripherals such as modems. The SCI interfaces without

**DSP56309 Architecture Overview** 

additional logic to peripherals that use TTL-level signals. With a small amount of additional logic, the SCI can connect to peripheral interfaces that have non-TTL level signals, such as the RS-232C, RS-422, etc.

This interface uses three dedicated signals: transmit data (TXD), receive data (RXD), and SCI serial clock (SCLK). It supports industry-standard asynchronous bit rates and protocols, as well as high-speed synchronous data transmission (up to 8.25 Mbps for a 66 MHz clock). The asynchronous protocols supported by the SCI include a multidrop mode for master/slave operation with wakeup on idle line and wakeup on address bit capability. This mode allows the DSP56309 to share a single serial line efficiently with other peripherals.

The SCI consists of separate transmit and receive sections that can operate asynchronously with respect to each other. A programmable baud-rate generator provides the transmit and receive clocks. An enable vector and an interrupt vector have been included so that the baud-rate generator can function as a general purpose timer when it is not being used by the SCI or when the interrupt timing is the same as that used by the SCI.

#### 1.10.5 Timer Module

The triple timer module is composed of a common 21-bit prescaler and three independent and identical general-purpose 24-bit timer/event counters, each with its own memory-mapped register set.

Each timer has a single signal that can function as a GPIO signal or as a timer signal. Each timer can use internal or external clocking and can interrupt the DSP after a specified number of events (clocks) or can signal an external device after counting internal events. Each timer connects to the external world through one bidirectional signal. When this signal is configured as an input, the timer can function as an external event counter or measures external pulse width/signal period. When the signal is used as an output, the timer can function as either a timer, a watchdog, or a Pulse Width Modulator (PWM).

**DSP56309 Architecture Overview** 

# SECTION 2 SIGNAL/CONNECTION DESCRIPTIONS



| 2.1  | SIGNAL GROUPINGS2-3                         |
|------|---------------------------------------------|
| 2.2  | POWER                                       |
| 2.3  | GROUND                                      |
| 2.4  | CLOCK 2-7                                   |
| 2.5  | PHASE-LOCKED LOOP (PLL)                     |
| 2.6  | EXTERNAL MEMORY EXPANSION PORT (PORT A) 2-9 |
| 2.7  | INTERRUPT AND MODE CONTROL 2-14             |
| 2.8  | HOST INTERFACE (HI08)                       |
| 2.9  | ENHANCED SYNCHRONOUS SERIAL INTERFACE 2-24  |
| 2.10 | SERIAL COMMUNICATION INTERFACE (SCI) 2-32   |
| 2.11 | TIMERS                                      |
| 2 12 | ONCE/ITAG INTERFACE 2-35                    |

#### 2.1 SIGNAL GROUPINGS

The DSP56309 input and output signals are organized into functional groups, as shown in **Table 2-1** and as illustrated in **Figure 2-1**.

The DSP56309 is operated from a 3 V supply.

**Table 2-1** DSP56309 Functional Signal Groupings

| Functional Group                             | Number of<br>Signals | Detailed<br>Description         |            |
|----------------------------------------------|----------------------|---------------------------------|------------|
| Power (V <sub>CC</sub> )                     |                      | 20                              | Table 2-2  |
| Ground (GND)                                 |                      | 19                              | Table 2-3  |
| Clock                                        |                      | 2                               | Table 2-4  |
| PLL                                          |                      | 3                               | Table 2-5  |
| Address Bus                                  | 1                    | 18                              | Table 2-6  |
| Data Bus                                     | Port A <sup>1</sup>  | 24                              | Table 2-7  |
| Bus Control                                  | 13                   | Table 2-8                       |            |
| Interrupt and Mode Control                   | 5                    | Table 2-9                       |            |
| Host Interface (HI08)                        | Port B <sup>2</sup>  | 16                              | Table 2-11 |
| Enhanced Synchronous Serial Interface (ESSI) | 12                   | Table 2-12<br>and<br>Table 2-13 |            |
| Serial Communication Interface (SCI)         | 3                    | Table 2-14                      |            |
| Timer                                        | 3                    | Table 2-15                      |            |
| OnCE/JTAG Port                               | 6                    | Table 2-16                      |            |

Note:

- 1. Port A signals define the external memory interface port, including the external address bus, data bus, and control signals.
- 2. Port B signals are the HI08 port signals multiplexed with the GPIO signals.
- 3. Port C and D signals are the two ESSI port signals multiplexed with the GPIO signals.
- 4. Port E signals are the SCI port signals multiplexed with the GPIO signals.

**Figure 2-1** is a diagram of DSP56309 signals by functional group.

#### **Signal Groupings**



Notes:
1. The HI08 port supports a non-multiplexed or a multiplexed bus, single or double Data Strobe (DS), and single or double Host Request (HR) configurations. Since each of these modes is configured independently, any combination of these modes is possible. These HI08 signals can also be configured alternately as GPIO signals (PB0–PB15). Signals with dual designations (e.g., HAS/HAS) have configurable polarity.

The ESSI0, ESSI1, and SCI signals are multiplexed with the Port C GPIO signals (PC0–PC5), Port D GPIO signals (PD0–PD5), and Port E GPIO signals (PE0–PE2), respectively.

AA0601

3. TIO0-TIO2 can be configured as GPIO signals.

Figure 2-1 Signals Identified by Functional Group

#### 2.2 POWER

Power input descriptions for the DSP56309 are listed in **Table 2-2**.

 Table 2-2
 Power Inputs

| Power Name            | Description                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| V <sub>CCP</sub>      | <b>PLL Power</b> — $V_{CCP}$ is power dedicated for phase-locked loop (PLL) use. The voltage should be well regulated, and the input should be provided with an extremely low impedance path to the $V_{CC}$ power rail. $V_{CCP}$ should be bypassed to $GND_P$ by a stabilizing capacitor located as close as possible to the chip package. There is one $V_{CCP}$ input. |  |  |  |  |
| V <sub>CCQL</sub> (4) | <b>Quiet Core (Low) Power</b> — $V_{CCQL}$ is an isolated power for the core processing logic. This input must be isolated externally from all other chip power inputs. The user must provide adequate external decoupling capacitors. There are four $V_{CCQL}$ inputs.                                                                                                    |  |  |  |  |
| V <sub>CCQH</sub> (3) | <b>Quiet External (High) Power</b> — $V_{CCQH}$ is a quiet power source for I/O lines. This input must be tied externally to all other chip power inputs, <i>except</i> $V_{CCQL}$ . The user must provide adequate external decoupling capacitors. There are three $V_{CCQH}$ inputs.                                                                                      |  |  |  |  |
| V <sub>CCA</sub> (3)  | <b>Address Bus Power</b> — $V_{CCA}$ is an isolated power for sections of the address bus I/O drivers. This input must be tied externally to all other chip power inputs <i>except</i> $V_{CCQL}$ . The user must provide adequate external decoupling capacitors. There are three $V_{CCA}$ inputs.                                                                        |  |  |  |  |
| V <sub>CCD</sub> (4)  | <b>Data Bus Power</b> — $V_{CCD}$ is an isolated power for sections of the data bus I/O drivers. This input must be tied externally to all other chip power inputs. The user must provide adequate external decoupling capacitors. There are four $V_{CCD}$ inputs.                                                                                                         |  |  |  |  |
| V <sub>CCC</sub> (2)  | <b>Bus Control Power</b> — $V_{CCC}$ is an isolated power for the bus control I/O drivers. This input must be tied externally to all other chip power inputs <i>except V<sub>CCQL</sub></i> . The user must provide adequate external decoupling capacitors. There are two $V_{CCC}$ inputs.                                                                                |  |  |  |  |
| V <sub>CCH</sub>      | <b>Host Power</b> — $V_{CCH}$ is an isolated power for the HI08 I/O drivers. This input must be tied externally to all other chip power inputs <i>except</i> $V_{CCQL}$ . The user must provide adequate external decoupling capacitors. There is one $V_{CCH}$ input.                                                                                                      |  |  |  |  |

#### Ground

 Table 2-2
 Power Inputs (Continued)

| Power Name                                                                                                                                                                                                                                                                                                                                  | Description                                                                                                                                                                                                                                                                                              |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| V <sub>CCS</sub> (2)                                                                                                                                                                                                                                                                                                                        | <b>ESSI, SCI, and Timer Power</b> — $V_{CCS}$ is an isolated power for the ESSI, SCI, and timer I/O drivers. This input must be tied externally to all other chip power inputs <i>except</i> $V_{CCQL}$ . The user must provide adequate external decoupling capacitors. There are two $V_{CCS}$ inputs. |  |  |  |
| Note: These designations are package-dependent. Some packages connect all $V_{CC}$ inputs except $V_{CCP}$ to each other internally. On those packages, all power input, except $V_{CCP}$ , are labeled $V_{CC}$ . The num of connections indicated in this table are minimum values; the total $V_{CC}$ connections are package-dependent. |                                                                                                                                                                                                                                                                                                          |  |  |  |

# 2.3 GROUND

Ground descriptions for the DSP56309 are listed in **Table 2-3**.

Table 2-3 Grounds

| Ground Name          | Description                                                                                                                                                                                                                                                                                                                       |  |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| $GND_P$              | <b>PLL Ground</b> —GND <sub>P</sub> is a ground dedicated for PLL use. The connection should be provided with an extremely low-impedance path to ground. $V_{CCP}$ should be bypassed to GND <sub>P</sub> by a 0.47 $\mu F$ capacitor located as close as possible to the chip package. There is one GND <sub>P</sub> connection. |  |  |  |
| GND <sub>P1</sub>    | <b>PLL Ground 1</b> — $GND_{P1}$ is a ground dedicated for PLL use. The connection should be provided with an extremely low-impedance path to ground. There is one $GND_{P1}$ connection.                                                                                                                                         |  |  |  |
| GND <sub>Q</sub> (4) | <b>Quiet Ground</b> — $GND_Q$ is an isolated ground for the internal processing logic. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are four $GND_Q$ connections.                                                           |  |  |  |
| GND <sub>A</sub> (4) | <b>Address Bus Ground</b> — $GND_A$ is an isolated ground for sections of the address bus I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are four $GND_A$ connections.                                           |  |  |  |

Table 2-3 Grounds (Continued)

| Ground Name                                     | Description                                                                                                                                                                                                                                                                                                                      |  |  |  |
|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| GND <sub>D</sub> (4)                            | <b>Data Bus Ground</b> — $GND_D$ is an isolated ground for sections of the data bus I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are four $GND_D$ connections.                                                |  |  |  |
| GND <sub>C</sub> (2)                            | <b>Bus Control Ground</b> — $GND_C$ is an isolated ground for the bus control I/O drivers. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are two $GND_C$ connections.                                                       |  |  |  |
| GND <sub>H</sub>                                | $\label{eq:host Ground} \begin{array}{l} \textbf{Host Ground-} GND_H \ \text{is an isolated ground for the HI08 I/O drivers.} \\ \text{This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. There is one GND_H connection.} \end{array}$ |  |  |  |
| GND <sub>S</sub> (2)                            | <b>ESSI, SCI, and Timer Ground</b> —GND <sub>S</sub> is an isolated ground for the ESSI, SCI, and timer I/O drivers. This connection must be tied externall to all other chip ground connections. The user must provide adequate external decoupling capacitors. There are two GND <sub>S</sub> connections.                     |  |  |  |
| and GND <sub>P</sub><br>GND <sub>P1</sub> , are | gnations are package-dependent. Some packages connect all GND inputs, except $GND_P$ to each other internally. On those packages, all ground connections, except $GND_P$ and a labeled GND. The number of connections indicated in this table are minimum values; the connections are package-dependent.                         |  |  |  |

## 2.4 CLOCK

Clock Signal descriptions for the DSP56309 are listed in **Table 2-4**.

Table 2-4 Clock Signals

| Signal<br>Name | Type  | State<br>During<br>Reset | Signal Description                                                                                                                       |
|----------------|-------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| EXTAL          | Input | Input                    | <b>External Clock/Crystal Input</b> —EXTAL interfaces the internal crystal oscillator input to an external crystal or an external clock. |

# Phase-Locked Loop (PLL)

Table 2-4 Clock Signals (Continued)

| Signal<br>Name | Type   | State<br>During<br>Reset | Signal Description                                                                                                                                |
|----------------|--------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| XTAL           | Output | Chip-driven              | Crystal Output—XTAL connects the internal crystal oscillator output to an external crystal. If an external clock is used, leave XTAL unconnected. |

# 2.5 PHASE-LOCKED LOOP (PLL)

Phase-locked loop signal descriptions are listed in Table 2-5.

 Table 2-5
 Phase-Locked Loop Signals

| Signal<br>Name | Type   | State During<br>Reset | Signal Description                                                                                                                                                          |
|----------------|--------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCAP           | Input  | Input                 | <b>PLL Capacitor</b> —PCAP is an input connecting an off-chip capacitor to the PLL filter. Connect one capacitor terminal to PCAP and the other terminal to $V_{\rm CCP}$ . |
|                |        |                       | If the PLL is not used, PCAP can be tied to $V_{CC}$ , tied to GND, or left floating.                                                                                       |
| CLKOUT         | Output | Chip-driven           | Clock Output—CLKOUT provides an output clock synchronized to the internal core clock phase.                                                                                 |
|                |        |                       | If the PLL is enabled and both the multiplication and division factors equal one, then CLKOUT is also synchronized to EXTAL.                                                |
|                |        |                       | If the PLL is disabled, the CLKOUT frequency is half the frequency of EXTAL.                                                                                                |

# Freescale Semiconductor, Inc.

**Signal/Connection Descriptions** 

**External Memory Expansion Port (Port A)** 

Table 2-5 Phase-Locked Loop Signals (Continued)

| Signal<br>Name | Type  | State During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------|-------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PINIT/<br>NMI  | Input | Input                 | PLL Initial/Non-Maskable Interrupt—During assertion of RESET, the value of PINIT/NMI is written into the PLL Enable (PEN) bit of the PLL control register, determining whether the PLL is enabled or disabled. After RESET deassertion and during normal instruction processing, the PINIT/NMI Schmitt-trigger input is a negative-edge-triggered Non-Maskable Interrupt (NMI) request internally synchronized to CLKOUT. |

## 2.6 EXTERNAL MEMORY EXPANSION PORT (PORT A)

When the DSP56309 enters a low-power standby mode (stop or wait), it releases bus mastership and tri-states the relevant Port A signals: A0–A17, D0–D23, AA0/ $\overline{R}$ AS0–AA3/ $\overline{R}$ AS3,  $\overline{R}$ D,  $\overline{W}$ R,  $\overline{B}$ B,  $\overline{C}$ AS, BCLK,  $\overline{B}$ CLK.

#### 2.6.1 External Address Bus

External address bus signals for the DSP56309 are listed in **Table 2-6**.

**Table 2-6** External Address Bus Signals

| Signal<br>Name | Туре   | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                      |
|----------------|--------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0-A17         | Output | Tri-stated               | Address Bus—When the DSP is the bus master, A0–A17 are active-high outputs that specify the address for external program and data memory accesses. Otherwise, the signals are tri-stated. To minimize power dissipation, A0–A17 do not change state when external memory spaces are not being accessed. |

**External Memory Expansion Port (Port A)** 

#### 2.6.2 External Data Bus

External data bus signals for the DSP56309 are listed in **Table 2-7**.

 Table 2-7
 External Data Bus Signals

| Signal<br>Name | Туре             | State<br>During<br>Reset          | Signal Description                                                                                                                                                                                                                         |
|----------------|------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0-D23         | Input/<br>Output | weakly<br>driven by<br>bus keeper | Data Bus—When the DSP is the bus master, D0–D23 are active-high, bidirectional input/outputs that provide the bidirectional data bus for external program and data memory accesses. Otherwise, D0–D23 are weakly driven by the bus keeper. |

#### 2.6.3 External Bus Control

External bus control signal descriptions for the DSP56309 are listed in **Table 2-8**.

 Table 2-8
 External Bus Control Signals

| Signal<br>Name                | Туре   | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                              |
|-------------------------------|--------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AA0-<br>AA3/<br>RAS0-<br>RAS3 | Output | Tri-stated               | Address Attribute or Row Address Strobe—When defined as AA, these signals can be used as chip selects or additional address lines. When defined as RAS, these signals can be used as RAS for DRAM interface. These signals are tri-statable outputs with programmable polarity. |
| RD                            | Output | Tri-stated               | <b>Read Enable</b> —When the DSP is the bus master, $\overline{RD}$ is an active-low output that is asserted to read external memory on the data bus (D0–D23). Otherwise, $\overline{RD}$ is tri-stated.                                                                        |
| WR                            | Output | Tri-stated               | Write Enable—When the DSP is the bus master, $\overline{WR}$ is an active-low output that is asserted to write external memory on the data bus (D0–D23). Otherwise, the signals are tri-stated.                                                                                 |

# Freescale Semiconductor, Inc.

**Signal/Connection Descriptions** 

**External Memory Expansion Port (Port A)** 

 Table 2-8
 External Bus Control Signals (Continued)

| Signal<br>Name | Type  | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------|-------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TA             | Input | Ignored<br>Input         | Transfer Acknowledge—If the DSP56309 is the bus master and there is no external bus activity, or the DSP56309 is not the bus master, the TA input is ignored. The TA input is a data transfer acknowledge (DTACK) function that can extend an external bus cycle indefinitely. Any number of wait states (1, 2,, infinity) can be added to the wait states inserted by the BCR by keeping TA deasserted. In typical operation, TA is deasserted at the start of a bus cycle, is asserted to enable completion of the bus cycle, and is deasserted before the next bus cycle. The current bus cycle completes one clock period after TA is asserted synchronous to CLKOUT. The number of wait states is determined by the TA input or by the BCR, whichever is longer. The BCR can be used to set the minimum number of wait states in external bus cycles.  In order to use the TA functionality, the BCR must be programmed to at least one wait state. A zero wait state access cannot be extended by TA deassertion; otherwise, improper operation can result. TA can operate synchronously or asynchronously depending on the setting of the TAS bit in the OMR. You must not use TA functionality while performing DRAM type accesses; otherwise, improper operation can result. |

**External Memory Expansion Port (Port A)** 

# Table 2-8 External Bus Control Signals (Continued)

| Signal<br>Name | Type   | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------|--------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BR             | Output | Output<br>(deasserted)   | Bus Request— $\overline{BR}$ is an active-low output, never tri-stated. $\overline{BR}$ is asserted when the DSP requests bus mastership. $\overline{BR}$ is deasserted when the DSP no longer needs the bus. $\overline{BR}$ can be asserted or deasserted independent of whether the DSP56309 is a bus master or a bus slave. Bus "parking" allows $\overline{BR}$ to be deasserted even though the DSP56309 is the bus master; see the description of bus "parking" in the $\overline{BB}$ signal description. The bus request hole (BRH) bit in the BCR allows $\overline{BR}$ to be asserted under software control even though the DSP does not need the bus. $\overline{BR}$ is typically sent to an external bus arbitrator that controls the priority, parking, and tenure of each master on the same external bus. $\overline{BR}$ is only affected by DSP requests for the external bus, never for the internal bus. During hardware reset, $\overline{BR}$ is deasserted and the arbitration is reset to the bus slave state. |
| BG             | Input  | Ignored<br>Input         | <b>Bus Grant</b> — $\overline{BG}$ is an active-low input. $\overline{BG}$ must be asserted/deasserted synchronous to CLKOUT for proper operation. $\overline{BG}$ is asserted by an external bus arbitration circuit when the DSP56309 becomes the next bus master. When $\overline{BG}$ is asserted, the DSP56309 must wait until $\overline{BB}$ is deasserted before taking bus mastership. When $\overline{BG}$ is deasserted, bus mastership is typically given up at the end of the current bus cycle. This can occur in the middle of an instruction that requires more than one external bus cycle for execution.                                                                                                                                                                                                                                                                                                                                                                                                                |

# Freescale Semiconductor, Inc.

**Signal/Connection Descriptions** 

# **External Memory Expansion Port (Port A)**

 Table 2-8
 External Bus Control Signals (Continued)

| Signal<br>Name | Туре             | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------|------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BB             | Input/<br>Output | Input                    | Bus Busy— $\overline{BB}$ is a bidirectional active-low input/output and must be asserted and deasserted synchronous to CLKOUT. $\overline{BB}$ indicates that the bus is active. Only after $\overline{BB}$ is deasserted can the pending bus master become the bus master (and then assert the signal again). The bus master can keep $\overline{BB}$ asserted after ceasing bus activity regardless of whether $\overline{BR}$ is asserted or deasserted. This is called "bus parking" and allows the current bus master to reuse the bus without rearbitration until another device requires the bus. The deassertion of $\overline{BB}$ is done by an "active pull-up" method (i.e., $\overline{BB}$ is driven high and then released and held high by an external pull-up resistor). |
| CAS            | Output           | Tri-stated               | Column Address Strobe—When the DSP is the bus master, $\overline{CAS}$ is an active-low output used by DRAM to strobe the column address. Otherwise, if the Bus Mastership Enable (BME) bit in the DRAM Control Register is cleared, the signal is tri-stated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| BCLK           | Output           | Tri-stated               | Bus Clock—When the DSP is the bus master, BCLK is an active-high output. BCLK is active as a sampling signal when the program address tracing mode is enabled (by setting the ATE bit in the OMR). When BCLK is active and synchronized to CLKOUT by the internal PLL, BCLK precedes CLKOUT by 1/4 of a clock cycle. The BCLK rising edge can be used to sample the internal program memory access on the A0–A23 address lines.                                                                                                                                                                                                                                                                                                                                                            |
| BCLK           | Output           | Tri-stated               | Bus Clock Not—When the DSP is the bus master, BCLK is an active-low output and is the inverse of the BCLK signal. Otherwise, the signal is tri-stated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

**Interrupt and Mode Control** 

#### 2.7 INTERRUPT AND MODE CONTROL

The interrupt and mode control signals select the chip's operating mode as it comes out of hardware reset. After  $\overline{\text{RESET}}$  is deasserted, these inputs are hardware interrupt request lines.

 Table 2-9
 Interrupt and Mode Control

| Signal Name | Туре  | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|-------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET       | Input | Input                    | Reset—RESET is an active-low, Schmitt-trigger input. Deassertion of RESET is internally synchronized to the clock out (CLKOUT). When asserted, the chip is placed in the Reset state and the internal phase generator is reset. The Schmitt-trigger input allows a slowly rising input (such as a capacitor charging) to reset the chip reliably. If RESET is deasserted synchronous to CLKOUT, exact start-up timing is guaranteed, allowing multiple processors to start synchronously and operate together in lock-step. When the RESET signal is deasserted, the initial chip operating mode is latched from the MODA, MODB, MODC, and MODD inputs. The RESET signal must be asserted after power up. |
| MODA        | Input | Input                    | Mode Select A—MODA is an active-low Schmitt-trigger input, internally synchronized to CLKOUT. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the OMR when the RESET signal is deasserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ĪRQĀ        |       |                          | External Interrupt Request A—After reset, this signal becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If $\overline{IRQA}$ is asserted synchronous to CLKOUT, multiple processors can be resynchronized using the WAIT instruction and asserting $\overline{IRQA}$ to exit the wait state. If the processor is in the stop standby state and $\overline{IRQA}$ is asserted, the processor exits the stop state.                                                                                                                                                                                                              |

 Table 2-9
 Interrupt and Mode Control (Continued)

| Signal Name | Type  | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                     |
|-------------|-------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODB        | Input | Input                    | Mode Select B—MODB is an active-low Schmitt-trigger input, internally synchronized to CLKOUT. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is deasserted.                                                                                                                          |
| ĪRQB        |       |                          | External Interrupt Request B—After hardware reset, this signal becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If IRQB is asserted synchronous to CLKOUT, multiple processors can be resynchronized using the WAIT instruction and asserting IRQB to exit the wait state. |
| MODC        | Input | Input                    | Mode Select C—MODC is an active-low Schmitt-trigger input, internally synchronized to CLKOUT. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is deasserted.                                                                                                                          |
| ĪRQC        |       |                          | External Interrupt Request C—After hardware reset, this signal becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If IRQC is asserted synchronous to CLKOUT, multiple processors can be resynchronized using the WAIT instruction and asserting IRQC to exit the wait state. |

Table 2-9 Interrupt and Mode Control (Continued)

| Signal Name | Type  | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                     |
|-------------|-------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODD        | Input | Input                    | Mode Select D—MODD is an active-low Schmitt-trigger input, internally synchronized to CLKOUT. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is deasserted.                                                                                                                          |
| ĪRQD        |       |                          | External Interrupt Request D—After hardware reset, this signal becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If IRQD is asserted synchronous to CLKOUT, multiple processors can be resynchronized using the WAIT instruction and asserting IRQD to exit the wait state. |

# 2.8 HOST INTERFACE (HI08)

The HI08 provides a fast parallel 8-bit port, which can connect directly to the host bus.

The HI08 supports a variety of standard buses and can be directly connected to a number of industry standard microcomputers, microprocessors, DSPs, and DMA hardware.

# 2.8.1 Host Port Usage Considerations

When reading multiple-bit registers that are written by another asynchronous system, you must synchronize carefully. This problem commonly occurs when two asynchronous systems are connected (as they are in the host port). The considerations for proper operation are discussed in **Table 2-10**.

Table 2-10 Host Port Usage Considerations

| Action                                        | Description                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Asynchronous read of receive byte registers   | When reading the receive byte registers, receive register high (RXH), receive register middle (RXM), or receive register low (RXL), use interrupts or poll the receive register data full (RXDF) flag which indicates that data is available. This assures that the data in the receive byte registers is valid.                                                     |
| Asynchronous write to transmit byte registers | Do not write to the transmit byte registers, transmit register high (TXH), transmit register middle (TXM), or transmit register low (TXL), unless the transmit register data empty (TXDE) bit is set indicating that the transmit byte registers are empty. This guarantees that the transmit byte registers transfer valid data to the host receive (HRX) register. |
| Asynchronous write to host vector             | Change the host vector (HV) register only when the host command bit (HC) is clear. This guarantees that the DSP interrupt control logic receives a stable vector.                                                                                                                                                                                                    |

# 2.8.2 Host Port Configuration

The functions of the signals associated with the HI08 vary according to the programmed configuration of the interface as determined by the HI08 Port Control Register (HPCR). Refer to **Section 6—Host Interface (HI08)** for detailed descriptions of this and the other configuration registers used with the HI08.

Host interface signal descriptions for the DSP56309 are listed in **Table 2-11**.

# **Table 2-11** Host Interface

| Signal<br>Name | Туре                         | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                          |
|----------------|------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| H0–H7          | Input/<br>Output             | Tri-stated               | Host Data—When the HI08 is programmed to interface a non-multiplexed host bus and the HI function is selected, these signals are lines 0–7 of the data bidirectional, tri-state bus.                                                                                                        |
| HAD0-<br>HAD7  | Input/<br>Output<br>Input or |                          | Host Address—When HI08 is programmed to interface a multiplexed host bus and the HI function is selected, these signals are lines 0–7 of the address/data bidirectional, multiplexed, tri-state bus.                                                                                        |
| PB0-PB7        | Output                       |                          | <b>Port B 0–7</b> —When the HI08 is configured as GPIO through the HPCR, these signals are individually programmed as inputs or outputs through the HI08 data direction register (HDDR).                                                                                                    |
| HA0            | Input                        | Input                    | Host Address Input 0—When the HI08 is programmed to interface a non-multiplexed host bus and the HI function is selected, this signal is line 0 of the host address input bus.                                                                                                              |
| HAS/HAS        | Input                        |                          | Host Address Strobe—When HI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is the host address strobe (HAS) Schmitt-trigger input. The polarity of the address strobe is programmable but is configured active-low (HAS) following reset. |
| PB8            | Input or<br>Output           |                          | <b>Port B 8</b> —When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed as an input or output through the HDDR.                                                                                                                                       |

Table 2-11 Host Interface (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                   |
|----------------|--------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HA1            | Input              | Input                    | Host Address Input 1—When the HI08 is programmed to interface a non-multiplexed host bus and the HI function is selected, this signal is line 1 of the host address (HA1) input bus. |
| HA8            | Input              |                          | Host Address 8—When HI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is line 8 of the host address (HA8) input bus.               |
| PB9            | Input or<br>Output |                          | <b>Port B 9</b> —When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed as an input or output through the HDDR.                                |
| HA2            | Input              | Input                    | Host Address Input 2—When the HI08 is programmed to interface a non-multiplexed host bus and the HI function is selected, this signal is line 2 of the host address (HA2) input bus. |
| НА9            | Input              |                          | Host Address 9—When HI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is line 9 of the host address (HA9) input bus.               |
| PB10           | Input or<br>Output |                          | <b>Port B 10</b> —When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed as an input or output through the HDDR.                               |

**Table 2-11** Host Interface (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                 |
|----------------|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HRW            | Input              | Input                    | Host Read/Write—When HI08 is programmed to interface a single-data-strobe host bus and the HI function is selected, this signal is the host read/write (HRW) input.                                                                                                                                |
| HRD/HRD        | Input              |                          | Host Read Data—When HI08 is programmed to interface a double-data-strobe host bus and the HI function is selected, this signal is the host read data strobe (HRD) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HRD) after reset.       |
| PB11           | Input or<br>Output |                          | <b>Port B 11</b> —When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed as an input or output through the HDDR.                                                                                                                                             |
| HDS/HDS        | Input              | Input                    | Host Data Strobe—When HI08 is programmed to interface a single-data-strobe host bus and the HI function is selected, this signal is the host data strobe (HDS) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HDS) following reset.      |
| HWR/<br>HWR    | Input Input or     |                          | Host Write Data—When HI08 is programmed to interface a double-data-strobe host bus and the HI function is selected, this signal is the host write data strobe (HWR) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HWR) following reset. |
| PB12           | Output             |                          | Port B 12—When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed as an input or output through the HDDR.                                                                                                                                                     |

Table 2-11 Host Interface (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                  |
|----------------|--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HCS            | Input              | Input                    | Host Chip Select—When HI08 is programmed to interface a non-multiplexed host bus and the HI function is selected, this signal is the host chip select (HCS) input. The polarity of the chip select is programmable, but is configured active-low (HCS) after reset. |
| HA10           | Input              |                          | Host Address 10—When HI08 is programmed to interface a multiplexed host bus and the HI function is selected, this signal is line 10 of the host address (HA10) input bus.                                                                                           |
| PB13           | Input or<br>Output |                          | <b>Port B 13</b> —When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed as an input or output through the HDDR.                                                                                                              |

**Table 2-11** Host Interface (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                |
|----------------|--------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HREQ/<br>HREQ  | Output             | Input                    | Host Request—When HI08 is programmed to interface a single host request host bus and the HI function is selected, this signal is the host request (HREQ) output. The polarity of the host request is programmable, but is configured as active-low (HREQ) following reset. The host request can be programmed as a driven or open-drain output.                   |
| HTRQ/<br>HTRQ  | Output             |                          | Transmit Host Request—When HI08 is programmed to interface a double host request host bus and the HI function is selected, this signal is the transmit host request (HTRQ) output. The polarity of the host request is programmable, but is configured as active-low (HTRQ) following reset. The host request can be programmed as a driven or open-drain output. |
| PB14           | Input or<br>Output |                          | Port B 14—When the HI08 is programmed to interface a multiplexed host bus and the signal is configured as GPIO through the HPCR, this signal is individually programmed as an input or output through the HDDR.                                                                                                                                                   |

Table 2-11 Host Interface (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                          |
|----------------|--------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HACK/<br>HACK  | Input              | Input                    | Host Acknowledge—When HI08 is programmed to interface a single host request host bus and the HI function is selected, this signal is the host acknowledge (HACK) Schmitt-trigger input. The polarity of the host acknowledge is programmable, but is configured as active-low (HACK) after reset.                                                           |
| HRRQ/<br>HRRQ  | Output             |                          | Receive Host Request—When HI08 is programmed to interface a double host request host bus and the HI function is selected, this signal is the receive host request (HRRQ) output. The polarity of the host request is programmable, but is configured as active-low (HRRQ) after reset. The host request can be programmed as a driven or open-drain output. |
| PB15           | Input or<br>Output |                          | Port B 15—When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed as an input or output through the HDDR.                                                                                                                                                                                                              |

**Enhanced Synchronous Serial Interface** 

#### 2.9 ENHANCED SYNCHRONOUS SERIAL INTERFACE

Two synchronous serial interfaces (ESSI0 and ESSI1) provide a full-duplex serial port for serial communication with a variety of serial devices, including one or more industry-standard codecs, other DSPs, microprocessors, and peripherals which implement the Motorola SPI.

#### 2.9.1 ESSI0

The ESSI0 signal descriptions for the DSP56309 are listed in **Table 2-12**.

 Table 2-12
 Enhanced Synchronous Serial Interface 0 (ESSI0)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                               |
|----------------|--------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC00           | Input or<br>Output | Input                    | Serial Control 0—The function of SC00 is determined by the selection of either synchronous or asynchronous mode. For asynchronous mode, this signal is used for the receive clock I/O (Schmitt-trigger input). For synchronous mode, this signal is used either for Transmitter 1 output or for Serial I/O Flag 0.  This signal is driven by a weak keeper after |
| PC0            |                    |                          | Port C 0—The default configuration following reset is GPIO input PC0. When this port is configured as PC0, signal direction is controlled through the Port C direction register (PRR0). The signal can be configured as ESSI signal SC00 through the Port C control register (PCR0).                                                                             |

## **Enhanced Synchronous Serial Interface**

 Table 2-12
 Enhanced Synchronous Serial Interface 0 (ESSI0) (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC01           | Input/<br>Output   | Input                    | Serial Control 1—The function of this signal is determined by the selection of either synchronous or asynchronous mode. For Asynchronous mode, this signal is the receiver frame sync I/O. For synchronous mode, this signal is used either for Transmitter 2 output or for Serial I/O Flag 1.                                                                                                                                         |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                                                                                                                                                                                                                                    |
| PC1            | Input or<br>Output |                          | <b>Port C 1</b> —The default configuration following reset is GPIO input PC1. When this port is configured as PC1, signal direction is controlled through PRR0. The signal can be configured as an ESSI signal SC01 through PCR0.                                                                                                                                                                                                      |
| SC02           | Input/<br>Output   | Input                    | Serial Control Signal 2—SC02 is used for frame sync I/O. SC02 is the frame sync for both the transmitter and receiver in synchronous mode and for the transmitter only in asynchronous mode. When configured as an output, this signal is the internally generated frame sync signal. When configured as an input, this signal receives an external frame sync signal for the transmitter (and the receiver in synchronous operation). |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                                                                                                                                                                                                                                    |
| PC2            | Input or<br>Output |                          | <b>Port C 2</b> —The default configuration following reset is GPIO input PC2. When this port is configured as PC2, signal direction is controlled through PRR0. The signal can be configured as an ESSI signal SC02 through PCR0.                                                                                                                                                                                                      |

**Enhanced Synchronous Serial Interface** 

# Table 2-12 Enhanced Synchronous Serial Interface 0 (ESSI0) (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                     |
|----------------|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCK0           | Input/<br>Output   | Input                    | Serial Clock—SCK0 is a bidirectional Schmitt-trigger input signal providing the serial bit rate clock for the ESSI interface. The SCK0 is a clock input or output used by both the transmitter and receiver in synchronous modes or by the transmitter in asynchronous modes.                                                          |
|                |                    |                          | Although an external serial clock can be independent of and asynchronous to the DSP system clock, it must exceed the minimum clock cycle time of 6 T (i.e., the system clock frequency must be at least three times the external ESSI clock frequency). The ESSI needs at least three DSP phases inside each half of the serial clock. |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                                                                                                                                    |
| PC3            | Input or<br>Output |                          | Port C 3—The default configuration following reset is GPIO input PC3. When this port is configured as PC3, signal direction is controlled through PRR0. The signal can be configured as an ESSI signal SCK0 through PCR0.                                                                                                              |
| SRD0           | Input/<br>Output   | Input                    | Serial Receive Data—SRD0 receives serial data and transfers the data to the ESSI receive shift register. SRD0 is an input when data is being received.                                                                                                                                                                                 |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                                                                                                                                    |
| PC4            | Input or<br>Output |                          | <b>Port C 4</b> —The default configuration following reset is GPIO input PC4. When this port is configured as PC4, signal direction is controlled through PRR0. The signal can be configured as an ESSI signal SRD0 through PCR0.                                                                                                      |

# Freescale Semiconductor, Inc.

**Signal/Connection Descriptions** 

# **Enhanced Synchronous Serial Interface**

 Table 2-12
 Enhanced Synchronous Serial Interface 0 (ESSI0) (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                |
|----------------|--------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STD0           | Input/<br>Output   | Input                    | Serial Transmit Data—STD0 is used for transmitting data from the serial Transmit shift register. STD0 is an output when data is being transmitted.  This signal is driven by a weak keeper after reset.                           |
| PC5            | Input or<br>Output |                          | <b>Port C 5</b> —The default configuration following reset is GPIO input PC5. When this port is configured as PC5, signal direction is controlled through PRR0. The signal can be configured as an ESSI signal STD0 through PCR0. |

## 2.9.2 **ESSI1**

The ESSI1 signal descriptions for the DSP56309 are listed in **Table 2-13**.

**Enhanced Synchronous Serial Interface** 

# Table 2-13 Enhanced Synchronous Serial Interface 1 (ESSI1)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                 |
|----------------|--------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC10           | Input or<br>Output | Input                    | Serial Control 0—The function of SC10 is determined by the selection of either synchronous or asynchronous mode. For asynchronous mode, this signal is used for the receive clock I/O (Schmitt-trigger input). For synchronous mode, this signal is used either for Transmitter 1 output or for Serial I/O Flag 0. |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                                                                                                                |
| PD0            |                    |                          | Port D 0—The default configuration following reset is GPIO input PD0. When this port is configured as PD0, signal direction is controlled through the Port D direction register (PRR1). The signal can be configured as an ESSI signal SC10 through the Port D control register (PCR1).                            |
| SC11           | Input/<br>Output   | Input                    | Serial Control 1—The function of this signal is determined by the selection of either synchronous or asynchronous mode. For asynchronous mode, this signal is the receiver frame sync I/O. For synchronous mode, this signal is used either for Transmitter 2 output or for Serial I/O Flag 1.                     |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                                                                                                                |
| PD1            | Input or<br>Output |                          | <b>Port D 1</b> —The default configuration following reset is GPIO input PD1. When this port is configured as PD1, signal direction is controlled through PRR1. The signal can be configured as an ESSI signal SC11 through PCR1.                                                                                  |

# Freescale Semiconductor, Inc.

**Signal/Connection Descriptions** 

# **Enhanced Synchronous Serial Interface**

 Table 2-13
 Enhanced Synchronous Serial Interface 1 (ESSI1) (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC12           | Input/<br>Output   | Input                    | Serial Control Signal 2—SC12 is used for frame sync I/O. SC12 is the frame sync for both the transmitter and receiver in synchronous mode and for the transmitter only in asynchronous mode. When configured as an output, this signal is the internally generated frame sync signal. When configured as an input, this signal receives an external frame sync signal for the transmitter. The receiver receives an external frame sync signal as well when in synchronous operation). |
| PD2            | Input or<br>Output |                          | This signal is driven by a weak keeper after reset.  Port D 2—The default configuration following reset is GPIO input PD2. When this port is configured as PD2, signal direction is controlled through PRR1. The signal can be configured as an ESSI signal SC12 through PCR1.                                                                                                                                                                                                         |

**Enhanced Synchronous Serial Interface** 

# Table 2-13 Enhanced Synchronous Serial Interface 1 (ESSI1) (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                    |
|----------------|--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCK1           | Input/<br>Output   | Input                    | Serial Clock—SCK1 is a bidirectional Schmitt-trigger input signal providing the serial bit rate clock for the ESSI interface. The SCK1 is a clock input or output used by both the transmitter and receiver in synchronous modes or by the transmitter in asynchronous modes.                                                         |
|                |                    |                          | Although an external serial clock can be independent of and asynchronous to the DSP system clock, it must exceed the minimum clock cycle time of 6T (i.e., the system clock frequency must be at least three times the external ESSI clock frequency). The ESSI needs at least three DSP phases inside each half of the serial clock. |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                                                                                                                                   |
| PD3            | Input or<br>Output |                          | Port D 3—The default configuration following reset is GPIO input PD3. When this port is configured as PD3, signal direction is controlled through PRR1. The signal can be configured as an ESSI signal SCK1 through PCR1.                                                                                                             |
| SRD1           | Input/<br>Output   | Input                    | Serial Receive Data—SRD1 receives serial data and transfers the data to the ESSI receive shift register. SRD1 is an input when data is being received.                                                                                                                                                                                |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                                                                                                                                   |
| PD4            | Input or<br>Output |                          | Port D 4—The default configuration following reset is GPIO input PD4. When this port is configured as PD4, signal direction is controlled through PRR1. The signal can be configured as an ESSI signal SRD1 through PCR1.                                                                                                             |

# Freescale Semiconductor, Inc.

**Signal/Connection Descriptions** 

# **Enhanced Synchronous Serial Interface**

 Table 2-13
 Enhanced Synchronous Serial Interface 1 (ESSI1) (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                        |
|----------------|--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STD1           | Input/<br>Output   | Input                    | Serial Transmit Data—STD1 is used for transmitting data from the serial transmit shift register. STD1 is an output when data is being transmitted.                                                                        |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                       |
| PD5            | Input or<br>Output |                          | Port D 5—The default configuration following reset is GPIO input PD5. When this port is configured as PD5, signal direction is controlled through PRR1. The signal can be configured as an ESSI signal STD1 through PCR1. |

**Serial Communication Interface (SCI)** 

# 2.10 SERIAL COMMUNICATION INTERFACE (SCI)

SCI provides a full duplex port for serial communication to other DSPs, microprocessors, or peripherals such as modems. SCI signal descriptions are listed in **Table 2-14**.

Table 2-14 Serial Communication Interface (SCI)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                          |
|----------------|--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXD            | Input              | Input                    | <b>Serial Receive Data</b> —This input receives byte oriented serial data and transfers it to the SCI receive shift register.                                                                                                                                                               |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                                                                                         |
| PE0            | Input or<br>Output |                          | Port E 0—The default configuration following reset is GPIO input PE0. When this port is configured as PE0, signal direction is controlled through the SCI Port E direction register (PRR). The signal can be configured as an SCI signal RXD through the SCI Port E control register (PCR). |
| TXD            | Output             | Input                    | Serial Transmit Data—This signal transmits data from SCI transmit data register.  This signal is driven by a weak keeper after reset.                                                                                                                                                       |
| PE1            | Input or<br>Output |                          | Port E 1—The default configuration following reset is GPIO input PE1. When this port is configured as PE1, signal direction is controlled through the SCI PRR. The signal can be configured as an SCI signal TXD through the SCI PCR.                                                       |

Table 2-14 Serial Communication Interface (SCI) (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                     |
|----------------|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCLK           | Input/<br>Output   | Input                    | Serial Clock—This is the bidirectional Schmitt-trigger input signal providing the input or output clock used by the transmitter and/or the receiver.  This signal is driven by a weak keeper after reset.                              |
| PE2            | Input or<br>Output |                          | Port E 2—The default configuration following reset is GPIO input PE2. When this port is configured as PE2, signal direction is controlled through the SCI PRR. The signal can be configured as an SCI signal SCLK through the SCI PCR. |

#### **2.11 TIMERS**

Three identical and independent timers are implemented in the DSP56309. Each timer can use internal or external clocking; each timer can interrupt the DSP56309 after a specified number of events (clocks) or can signal an external device after counting a specific number of internal events. Triple timer signal descriptions are listed in **Table 2-15**.

Go to: www.freescale.com

## **Timers**

 Table 2-15
 Triple Timer Signals

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                    |
|----------------|--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIO0           | Input or<br>Output | Input                    | Timer 0 Schmitt-Trigger Input/Output— When timer 0 functions as an external event counter or in measurement mode, TIO0 is used as input. When timer 0 functions in watchdog, timer, or pulse modulation mode, TIO0 is used as output. |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                                   |
|                |                    |                          | The default mode after reset is GPIO input. This can be changed to output or configured as a timer input/output through the timer 0 control/status register (TCSR0).                                                                  |
| TIO1           | Input or<br>Output | Input                    | Timer 1 Schmitt-Trigger Input/Output— When Timer 1 functions as an external event counter or in measurement mode, TIO1 is used as input. When timer 1 functions in watchdog, timer, or pulse modulation mode, TIO1 is used as output. |
|                |                    |                          | This signal is driven by a weak keeper after reset.                                                                                                                                                                                   |
|                |                    |                          | The default mode after reset is GPIO input. This can be changed to output or configured as a timer input/output through the timer 1 control/status register (TCSR1).                                                                  |

 Table 2-15
 Triple Timer Signals (Continued)

| Signal<br>Name | Туре               | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------|--------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIO2           | Input or<br>Output | Input                    | Timer 2 Schmitt-Trigger Input/Output— When Timer 2 functions as an external event counter or in measurement mode, TIO2 is used as input. When timer 2 functions in watchdog, timer, or pulse modulation mode, TIO2 is used as output.  This signal is driven by a weak keeper after reset.  The default mode after reset is GPIO input. This can be changed to output or configured as a timer input/output through the timer 2 control/status register (TCSR2). |

#### 2.12 OnCE/JTAG INTERFACE

OnCE/JTAG interface signal descriptions are listed in **Table 2-16**.

Table 2-16 OnCE/JTAG Interface

| Signal<br>Name | Type  | State<br>During<br>Reset | Signal Description                                                                                                                                                                 |
|----------------|-------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCK            | Input | Input                    | <b>Test Clock</b> —TCK is a test clock input signal used to synchronize the JTAG test logic. Its pin has a pull-up resistor.                                                       |
| TDI            | Input | Input                    | <b>Test Data Input</b> —TDI is a test data serial input signal used for test instructions and data. TDI is sampled on the rising edge of TCK and has an internal pull-up resistor. |

OnCE/JTAG Interface

# Table 2-16 OnCE/JTAG Interface (Continued)

| Signal<br>Name | Туре   | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                               |
|----------------|--------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDO            | Output | Tri-stated               | Test Data Output—TDO is a test data serial output signal used for test instructions and data. TDO is tri-statable and is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCK. |
| TMS            | Input  | Input                    | Test Mode Select—TMS is an input signal used to sequence the test controller's state machine. TMS is sampled on the rising edge of TCK and has an internal pull-up resistor.                                                     |
| TRST           | Input  | Input                    | Test Reset—TRST is an active-low Schmitt-trigger input signal used to asynchronously initialize the test controller. TRST has an internal pull-up resistor. TRST must be asserted after power up.                                |

Table 2-16 OnCE/JTAG Interface (Continued)

| Signal<br>Name | Туре             | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------|------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DE             | Input/<br>Output | Input                    | Debug Event—DE is an open-drain, bidirectional, active-low signal providing, as an input, a means of entering debug mode of operation from an external command controller, and as an output, a means of acknowledging that the chip has entered debug mode. This signal, when asserted as an input, causes the DSP56300 core to finish the current instruction being executed, save the instruction pipeline information, enter debug mode, and wait for commands to be entered from the debug serial input line. This signal is asserted as an output for three clock cycles when the chip enters debug mode as a result of a debug request or as a result of meeting a breakpoint condition. The DE has an internal pull-up resistor.  This is not a standard part of the JTAG TAP controller. The signal connects directly to the OnCE module to initiate debug mode directly or to provide a direct external indication that the chip has entered debug mode. All other interfacing with the OnCE module must occur through the JTAG port. |

OnCE/JTAG Interface

# SECTION 3 MEMORY CONFIGURATION



# Freescale Semiconductor, Inc.

## **Memory Configuration**

reescale Semiconductor, Inc.

| 3.1 | MEMORY SPACES           | 3-3  |
|-----|-------------------------|------|
| 3.2 | RAM CONFIGURATION       | 3-5  |
| 3.3 | MEMORY CONFIGURATIONS   | 3-7  |
| 3.4 | MEMORY MAPS             | 3-9  |
| 3.5 | INTERNAL I/O MEMORY MAP | 3-18 |

mory configuration

**Memory Spaces** 

#### 3.1 MEMORY SPACES

The DSP56309 provides three independent memory spaces:

- Program
- X data
- Y data

Each memory space uses 24-bit addressing by default. The program and data word length is 24 bits. Moreover, this device supports remapping address attribute registers "on the fly," thus allowing access to 16 M of memory.

The DSP56309 provides a sixteen-bit compatibility mode that effectively uses 16-bit addressing for each memory space, allowing access to 64K each of memory. This mode puts zeroes in the most significant byte of the usual (24-bit) program and data word; it ignores the zeroed byte, thus effectively using 16-bit program and data words. The sixteen-bit compatibility mode allows the DSP56309 to use 56000 object code without change, thus minimizing system cost for applications that use the smaller address space. See the DSP56300 Family Manual for further information.

# 3.1.1 Program Memory Space

Program memory space consists of the following:

- Internal program memory (Program RAM, 20K by default)
- Bootstrap Program ROM (192 x 24-bit)
- (Optionally) off-chip memory expansion (as much as 16 M in 24-bit mode and 64K in 16-bit mode)
- (Optionally) instruction cache (1K) formed from Program RAM

Program memory space at locations \$FF00C0 to \$FFFFFF is reserved and should not be accessed.

# 3.1.2 Data Memory Spaces

Data memory space is divided into X data memory and Y data memory to match the natural partitioning of DSP algorithms. The data memory partitioning allows the

#### **Memory Spaces**

DSP56309 to feed two operands to the Data ALU simultaneously, enabling it to perform a multiply-accumulate operation in one clock cycle.

X and Y data memory are identical in structure and functionality except for the upper 128 words of each space. The upper 128 words of X data memory are reserved for internal I/O. We recommend that the programmer reserve the upper 128 words of Y data memory for external I/O. (For further information, see Section 3.1.2.1 X Data Memory Space and Section 3.1.2.2 Y Data Memory Space.)

X and Y data memory space each consist of the following:

- Internal data memory (X data RAM and Y data RAM, the default size of each is 7K, but they can be switched to 5K each)
- (Optionally) Off-chip memory expansion (up to 16 M in the 24-bit address mode and 64K in the 16-bit address mode)

#### 3.1.2.1 X Data Memory Space

The X memory space at locations \$FF0000 to \$FFEFFF is reserved and should not be accessed by the programmer.

#### 3.1.2.2 Y Data Memory Space

The Y memory space at locations \$FF0000 to \$FFEFFF is reserved and should not be accessed by the programmer.

# 3.1.3 Memory Space Configuration

Memory space addressing is 24-bit by default. The DSP56309 switches to sixteen-bit address compatibility mode by setting the sixteen-bit compatibility (SC) bit in the Status Register (SR).

**Table 3-1** Memory Space Configuration Bit Settings for the DSP56309

| Bit<br>Abbreviation | Bit Name                     | Bit Location | Cleared = 0<br>Effect (Default)               | Set = 1 Effect                                |
|---------------------|------------------------------|--------------|-----------------------------------------------|-----------------------------------------------|
| SC                  | Sixteen-bit<br>Compatibility | SR 13        | 16M word<br>address space<br>(24-bit address) | 64K word<br>address space<br>(16-bit address) |

Memory maps for the different configurations are shown in **Figure 3-1** through **Figure 3-8**.

#### 3.2 RAM CONFIGURATION

The DSP56309 contains 34K of RAM, divided by default into the following:

- Program RAM (20K)
- X data RAM (7K)
- Y data RAM (7K)

RAM configuration depends on two bits: the Cache Enable (CE) of the SR and the Memory Select (MS) of the Operating Mode Register (OMR).

**Table 3-2** RAM Configuration Bit Settings for the DSP56309

| Bit<br>Abbreviation | Bit Name         | Bit<br>Location | Cleared = 0 Effect<br>(Default)                   | Set = 1 Effect                                    |
|---------------------|------------------|-----------------|---------------------------------------------------|---------------------------------------------------|
| CE                  | Cache<br>Enable  | SR 19           | Cache Disabled                                    | Cache Enabled<br>1K                               |
| MS                  | Memory<br>Switch | OMR 7           | Program RAM 20K<br>X data RAM 7K<br>Y data RAM 7K | Program RAM 24K<br>X data RAM 5K<br>Y data RAM 5K |

#### **RAM Configuration**

Memory maps for the different configurations are shown in **Figure 3-1** through **Figure 3-8**.

Note:

The MS bit cannot be changed when CE is set. The instruction cache occupies the top 1K of what would otherwise be Program RAM; if you switch memory into or out of Program RAM when the cache is enabled, the switch causes conflicts. To change the MS bit when CE is set, do the following:

- 1. Clear CE.
- 2. Change MS.
- 3. Set CE.

# 3.2.1 On-Chip Program Memory (Program RAM)

The on-chip Program RAM consists of 24-bit wide, high-speed, internal Static RAM occupying the lowest 20K (default), 23K, 24K, or 19K locations in the program memory space (depending on the settings of the MS and CE bits). The Program RAM default organization is 80 banks of 256 24-bit words (20K). The upper eight banks of both X data RAM and Y data RAM can be configured as Program RAM by setting the MS bit. When the CE is set, the upper 1K of Program RAM is used as an internal Instruction Cache.

#### **CAUTION**

While the contents of Program RAM are unaffected by toggling the MS bit, the location of program data placed in the Program RAM/Instruction Cache area changes after the MS bit is toggled, since the cache always occupies the top-most 1K Program RAM addresses. To preserve program data integrity, do not set or clear the MS bit when the CE bit is set. See Section 3.2 on page 3-5 for the correct procedure.

# 3.2.2 On-Chip X Data Memory (X Data RAM)

The on-chip X data RAM consists of 24-bit wide, high-speed, internal Static RAM occupying the lowest 7K (default) or 5K locations in the X memory space. The size of the X data RAM depends on the setting of the MS bit (default: MS is cleared). The X data RAM default organization is 28 banks of 256 (7K) 24-bit words. Eight banks of RAM can be switched from the X data RAM to the Program RAM by setting the MS bit (leaving 5K of X data RAM).

3-6

# 3.2.3 On-Chip Y Data Memory (Y Data RAM)

The on-chip Y data RAM consists of 24-bit wide, high-speed, internal Static RAM occupying the lowest 7K (default) or 5K locations in the Y memory space. The size of the Y data RAM is dependent on the setting of the MS bit (default: MS is cleared). The Y data RAM default organization is 28 banks of 256 (7K) 24-bit words. Eight banks of RAM can be switched from the Y data RAM to the Program RAM by setting the MS bit (leaving 5K of Y data RAM).

## 3.2.4 Bootstrap ROM

The bootstrap code is accessed at addresses \$FF0000 to \$FFF0BF (192 words) in program memory space. The bootstrap ROM cannot be accessed in 16-bit address compatibility mode. See **Appendix A—Bootstrap Programs** for a complete listing of the bootstrap code.

#### 3.3 MEMORY CONFIGURATIONS

Memory configuration determines the size and address range for addressable memory, as well as the amount of memory allocated to Program RAM, data RAM, and the instruction cache.

# 3.3.1 Memory Space Configurations

The memory space configurations are listed in **Table 3-3**.

**Table 3-3** Memory Space Configurations for the DSP56309

| SC Bit<br>Setting | Addressable<br>Memory Size | Address Range         | Number of<br>Address Bits |
|-------------------|----------------------------|-----------------------|---------------------------|
| 0                 | 16M words                  | \$000000-<br>\$FFFFFF | 24                        |
| 1                 | 64K words                  | \$0000-\$FFFF         | 16                        |

**Memory Configurations** 

# 3.3.2 RAM Configurations

The RAM configurations for the DSP56309 appear in **Table 3-4**.

**Table 3-4** RAM Configurations for the DSP56309

| Bit Se | ettings | Memory Sizes (in K) |               |               |       |  |
|--------|---------|---------------------|---------------|---------------|-------|--|
| MS     | CE      | Program<br>RAM      | X data<br>RAM | Y data<br>RAM | Cache |  |
| 0      | 0       | 20                  | 7             | 7             | 0     |  |
| 0      | 1       | 19                  | 7             | 7             | 1     |  |
| 1      | 0       | 24                  | 5             | 5             | 0     |  |
| 1      | 1       | 23                  | 5             | 5             | 1     |  |

The actual memory locations for Program RAM and the instruction cache in the Program memory space are determined by the MS and CE bits. Their addresses appear in **Table 3-5**.

 Table 3-5
 Memory Locations for Program RAM and Instruction Cache

| MS | СЕ | Program RAM<br>Location | Cache Location |
|----|----|-------------------------|----------------|
| 0  | 0  | \$0000-\$4FFF           | N/A            |
| 0  | 1  | \$0000-\$4BFF           | \$4C00-\$4FFF  |
| 1  | 0  | \$0000–\$5FFF           | N/A            |
| 1  | 1  | \$0000–\$5BFF           | \$5C00-\$5FFF  |

The actual memory locations for both X and Y data RAM in their own memory space are determined by the MS bit. Their addresses appear in **Table 3-6**.

Table 3-6 Memory Locations for Data RAM

| MS | Data RAM<br>Location |
|----|----------------------|
| 0  | \$0000-\$1BFF        |
| 1  | \$0000–\$13FF        |

#### 3.4 MEMORY MAPS

**Figure 3-1** through **Figure 3-8** illustrate each of the memory space and RAM configurations defined by the settings of the SC, MS, and CE bits. The figures show the configuration, and the accompanying tables show the bit settings, memory sizes, and memory locations.



| Bit | t Settii | ngs |                      | Memory Configuration |                     |       |                            |  |
|-----|----------|-----|----------------------|----------------------|---------------------|-------|----------------------------|--|
| SC  | MS       | CE  | Program<br>RAM       | X Data RAM           | Y Data RAM          | Cache | Addressable<br>Memory Size |  |
| 0   | 0        | 0   | 20K<br>\$0000–\$4FFF | 7K<br>\$0000–\$1BFF  | 7K<br>\$0000–\$1BFF | None  | 16M                        |  |

**Figure 3-1** Default Settings (0, 0, 0)



| Bit Settings |    |    |                                      | Memory Configuration    |                         |                         |                            |  |
|--------------|----|----|--------------------------------------|-------------------------|-------------------------|-------------------------|----------------------------|--|
| SC           | MS | CE | Program X Data Y Data<br>RAM RAM RAM |                         |                         | Cache                   | Addressable<br>Memory Size |  |
| 0            | 0  | 1  | 19K<br>\$0000-<br>\$4BFF             | 7K<br>\$0000–<br>\$1BFF | 7K<br>\$0000–<br>\$1BFF | 1K<br>\$4C00-<br>\$4FFF | 16 M                       |  |

**Figure 3-2** Instruction Cache Enabled (0, 0, 1)



| Bit Settings |    |    |                          | <b>Memory Configuration</b> |                         |      |                            |  |
|--------------|----|----|--------------------------|-----------------------------|-------------------------|------|----------------------------|--|
| SC           | MS | CE | Program<br>RAM           |                             |                         |      | Addressable<br>Memory Size |  |
| 0            | 1  | 0  | 24K<br>\$0000–<br>\$5FFF | 5K<br>\$0000–<br>\$13FF     | 5K<br>\$0000–<br>\$13FF | None | 16 M                       |  |

Figure 3-3 Switched Program RAM (0, 1, 0)



| Bit Settings |    |    |                          | Memory Configuration    |                         |                         |                            |  |
|--------------|----|----|--------------------------|-------------------------|-------------------------|-------------------------|----------------------------|--|
| SC           | MS | CE | Program<br>RAM           | X Data<br>RAM           | Y Data<br>RAM           | Cache                   | Addressable<br>Memory Size |  |
| 0            | 1  | 1  | 23K<br>\$0000-<br>\$5BFF | 5K<br>\$0000–<br>\$13FF | 5K<br>\$0000–<br>\$13FF | 1K<br>\$5C00-<br>\$5FFF | 16 M                       |  |

Figure 3-4 Switched Program RAM and Instruction Cache Enabled (0, 1, 1)



| Bit Settings |    |    |                          | Memory Configuration    |                         |      |                            |  |  |
|--------------|----|----|--------------------------|-------------------------|-------------------------|------|----------------------------|--|--|
| SC           | MS | CE | Program<br>RAM           |                         |                         |      | Addressable<br>Memory Size |  |  |
| 1            | 0  | 0  | 20K<br>\$0000–<br>\$4FFF | 7K<br>\$0000–<br>\$1BFF | 7K<br>\$0000–<br>\$1BFF | None | 64K                        |  |  |

**Figure 3-5** 16-bit Space with Default RAM (1, 0, 0)



| Bit Settings |    |    |                          | Memory Configuration     |                         |                         |                            |  |  |
|--------------|----|----|--------------------------|--------------------------|-------------------------|-------------------------|----------------------------|--|--|
| SC           | MS | CE | Program<br>RAM           | X Data Y Data<br>RAM RAM |                         | Cache                   | Addressable<br>Memory Size |  |  |
| 1            | 0  | 1  | 19K<br>\$0000–<br>\$4BFF | 7K<br>\$0000–<br>\$1BFF  | 7K<br>\$0000–<br>\$1BFF | 1K<br>\$4C00-<br>\$4FFF | 64K                        |  |  |

**Figure 3-6** 16-bit Space with Instruction Cache Enabled (1, 0, 1)



| Bit Settings |    |    |                          | Memory Configuration     |                         |       |                            |  |  |
|--------------|----|----|--------------------------|--------------------------|-------------------------|-------|----------------------------|--|--|
| SC           | MS | CE | Program<br>RAM           | X Data Y Data<br>RAM RAM |                         | Cache | Addressable<br>Memory Size |  |  |
| 1            | 1  | 0  | 24K<br>\$0000–<br>\$5FFF | 5K<br>\$0000–<br>\$13FF  | 5K<br>\$0000–<br>\$13FF | None  | 64K                        |  |  |

AA0560

**MOTOROLA** 

**Figure 3-7** 16-bit Space with Switched Program RAM (1, 1, 0)



| Bit Settings |    |    |                          | Memory Configuration    |                         |                         |                            |  |  |
|--------------|----|----|--------------------------|-------------------------|-------------------------|-------------------------|----------------------------|--|--|
| SC           | MS | CE | Program<br>RAM           | X Data<br>RAM           | Y Data<br>RAM           | Cache                   | Addressable<br>Memory Size |  |  |
| 1            | 1  | 1  | 23K<br>\$0000-<br>\$5FFF | 5K<br>\$0000–<br>\$13FF | 5K<br>\$0000–<br>\$13FF | 1K<br>\$5C00–<br>\$5FFF | 64K                        |  |  |

**Figure 3-8** 16-bit Space, Switched Program RAM, Instruction Cache Enabled (1, 1, 1)

**Internal I/O Memory Map** 

## 3.5 INTERNAL I/O MEMORY MAP

The DSP56309 internal X-I/O space (the top 128 locations of the X data memory space) is listed in **Table D-2** on page D-11 of **Appendix D—Interrupt Sources**.

# SECTION 4 CORE CONFIGURATION



| 4.1  | INTRODUCTION                          | 4-3  |
|------|---------------------------------------|------|
| 4.2  | OPERATING MODES                       | 4-3  |
| 4.3  | BOOTSTRAP PROGRAM                     | 4-4  |
| 4.4  | INTERRUPT SOURCES AND PRIORITIES      | 4-9  |
| 4.5  | DMA REQUEST SOURCES                   | 4-16 |
| 4.6  | OPERATING MODE REGISTER (OMR)         | 4-17 |
| 4.7  | PLL CONTROL REGISTER                  | 4-18 |
| 4.8  | DEVICE IDENTIFICATION REGISTER (IDR). | 4-18 |
| 4.9  | AA CONTROL REGISTERS (AAR0-AAR3)      | 4-19 |
| 4 10 | JTAG BOUNDARY SCAN REGISTER (BSR)     | 4-20 |

Introduction

#### 4.1 INTRODUCTION

This chapter presents details on core configuration specific to the DSP56309. These configuration details include the following:

- Operating modes
- Bootstrap program
- Interrupt sources and priorities
- DMA request sources
- Operating Mode Register
- PLL control register
- AA control registers
- JTAG Boundary Scan Register

For information on specific registers or modules in the DSP56300 core, refer to the DSP56300 Family Manual (DSP56300FM/AD).

#### 4.2 OPERATING MODES

The DSP56309 begins operation by leaving Reset state and going into one of eight operating modes. As the DSP56309 exits the Reset state, it loads the values of MODA, MODB, MODC, and MODD into bits MA, MB, MC, and MD of the Operating Mode Register (OMR). These bit settings select the operating mode, which determines the bootstrap program option the microprocessor uses to start up.

The MA–MD bits of the OMR can also be set directly by software. A jump directly to the bootstrap program entry point (\$FF0000) after the OMR bits are set causes the DSP56309 to execute the specified bootstrap program option (except modes 0 and 8).

**Table 4-1** shows the DSP56309 bootstrap operation modes, the corresponding settings of the external operational mode signal lines (the mode bits MA–MD in the OMR), and the reset vector address to which the DSP56309 jumps once it leaves the Reset state.

**Bootstrap Program** 

#### 4.3 BOOTSTRAP PROGRAM

Bootstrap operating mode descriptions for the DSP56309 are listed in **Table 4-1**.

Table 4-1 DSP56309 Operating Modes

| Mode | MODD | MODC | MODB | MODA | Reset Vector | Description                                                                            |
|------|------|------|------|------|--------------|----------------------------------------------------------------------------------------|
| 0    | 0    | 0    | 0    | 0    | \$C00000     | Expanded mode: address<br>\$C00000 is reflected as \$00000<br>on Port A signals A0-A17 |
| 1    | 0    | 0    | 0    | 1    | \$FF0000     | Reserved                                                                               |
| 2    | 0    | 0    | 1    | 0    | \$FF0000     | Reserved                                                                               |
| 3    | 0    | 0    | 1    | 1    | \$FF0000     | Reserved                                                                               |
| 4    | 0    | 1    | 0    | 0    | \$FF0000     | Reserved                                                                               |
| 5    | 0    | 1    | 0    | 1    | \$FF0000     | Reserved                                                                               |
| 6    | 0    | 1    | 1    | 0    | \$FF0000     | Reserved                                                                               |
| 7    | 0    | 1    | 1    | 1    | \$FF0000     | Reserved                                                                               |
| 8    | 1    | 0    | 0    | 0    | \$008000     | Expanded mode                                                                          |
| 9    | 1    | 0    | 0    | 1    | \$FF0000     | Boot from byte-wide memory at \$D00000                                                 |
| A    | 1    | 0    | 1    | 0    | \$FF0000     | Boot through SCI                                                                       |
| В    | 1    | 0    | 1    | 1    | \$FF0000     | Reserved                                                                               |
| С    | 1    | 1    | 0    | 0    | \$FF0000     | HI08 boot in ISA mode                                                                  |
| D    | 1    | 1    | 0    | 1    | \$FF0000     | HI08 boot in HC11<br>non-multiplexed mode                                              |
| Е    | 1    | 1    | 1    | 0    | \$FF0000     | HI08 boot in 8051<br>multiplexed bus mode                                              |
| F    | 1    | 1    | 1    | 1    | \$FF0000     | HI08 boot in MC68302 mode                                                              |

The bootstrap program is factory-programmed in an internal, 192-word by 24-bit bootstrap ROM located in program memory space at locations \$FF0000–\$FF00BF. The bootstrap program can load any Program RAM segment from an external byte-wide EPROM, the SCI, or the host port. The bootstrap program code is listed in **Appendix A—Bootstrap Programs**.

**Bootstrap Program** 

On exiting the reset state, the DSP56309 does the following:

- 1. Samples the MODA, MODB, MODC, and MODD signal lines.
- 2. Loads their values into bits MA, MB, MC, and MD in the OMR.

The contents of the MA, MB, MC, and MD bits determine which bootstrap mode the DSP56309 enters:

- 1. If MA, MB, MC, and MD are all cleared (Bootstrap mode 0), the program bypasses the bootstrap ROM, and the DSP56309 starts loading instructions from external program memory location \$C00000.
- 2. If MA, MB, and MC are cleared and MD is set (Bootstrap mode 8), the program bypasses the bootstrap ROM, and the DSP56309 starts loading in instruction values from external program memory location \$008000.
- 3. Otherwise (Bootstrap modes 1–7), the DSP56309 jumps to the bootstrap program entry point at \$FF0000.

If the bootstrap program is loading via the host interface (HI08), setting the HF0 bit in the host status register (HSR) causes the DSP56309 to stop loading and begin executing the loaded program at the specified start address.

See **Table 4-1** for a tabular description of the mode bit settings for the operating modes.

The bootstrap program options (except modes 0 and 8) can be invoked at any time by setting the MA, MB, MC, and MD bits in the OMR and jumping to the bootstrap program entry point, \$FF0000. Software can directly set the mode selection bits in the OMR.

Bootstrap modes 0 and 8 are the normal functioning modes for the DSP56309. Bootstrap modes 1–7 are the bootstrap modes proper.

Bootstrap modes 9, A, C, D, E, F select different, specific devices for loading the bootstrap source. In those bootstrap modes, the bootstrap program expects the following data sequence when downloading the user program through an external port:

- 1. Three bytes defining the number of (24-bit) program words to be loaded
- 2. Three bytes defining the (24-bit) start address to which the user program loads in the DSP56309 program memory
- 3. The user program (three bytes for each 24-bit program word)

#### **Bootstrap Program**

The three bytes for each data sequence must be loaded with the least significant byte first. Once the bootstrap program completes loading the specified number of words, it jumps to the specified starting address and executes the loaded program.

### 4.3.1 Mode 0: Expanded Mode

| Mode | MODD | MODC | MODB | MODA | Reset<br>Vector | Description   |
|------|------|------|------|------|-----------------|---------------|
| 0    | 0    | 0    | 0    | 0    | \$C00000        | Expanded mode |

The bootstrap ROM is bypassed and the DSP56309 starts fetching instructions beginning at address \$C00000. Memory accesses are performed using SRAM memory access type with 31 wait states and no address attributes selected (by default).

#### 4.3.2 Modes 1 to 7: Reserved

These modes are reserved for future use.

# 4.3.3 Mode 8: Expanded Mode

| Mode | MODD | MODC | MODB | MODA | Reset<br>Vector | Description   |
|------|------|------|------|------|-----------------|---------------|
| 8    | 1    | 0    | 0    | 0    | \$008000        | Expanded mode |

The bootstrap ROM is bypassed and the DSP56309 starts fetching instructions beginning at address \$008000. Memory accesses are performed using SRAM memory access type with 31 wait states and no address attributes selected.

**Bootstrap Program** 

# 4.3.4 Mode 9: Boot from Byte-Wide External Memory

| Mode | MODD | MODC | MODB | MODA | Reset<br>Vector | Description                              |
|------|------|------|------|------|-----------------|------------------------------------------|
| 9    | 1    | 0    | 0    | 1    | \$FF0000        | Boot from byte-wide memory (at \$D00000) |

The bootstrap program loads instructions through Port A from external byte-wide memory, starting at P:\$D00000. The SRAM memory access type is selected by the values in address attribute register 1 (AAR1). Thirty-one wait states are inserted between each memory access. Address \$D00000 is reflected as address \$00000 on Port A signals HA0-HA17.

#### 4.3.5 Mode A: Boot from SCI

| Mode | MODD | MODC | MODB | MODA | Reset<br>Vector | Description      |
|------|------|------|------|------|-----------------|------------------|
| A    | 1    | 0    | 1    | 0    | \$FF0000        | Boot through SCI |

Instructions are loaded through the SCI. The bootstrap program sets the SCI to operate in 10-bit asynchronous mode, with one start bit, eight data bits, one stop bit and no parity. Data is received in this order; start bit, eight data bits (LSB first), and one stop bit. Data is aligned in the SCI receive data register with the LSB of the least significant byte of the received data appearing at bit 0. The user must provide an external clock source with a frequency at least 16 times the transmission data rate. Each byte received by the SCI is echoed back through the SCI transmitter to the external transmitter.

#### 4.3.6 Mode B: Reserved

| Mode | MODD | MODC | MODB | MODA | Reset<br>Vector | Description |
|------|------|------|------|------|-----------------|-------------|
| В    | 1    | 0    | 1    | 1    | \$FF0000        | Reserved    |

This mode is reserved for future use.

#### **Bootstrap Program**

# 4.3.7 Modes C, D, E, F: Boot from HI08

Modes C, D, E, and F enable the programmer to boot through the host interface (HI08) in various ways.

#### 4.3.7.1 Mode C: In ISA/DSP5630X Mode (8-Bit Bus)

| Mode | MODD | MODC | MODB | MODA | Reset<br>Vector | Description                    |
|------|------|------|------|------|-----------------|--------------------------------|
| С    | 1    | 1    | 0    | 0    | \$FF0000        | HI08 Bootstrap in ISA/DSP5630X |

In mode C: boot from HI08 in ISA/DSP5630x with an 8-bit wide bus, the HI08 is configured to interface with an ISA bus or with the memory expansion port of a master DSP5630*n* processor.

If the host processor sets host flag 0 (HF0) in the HI08 interface control register (HCR) while writing the initialization program, the bootstrap program stops loading instructions, jumps to the starting address specified, and executes the loaded program.

#### 4.3.7.2 Mode D: In HC11 Non-multiplexed Mode

| Mode | MODD | MODC | MODB | MODA | Reset<br>Vector | Description                               |
|------|------|------|------|------|-----------------|-------------------------------------------|
| D    | 1    | 1    | 0    | 1    | \$FF0000        | HI08 Bootstrap in HC11<br>non-multiplexed |

In mode D: boot from HI08 in HC11 non-multiplexed mode, the bootstrap program sets the host interface to interface with the Motorola HC11 microcontroller.

If the host processor sets host flag 0 (HF0) in the HCR while writing the initialization program, the bootstrap program stops loading instructions, jumps to the starting address specified, and executes the loaded program.

#### 4.3.7.3 Mode E: In 8051 Multiplexed Bus Mode

| Mode | MODD | MODC | MODB | MODA | Reset<br>Vector | Description                               |
|------|------|------|------|------|-----------------|-------------------------------------------|
| Е    | 1    | 1    | 1    | 0    | \$FF0000        | HI08 Bootstrap in 8051<br>multiplexed bus |

In mode E: boot from HI08 in 8051 multiplexed bus mode, the bootstrap program sets the host interface to interface with the Intel<sup>®</sup> 8051 bus.

If the host processor sets host flag 0 (HF0) in the HCR while writing the initialization program, the bootstrap program stops loading instructions, jumps to the starting address specified, and executes the loaded program.

#### 4.3.7.4 Mode F: In 68302/68360 Bus Mode

| Mode | MODD | MODC | MODB | MODA | Reset<br>Vector | Description                 |
|------|------|------|------|------|-----------------|-----------------------------|
| F    | 1    | 1    | 1    | 1    | \$FF0000        | HI08 Bootstrap in 68302 bus |

In mode F: boot from HI08 in 68302/68360 Bus mode, the bootstrap program sets the host interface to interface with the Motorola 68302 or 68360 bus.

If the host processor sets host flag 0 (HF0) in the HCR while writing the initialization program, the bootstrap program stops loading instructions, jumps to the starting address specified, and executes the loaded program.

#### 4.4 INTERRUPT SOURCES AND PRIORITIES

DSP56309 interrupt handling, like that of all DSP56300 family members, has been optimized for DSP applications. Refer to Section 7 of the DSP56300 Family Manual. The interrupt table is located in the 256 locations of program memory to which the vector base address (VBA) register in the program control unit (PCU) points.

# 4.4.1 Interrupt Sources

Each interrupt is allocated two instructions in the table, so there are 128 table entries for interrupt handling. **Table 4-2** shows the table entry address for each interrupt source.

The DSP56309 initialization program loads the table entry for each interrupt serviced with two interrupt servicing instructions.

In the DSP56309, only 46 of the 128 vector addresses are used for specific interrupt sources. The remaining 82 are reserved. If you know that certain interrupts will not be used, those interrupt vector locations can be used for program or data storage.

 Table 4-2
 Interrupt Sources

| Interrupt<br>Starting<br>Address | Interrupt<br>Priority<br>Level<br>Range | Interrupt Source             |  |  |
|----------------------------------|-----------------------------------------|------------------------------|--|--|
| VBA:\$00                         | 3                                       | Hardware RESET               |  |  |
| VBA:\$02                         | 3                                       | Stack Error                  |  |  |
| VBA:\$04                         | 3                                       | Illegal Instruction          |  |  |
| VBA:\$06                         | 3                                       | Debug Request Interrupt      |  |  |
| VBA:\$08                         | 3                                       | Trap                         |  |  |
| VBA:\$0A                         | 3                                       | Non-Maskable Interrupt (NMI) |  |  |
| VBA:\$0C                         | 3                                       | Reserved                     |  |  |
| VBA:\$0E                         | 3                                       | Reserved                     |  |  |
| VBA:\$10                         | 0–2                                     | ĪRQA                         |  |  |
| VBA:\$12                         | 0–2                                     | ĪRQB                         |  |  |
| VBA:\$14                         | 0–2                                     | ĪRQC                         |  |  |
| VBA:\$16                         | 0–2                                     | ĪRQD                         |  |  |
| VBA:\$18                         | 0–2                                     | DMA Channel 0                |  |  |
| VBA:\$1A                         | 0–2                                     | DMA Channel 1                |  |  |
| VBA:\$1C                         | 0–2                                     | DMA Channel 2                |  |  |
| VBA:\$1E                         | 0–2                                     | DMA Channel 3                |  |  |
| VBA:\$20                         | 0–2                                     | DMA Channel 4                |  |  |
| VBA:\$22                         | 0–2                                     | DMA Channel 5                |  |  |
| VBA:\$24                         | 0–2                                     | TIMER 0 Compare              |  |  |
| VBA:\$26                         | 0–2                                     | TIMER 0 Overflow             |  |  |
| VBA:\$28                         | 0–2                                     | TIMER 1 Compare              |  |  |
| VBA:\$2A                         | 0–2                                     | TIMER 1 Overflow             |  |  |
| VBA:\$2C                         | 0–2                                     | TIMER 2 Compare              |  |  |
| VBA:\$2E                         | 0–2                                     | TIMER 2 Overflow             |  |  |

Table 4-2 Interrupt Sources (Continued)

| Interrupt<br>Starting<br>Address | Interrupt<br>Priority<br>Level<br>Range | Interrupt Source                          |  |
|----------------------------------|-----------------------------------------|-------------------------------------------|--|
| VBA:\$30                         | 0–2                                     | ESSI0 Receive Data                        |  |
| VBA:\$32                         | 0–2                                     | ESSI0 Receive Data With Exception Status  |  |
| VBA:\$34                         | 0–2                                     | ESSI0 Receive Last Slot                   |  |
| VBA:\$36                         | 0–2                                     | ESSI0 Transmit Data                       |  |
| VBA:\$38                         | 0–2                                     | ESSI0 Transmit Data With Exception Status |  |
| VBA:\$3A                         | 0–2                                     | ESSI0 Transmit Last Slot                  |  |
| VBA:\$3C                         | 0–2                                     | Reserved                                  |  |
| VBA:\$3E                         | 0–2                                     | Reserved                                  |  |
| VBA:\$40                         | 0–2                                     | ESSI1 Receive Data                        |  |
| VBA:\$42                         | 0–2                                     | ESSI1 Receive Data With Exception Status  |  |
| VBA:\$44                         | 0–2                                     | ESSI1 Receive Last Slot                   |  |
| VBA:\$46                         | 0–2                                     | ESSI1 Transmit Data                       |  |
| VBA:\$48                         | 0–2                                     | ESSI1 Transmit Data With Exception Status |  |
| VBA:\$4A                         | 0–2                                     | ESSI1 Transmit Last Slot                  |  |
| VBA:\$4C                         | 0–2                                     | Reserved                                  |  |
| VBA:\$4E                         | 0–2                                     | Reserved                                  |  |
| VBA:\$50                         | 0–2                                     | SCI Receive Data                          |  |
| VBA:\$52                         | 0–2                                     | SCI Receive Data With Exception Status    |  |
| VBA:\$54                         | 0–2                                     | SCI Transmit Data                         |  |
| VBA:\$56                         | 0–2                                     | SCI Idle Line                             |  |
| VBA:\$58                         | 0–2                                     | SCI Timer                                 |  |
| VBA:\$5A                         | 0–2                                     | Reserved                                  |  |
| VBA:\$5C                         | 0–2                                     | Reserved                                  |  |
| VBA:\$5E                         | 0–2                                     | Reserved                                  |  |
| VBA:\$60                         | 0–2                                     | Host Receive Data Full                    |  |
| VBA:\$62                         | 0–2                                     | Host Transmit Data Empty                  |  |
| VBA:\$64                         | 0–2                                     | Host Command (Default)                    |  |
| VBA:\$66                         | 0–2                                     | Reserved                                  |  |
| :                                | :                                       | :                                         |  |
| VBA:\$FE                         | 0–2                                     | Reserved                                  |  |

# 4.4.2 Interrupt Priority Levels

The DSP56309 has a four-level interrupt priority structure. Each interrupt has two interrupt priority level bits (IPL[1:0]) that determine its interrupt priority level. Level 0 is the lowest priority; Level 3 is the highest-level priority and is non-maskable. **Table 4-3** defines the IPL bits.

Table 4-3 Interrupt Priority Level Bits

| IPL  | bits | Interrupts | Interrupts | Interrupt<br>Priority |  |
|------|------|------------|------------|-----------------------|--|
| xxL1 | xxL0 | Enabled    | Masked     | Level                 |  |
| 0    | 0    | No         | _          | 0                     |  |
| 0    | 1    | Yes        | 0          | 1                     |  |
| 1    | 0    | Yes        | 0, 1       | 2                     |  |
| 1    | 1    | Yes        | 0, 1, 2    | 3                     |  |

There are two interrupt priority registers in the DSP56309. The IPR–C is dedicated to DSP56300 core interrupt sources, and IPR–P is dedicated to DSP56309 peripheral interrupt sources. IPR–C is shown in **Figure 4-1** and IPR–P is shown in **Figure 4-2**.



Figure 4-1 Interrupt Priority Register C (IPR-C) (X:\$FFFFFF)



Figure 4-2 Interrupt Priority Register P (IPR-P) (X:\$FFFFFE)

# 4.4.3 Interrupt Source Priorities Within an IPL

If more than one interrupt request is pending when an instruction executes, the interrupt source with the highest IPL is serviced first. When several interrupt requests having the same IPL are pending, another fixed-priority structure within that IPL determines which interrupt source is serviced first. This fixed priority list of interrupt sources within an IPL is shown in **Table 4-4**.

Table 4-4 Interrupt Source Priorities within an IPL

| Priority | Interrupt Source          |  |  |  |  |  |
|----------|---------------------------|--|--|--|--|--|
|          | Level 3 (Nonmaskable)     |  |  |  |  |  |
| Highest  | Hardware RESET            |  |  |  |  |  |
| _        | Stack Error               |  |  |  |  |  |
| _        | Illegal Instruction       |  |  |  |  |  |
| _        | Debug Request Interrupt   |  |  |  |  |  |
| _        | Trap                      |  |  |  |  |  |
| Lowest   | Non-Maskable Interrupt    |  |  |  |  |  |
|          | Levels 0, 1, 2 (Maskable) |  |  |  |  |  |
| Highest  | IRQA (External Interrupt) |  |  |  |  |  |
| _        | IRQB (External Interrupt) |  |  |  |  |  |
| _        | IRQC (External Interrupt) |  |  |  |  |  |
| _        | IRQD (External Interrupt) |  |  |  |  |  |
| _        | DMA Channel 0 Interrupt   |  |  |  |  |  |
| _        | DMA Channel 1 Interrupt   |  |  |  |  |  |
| _        | DMA Channel 2 Interrupt   |  |  |  |  |  |
| _        | DMA Channel 3 Interrupt   |  |  |  |  |  |
| _        | DMA Channel 4 Interrupt   |  |  |  |  |  |
| _        | DMA Channel 5 Interrupt   |  |  |  |  |  |

 Table 4-4
 Interrupt Source Priorities within an IPL (Continued)

| D: ::    | T                                         |
|----------|-------------------------------------------|
| Priority | Interrupt Source                          |
| _        | Host Command Interrupt                    |
| _        | Host Transmit Data Empty                  |
| _        | Host Receive Data Full                    |
| _        | ESSI0 RX Data with Exception Interrupt    |
| _        | ESSI0 RX Data Interrupt                   |
| _        | ESSI0 Receive Last Slot Interrupt         |
| _        | ESSI0 TX Data With Exception Interrupt    |
| _        | ESSI0 Transmit Last Slot Interrupt        |
| _        | ESSI0 TX Data Interrupt                   |
| _        | ESSI1 RX Data With Exception Interrupt    |
| _        | ESSI1 RX Data Interrupt                   |
| _        | ESSI1 Receive Last Slot Interrupt         |
| _        | ESSI1 TX Data With Exception Interrupt    |
| _        | ESSI1 Transmit Last Slot Interrupt        |
| _        | ESSI1 TX Data Interrupt                   |
| _        | SCI Receive Data With Exception Interrupt |
| _        | SCI Receive Data                          |
| _        | SCI Transmit Data                         |
| _        | SCI Idle Line                             |
| _        | SCI Timer                                 |
| _        | TIMER0 Overflow Interrupt                 |
| _        | TIMER0 Compare Interrupt                  |
| _        | TIMER1 Overflow Interrupt                 |
| _        | TIMER1 Compare Interrupt                  |

#### **DMA Request Sources**

 Table 4-4
 Interrupt Source Priorities within an IPL (Continued)

| Priority | Interrupt Source          |
|----------|---------------------------|
| _        | TIMER2 Overflow Interrupt |
| Lowest   | TIMER2 Compare Interrupt  |

## 4.5 DMA REQUEST SOURCES

The DMA request source bits (DRS[4:0]) in the DMA control/status registers) encode the source of DMA requests used to trigger DMA transfers. The DMA request sources can be internal peripherals or external devices requesting service through the  $\overline{IRQA}$ ,  $\overline{IRQB}$ ,  $\overline{IRQC}$ , or  $\overline{IRQD}$  signals. **Table 4-5** describes the meanings of the DRS bits.

 Table 4-5
 DMA Request Sources

| DMA Request Source Bits<br>DRS4 DRS0 | Requesting Device                |
|--------------------------------------|----------------------------------|
| 00000                                | External (TRQA signal)           |
| 00001                                | External (TRQB signal)           |
| 00010                                | External (TRQC signal)           |
| 00011                                | External (TRQD signal)           |
| 00100                                | Transfer done from DMA channel 0 |
| 00101                                | Transfer done from DMA channel 1 |
| 00110                                | Transfer done from DMA channel 2 |
| 00111                                | Transfer done from DMA channel 3 |
| 01000                                | Transfer done from DMA channel 4 |
| 01001                                | Transfer done from DMA channel 5 |
| 01010                                | ESSI0 Receive Data (RDF0 = 1)    |
| 01011                                | ESSI0 Transmit Data (TDE0 = 1)   |
| 01100                                | ESSI1 Receive Data (RDF1 = 1)    |

**Operating Mode Register (OMR)** 

 Table 4-5
 DMA Request Sources (Continued)

| DMA Request Source Bits<br>DRS4 DRS0 | Requesting Device                   |
|--------------------------------------|-------------------------------------|
| 01101                                | ESSI1 Transmit Data (TDE1 = 1)      |
| 01110                                | SCI Receive Data (RDRF = 1)         |
| 01111                                | SCI Transmit Data (TDRE = 1)        |
| 10000                                | Timer0 (TCF0 = 1)                   |
| 10001                                | Timer1 (TCF1 = 1)                   |
| 10010                                | Timer2 (TCF2 = 1)                   |
| 10011                                | Host Receive Data Full (HRDF = 1)   |
| 10100                                | Host Transmit Data Empty (HTDE = 1) |
| 10101–11111                          | Reserved                            |

# 4.6 OPERATING MODE REGISTER (OMR)

The OMR is a 24-bit, read/write register divided into three byte-sized units. The first two bytes (COM and EOM) control the chip's operating mode. The third byte (SCS) controls and monitors the stack extension. The OMR control bits are shown in **Figure 4-3**. Refer to the DSP56300 Family Manual for a complete description of the OMR.



Figure 4-3 DSP56309 Operating Mode Register (OMR)

**PLL Control Register** 

#### 4.7 PLL CONTROL REGISTER

The PLL Control (PCTL) register is an X-I/O mapped, 24-bit, read/write register that directs the operation of the on-chip PLL. The PCTL control bits are shown in **Figure 4-4**. Refer to the DSP56300 Family Manual for a full description of the PCTL.

| 11   | 10   | 9   | 8   | 7   | 6   | 5    | 4    | 3    | 2   | 1   | 0   |
|------|------|-----|-----|-----|-----|------|------|------|-----|-----|-----|
| MF11 | MF10 | MF9 | MF8 | MF7 | MF6 | MF5  | MF4  | MF3  | MF2 | MF1 | MF0 |
| 23   | 22   | 21  | 20  | 19  | 18  | 17   | 16   | 15   | 14  | 13  | 12  |
| PD3  | PD2  | PD1 | PD0 | COD | PEN | PSTP | XTLD | XTLR | DF2 | DF1 | DF0 |
|      | -    |     |     |     | •   | -    | •    |      |     | -   |     |

Figure 4-4 PLL Control (PCTL) Register

# 4.7.1 PCTL PLL Multiplication Factor Bits 0–11

The multiplication factor bits (MF[11:0]) define the Multiplication Factor (MF) that is applied to the PLL input frequency. The MF bits are cleared during a DSP56309 hardware reset, which corresponds to an MF of one.

# 4.7.2 PCTL XTAL Disable Bit (XTLD) Bit 16

The XTAL disable bit (XTLD) controls the on-chip crystal oscillator XTAL output. The XTLD bit is cleared during a DSP56309 hardware reset, which means that the XTAL output signal is active, permitting normal operation of the crystal oscillator.

# 4.7.3 PCTL Predivider Factor Bits (PD0–PD3) Bits 20–23

The predivider factor bits (PD0–PD3) define the predivision factor (PDF) to be applied to the PLL input frequency. The PD0–PD3 bits are cleared during a DSP56309 hardware reset, which corresponds to a PDF of one.

# 4.8 DEVICE IDENTIFICATION REGISTER (IDR)

The device identification register (IDR) is a 24-bit, read-only factory programmed register that identifies DSP56300 family members. It specifies the derivative number and

AA Control Registers (AAR0-AAR3)

revision number of the device. This information can be used in testing or by software. shows the contents of the IDR.

Revision numbers are assigned as follows: \$0 is revision 0, \$1 is revision A, and so on. Because the DSP56309 is based on the DSP56302, its identification number is based on the derivative number and revision number of that device.

| : | 23 16    | 15 12           | 11                | 0 |
|---|----------|-----------------|-------------------|---|
|   | Reserved | Revision Number | Derivative Number |   |
|   | \$00     | \$2             | \$302             |   |

**Figure 4-5** Identification Register Configuration (Revision 0)

# 4.9 AA CONTROL REGISTERS (AAR0-AAR3)

The address attribute register (AAR) appears in **Figure 4-6**. There are four of these registers in the DSP56309 (AAR0–AAR3), one for each AA signal.

For a full description of the address attribute registers see the DSP56300 Family Manual. Address multiplexing is not supported by the DSP56309. Bit 6 (BAM) of the AARs is reserved and should have only 0 written to it.

#### JTAG Boundary Scan Register (BSR)



**Figure 4-6** Address Attribute Registers (AAR0–AAR3) (X:\$FFFFF9–\$FFFFF6)

# 4.10 JTAG BOUNDARY SCAN REGISTER (BSR)

The BSR in the DSP56309 JTAG implementation contains bits for all device signal and clock pins and associated control signals. All DSP56309 bidirectional pins have a corresponding register bit in the BSR for pin data and are controlled by an associated control bit in the BSR. The BSR is documented in **Section 11.5—DSP56309 Boundary Scan Register** on page 11-13. The JTAG code is listed in **Appendix C—DSP56309 BSDL Listing**.

# SECTION 5 GENERAL-PURPOSE I/O



# Freescale Semiconductor, Inc.

## General-Purpose I/O

reescale Semiconductor. Inc.

| 5.1 | INTRODUCTION      | . 5- | 3 |
|-----|-------------------|------|---|
| 5.2 | PROGRAMMING MODEL | . 5- | 3 |

5-2

Introduction

#### 5.1 INTRODUCTION

The DSP56309 provides thirty-four bidirectional signals that can be configured as GPIO signals or as dedicated peripheral signals. No dedicated GPIO signals are provided. All of these signals are GPIO by default after reset. The control register settings of the DSP56309's peripherals determine whether these signals function as GPIO or as dedicated peripheral signals. This section describes how signals can function as GPIO.

#### 5.2 PROGRAMMING MODEL

**Section 2—Signal/Connection Descriptions** of this manual documents the special uses of these signals in detail. There are five groups of these signals. They can be controlled separately or as groups. The groups include the following signals:

- Port B: sixteen GPIO signals (shared with the HI08 signals)
- Port C: six GPIO signals (shared with the ESSI0 signals)
- Port D: six GPIO signals (shared with the ESSI1 signals)
- Port E: three GPIO signals (shared with the SCI signals)
- Timers: three GPIO signals (shared with the Triple Timer signals)

# 5.2.1 Port B Signals and Registers

Each of the 16 Port B signals not used as a HI08 signal can be configured as a GPIO signal. The GPIO functionality of Port B is controlled by three registers: host control register (HCR), host port GPIO data register (HDR), and host port GPIO direction register (HDDR). These registers are documented in **Section 6—Host Interface (HI08)** of this manual.

# 5.2.2 Port C Signals and Registers

Each of the six Port C signals not used as an ESSI0 signal can be configured as a GPIO signal. The GPIO functionality of Port C is controlled by three registers: Port C control register (PCRC), Port C direction register (PRRC), and Port C data register (PDRC). These registers are documented in **Section 7—Enhanced Synchronous Serial Interface (ESSI)** of this manual.

**Programming Model** 

# 5.2.3 Port D Signals and Registers

Each of the six Port D signals not used as a ESSI1 signal can be configured as a GPIO signal. The GPIO functionality of Port D is controlled by three registers: Port D control register (PCRD), Port D direction register (PRRD) and Port D data register (PDRD). These registers are also documented in **Section 7—Enhanced Synchronous Serial Interface (ESSI)** of this manual.

# 5.2.4 Port E Signals and Registers

Each of the three Port E signals not used as a SCI signal can be configured as a GPIO signal. The GPIO functionality of Port E is controlled by three registers: Port E control register (PCRE), Port E direction register (PRRE) and Port E data register (PDRE). These registers are documented in **Section 8—Serial Communication Interface (SCI)** of this manual.

### 5.2.5 Triple Timer Signals

Each of the three triple timer interface signals (TIO0–TIO2) not used as a timer signal can be configured as a GPIO signal. Each signal is controlled by the appropriate timer control status register (TCSR0–TCSR2). These registers are documented in **Section 9—Triple Timer Module** of this manual.

# SECTION 6 HOST INTERFACE (HI08)



# Freescale Semiconductor, Inc.

## **Host Interface (HI08)**

| 6.1 | INTRODUCTION                                |
|-----|---------------------------------------------|
| 6.2 | HI08 FEATURES 6-3                           |
| 6.3 | HI08 HOST PORT SIGNALS6-6                   |
| 6.4 | HI08 BLOCK DIAGRAM 6-7                      |
| 6.5 | HI08 DSP SIDE PROGRAMMER'S MODEL 6-8        |
| 6.6 | HI08-EXTERNAL HOST PROGRAMMER'S MODEL 6-20  |
| 6.7 | SERVICING THE HOST INTERFACE 6-31           |
| 6.8 | HI08 PROGRAMMING MODEL QUICK REFERENCE 6-34 |

Introduction

#### 6.1 INTRODUCTION

The Host Interface (HI08) is a byte-wide, full-duplex, double-buffered parallel port that can connect directly to the data bus of a host processor. The HI08 supports a variety of buses and provides glueless connection with a number of industry-standard microcomputers, microprocessors, and DSPs.

The host bus can operate asynchronously to the DSP core clock, so the HI08 registers are divided into two banks. The host register bank is accessible to the external host and the DSP register bank is accessible to the DSP core.

The HI08 supports two classes of interfaces:

- Host Processor/Microcontroller (MCU) connection interface
- GPIO port

Signals not used as HI08 port signals can be configured as GPIO signals, up to a total of 16.

#### 6.2 HI08 FEATURES

This section lists the features of the host-to-DSP and DSP-to-host interfaces. Further details are given in **Section 6.5—HI08 DSP Side Programmer's Model** and **Section 6.8—HI08 Programming Model Quick Reference**. Also, see **Table 6-13** on page 6-34.

#### 6.2.1 Host to DSP Core Interface

- Mapping:
  - Registers are directly mapped into eight internal X data memory locations
- Data word:
  - DSP56309 24-bit (native) data words are supported, as are 8-bit and 16-bit words
- Transfer modes:
  - DSP-to-host
  - Host-to-DSP

#### **HI08 Features**

- Host command
- Handshaking protocols:
  - Software polled
  - Interrupt driven
  - Core DMA accesses
- Instructions:
  - Memory-mapped registers allow the standard MOVE instruction to be used to transfer data between the DSP56309 and external hosts.
  - Special MOVEP instruction provides for I/O service capability using fast interrupts.
  - Bit addressing instructions (e.g., BCHG, BCLR, BSET, BTST, JCLR, JSCLR, JSET, JSSET) simplify I/O service routines.

#### 6.2.2 HI08-to-Host Processor Interface

- Sixteen signals support non-multiplexed or multiplexed buses:
  - H0-H7/HAD0-HAD7 host data bus (H0-H7) or host multiplexed address/data bus (HAD0-HAD7)
  - HAS/HA0 address strobe (HAS) or host address line (HA0)
  - HA8/HA1 host address line (HA8) or host address line (HA1)
  - HA9/HA2 host address line (HA9) or host address line (HA2)
  - HRW/HRD read/write select (HRW) or read strobe (HRD)
  - HDS/HWR data strobe (HDS) or write strobe (HWR)
  - HCS/HA10 host chip select (HCS) or host address line (HA10)
  - HREQ/HTRQ host request (HREQ) or host transmit request (HTRQ)
  - HACK/HRRQ host acknowledge (HACK) or host receive request (HRRQ)
- Mapping:
  - HI08 registers are mapped into eight consecutive locations in external bus address space.
  - The HI08 acts as a memory or I/O-mapped peripheral for microprocessors, microcontrollers, etc.

HI08 Features

- Data word: 8-bit
- Transfer modes:
  - Mixed 8-bit, 16-bit, and 24-bit data transfers
    - DSP-to-host
    - Host-to-DSP
  - Host command
- Handshaking protocols:
  - Software polled
  - Interrupt-driven (Interrupts are compatible with most processors, including the MC68000, 8051, HC11, and Hitachi H8.)
- Dedicated interrupts:
  - Separate interrupt lines for each interrupt source
  - Special host commands force DSP core interrupts under host processor control. These commands are useful for these purposes:
    - Real-time production diagnostics
    - Creating a debugging window for program development
    - Host control protocols
- Interface capabilities:
  - Glueless interface (no external logic required) to these devices:
    - Motorola HC11
    - Hitachi H8
    - 8051 family
    - Thomson P6 family
  - Minimal glue-logic (pullups, pulldowns) required to interface these devices:
    - ISA bus
    - Motorola 68K family
    - Intel<sup>®</sup> X86 family

**HI08 Host Port Signals** 

#### 6.3 HI08 HOST PORT SIGNALS

The host port signals are documented in **Section 2.8—Host Interface (HI08)**. Each host port signal can be programmed as a host port signal or as a GPIO signal, PB0–PB15, as in **Table 6-1** through **Table 6-3**.

Table 6-1 HI08 Signal Definitions for Various Operational Modes

| HI08 Port<br>Signal | Multiplexed Address/Data<br>Bus Mode | Non-Multiplexed Bus<br>Mode | GPIO<br>Mode |
|---------------------|--------------------------------------|-----------------------------|--------------|
| HAD0-HAD7           | HAD0–HAD7                            | H0–H7                       | PB0–PB7      |
| HAS/HA0             | HAS/HAS                              | HA0                         | PB8          |
| HA8/HA1             | HA8                                  | HA1                         | PB9          |
| HA9/HA2             | HA9                                  | HA2                         | PB10         |
| HCS/HA10            | HA10                                 | HCS/HCS                     | PB13         |

**Table 6-2** HI08 Data Strobe Signals

| HI08 Port<br>Signal | Single Strobe Bus | Dual Strobe Bus     | GPIO Mode |
|---------------------|-------------------|---------------------|-----------|
| HRW/HRD             | HRW               | HRD/HRD             | PB11      |
| HDS/HWR             | HDS/HDS           | <del>HWR</del> /HWR | PB12      |

**Table 6-3** HI08 Host Request Signals

| HI08 Port<br>Signal | Vector Required | No Vector Required | GPIO Mode |
|---------------------|-----------------|--------------------|-----------|
| HREQ/<br>HTRQ       | HREQ/HREQ       | HTRQ/HTRQ          | PB14      |
| HACK/<br>HRRQ       | HACK/HACK       | HRRQ/HRRQ          | PB15      |

**HI08 Block Diagram** 

#### 6.4 HI08 BLOCK DIAGRAM

**Figure 6-1** shows the HI08 registers. The top row of registers are for access by the DSP core. The bottom row of registers are for access by the host processor.

HCR = Host Control Register HSR = Host Status Register HPCR = Host Port Control Register HBAR = Host Base Address register HTX = Host Transmit register
HRX = Host Receive register
HDDR = Host Data Direction Register
HDR = Host Data Register

Core DMA Data Bus **DSP Peripheral Data Bus** 24 24 24 24 24 **HBAR HDDR HDR HCR HSR HPCR** HTX HRX Address 24 24 Comparator **RXH** RXM **RXL ISR ICR CVR IVR** Latch TXL 8 8 **HOST Bus** 

ICR = Interface Control Register CVR = Command Vector Register ISR = Interface Status Register IVR = Interrupt Vector Register RXH = Receive Register High RXM = Receive Register Middle RXL = Receive Register Low TXH = Transmit Register High TXM = Transmit Register Middle

TXL = Transmit Register High

AA0657

Figure 6-1 HI08 Block Diagram

#### 6.5 HI08 DSP SIDE PROGRAMMER'S MODEL

The DSP56309 core treats the HI08 as a memory-mapped peripheral occupying eight 24-bit words in X data memory space. The DSP treats the HI08 as a normal memory-mapped peripheral, employing either standard polled or interrupt-driven programming techniques. Separate transmit and receive data registers are double-buffered to allow the DSP and host processor to transfer data efficiently at high speed. Direct memory mapping allows the DSP56309 core to communicate with the HI08 registers using standard instructions and addressing modes. In addition, the MOVEP instruction allows direct data transfers between DSP56309 internal memory and the HI08 registers or *vice versa*.

There are two kinds of host processor registers, data and control, with eight registers in all. All eight registers can be accessed by the DSP core but not by the external host.

Data registers are 24-bit registers used for high-speed data transfer to and from the DSP.

- Host data receive register (HRX)
- Host data transmit register (HTX)

The DSP side control registers are 16-bit registers that control DSP functions. The eight MSBs in the DSP side control registers are read by the DSP56309 as 0. Those registers are as follows:

- Host control register (HCR)
- Host status register (HSR)
- Host base address register (HBAR)
- Host port control register (HPCR)
- Host GPIO data direction register (HDDR)
- Host GPIO data register (HDR)

Both hardware  $\overline{\text{RESET}}$  signals and software RESET instructions disable the HI08. After reset, the HI08 signals are configured to GPIO and disconnected from the DSP56309 core (i.e., the signals are left floating).

# 6.5.1 Host Receive Data Register (HRX)

The HRX register handles host-to-DSP data transfers. The DSP56309 views it as a 24-bit read-only register. Its address is X:\$FFFFC6. It is loaded with 24-bit data from the

transmit data registers (TXH:TXM:TXL on the host side) when both the host's transmit data register empty (ISR:TXDE) bit and the DSP's host receive data full (HSR:HRDF) bits are cleared. The transfer operation sets both the TXDE and HRDF bits. When the HRDF bit is set, the HRX register contains valid data. The DSP56309 sets the HRIE bit (HCR, bit 0) to cause a host receive data interrupt when HRDF is set. When the DSP56309 reads the HRX register, the HRDF bit is cleared.

# 6.5.2 Host Transmit Data Register (HTX)

The HTX register handles for DSP-to-host data transfers. The DSP56309 views it as a 24-bit write-only register. Its address is X:\$FFFFC7. Writing to the HTX register clears the DSP's host transfer data empty (HSR:HTDE) bit. The contents of the HTX register are transferred as 24-bit data to the receive byte registers (RXH:RXM:RXL) when both the HTDE and the host's receive data full (ISR:RXDF) bits are cleared. This transfer operation sets the HTDE and RXDF bits. The DSP56309 sets the HTIE bit to cause a host transmit data interrupt when HTDE is set. To prevent the previous data from being overwritten, data should not be written to the HTX until the HTDE bit is set.

Note:

During data writes to a peripheral device, there is a two-cycle pipeline delay until any status bits affected by this operation are updated. If you read any of those status bits within the next two cycles, the bit does not reflect its current status. See the DSP56300 Family Manual, Appendix B, Polling a Peripheral Device for Write for further details.

# 6.5.3 Host Control Register (HCR)

The HCR is a 16-bit, read/write control register by which the DSP core controls the HI08 operating mode. Initialization values for HCR bits are documented in **Section 6.5.9—DSP Side Registers After Reset**. Reserved bits are read as 0 and should be written with 0 for future compatibility.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3   | 2    | 1    | 0    |
|----|----|----|----|----|----|---|---|---|---|---|-----|-----|------|------|------|
|    |    |    |    |    |    |   |   |   |   |   | HF3 | HF2 | HCIE | HTIE | HRIE |

Reserved bit, read as 0, should be written with 0 for future compatibility.

AA0658

Figure 6-2 Host Control Register (HCR) (X:\$FFFFC2)

#### 6.5.3.1 HCR Host Receive Interrupt Enable (HRIE) Bit 0

The HRIE bit generates a host receive data interrupt request if the host receive data full (HRDF) bit in the host status register (HSR, Bit 0), is set. The HRDF bit is set when data is written to the HRX. If HRIE is cleared, HRDF interrupts are disabled.

#### 6.5.3.2 HCR Host Transmit Interrupt Enable (HTIE) Bit 1

The HTIE bit generates a host transmit data interrupt request if the host transmit data empty (HTDE) bit in the HSR is set. The HTDE bit is set when data is read from the HTX. If HTIE is cleared, HTDE interrupts are disabled.

#### 6.5.3.3 HCR Host Command Interrupt Enable (HCIE) Bit 2

The HCIE bit generates a host command interrupt request if the host command pending (HCP) status bit in the HSR is set. If HCIE is cleared, HCP interrupts are disabled. The interrupt address is determined by the host command vector register (CVR).

Note:

If more than one interrupt request source is asserted and enabled (e.g., HRDF is set, HCP is set, HRIE is set, and HCIE is set), the HI08 generates interrupt requests according to priorities shown in **Table 6-4**.

Table 6-4 Host Command Interrupt Priority List

| Priority | Interrupt Source         |
|----------|--------------------------|
| Highest  | Host Command (HCP = 1)   |
|          | Transmit Data (HTDE = 1) |
| Lowest   | Receive Data (HRDF = 1)  |

# 6.5.3.4 HCR Host Flags 2,3 (HF[3:2]) Bits 3, 4

HF[3:2] bits are general-purpose flags for DSP-to-host communication. The DSP core sets and clears them. The values of HF[3:2] are reflected in the interface status register (ISR); that is, if they are modified by the DSP software, the host processor can read the modified values by reading the ISR.

These two flags can be used individually or as encoded pairs in a simple DSP-to-host communication protocol, implemented in both the DSP and the host processor software.

#### 6.5.3.5 HCR Reserved Bits 5-15

These bits are reserved. They are read as 0 and should be written with 0.

# 6.5.4 Host Status Register (HSR)

The HSR is a 16-bit, read-only status register by which the DSP reads the HI08 status and flags. The host processor cannot access it directly. Reserved bits are read as 0 and should be written with 0. The initialization values for the HSR bits are described in **Section 6.5.9—DSP Side Registers After Reset** on page 6-18.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3   | 2   | 1    | 0    |
|----|----|----|----|----|----|---|---|---|---|---|-----|-----|-----|------|------|
|    |    |    |    |    |    |   |   |   |   |   | HF1 | HF0 | HCP | HTDE | HRDF |

Reserved bit, read as 0, should be written with 0 for future compatibility.

AA0659

Figure 6-3 Host Status Register (HSR) (X:\$FFFFC3)

#### 6.5.4.1 HSR Host Receive Data Full (HRDF) Bit 0

The HRDF bit indicates that the host receive data register (HRX) contains data from the host processor. HRDF is set when data is transferred from the TXH:TXM:TXL registers to the HRX register. If HRDF is set, the HI08 generates a receive data full DMA request. HRDF is cleared when the DSP core reads the HRX. HRDF is also cleared when the host processor uses the initialize function.

#### 6.5.4.2 HSR Host Transmit Data Empty (HTDE) Bit 1

The HTDE bit indicates that the host transmit data register (HTX) is empty and can be written by the DSP core. HTDE is set when the HTX register is transferred to the RXH:RXM:RXL registers. HTDE is also set when the host processor uses the initialize function. If HTDE is set, the HI08 generates a transmit data full DMA request. HTDE is cleared when HTX is written by the DSP core.

#### 6.5.4.3 HSR Host Command Pending (HCP) Bit 2

The HCP bit indicates that the host has set the HC bit and that a host command interrupt is pending. The HCP bit reflects the status of the HC bit in the CVR. HC and HCP are cleared by the HI08 hardware when the interrupt request is serviced by the DSP core. If the host clears HC, HCP is also cleared.

# 6.5.4.4 HSR Host Flags 0, 1 (HF[1:0]) Bits 3, 4

HF[1:0] bits are used as general-purpose flags for host-to-DSP communication. HF[1:0] can be set or cleared by the host. These bits reflect the status of host flags HF[1:0] in the ICR on the host side. They can be used individually or as encoded pairs in a simple host-to-DSP communication protocol implemented in both the DSP and the host processor software.

#### 6.5.4.5 HSR Reserved Bits 5-15

These bits are reserved. They are read as 0 and should be written with 0.

# 6.5.5 Host Base Address Register (HBAR)

The HBAR is used in multiplexed bus modes. This register, illustrated in **Figure 6-4**, selects the base address where the host side registers are mapped into the bus address space. The address from the host bus is compared with the base address as programmed in the base address register. If the addresses match, an internal chip select is generated. The use of this register by the chip select logic is described in **Figure 6-5**.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7    | 6   | 5   | 4   | 3   | 2   | 1   | 0      |
|----|----|----|----|----|----|---|---|------|-----|-----|-----|-----|-----|-----|--------|
|    |    |    |    |    |    |   |   | BA10 | BA9 | BA8 | BA7 | BA6 | BA5 | BA4 | ВАЗ    |
|    | -  | -  | -  | -  | -  | - | - |      |     | -   | -   | -   | -   |     | AA0665 |

Figure 6-4 Host Base Address Register (HBAR) (X:\$FFFFC5)

#### 6.5.5.1 HBAR Base Address (BA[10:3]) Bits 0-7

These bits reflect the base address where the host-side registers are mapped into the bus address space.

#### 6.5.5.2 HBAR Reserved Bits 8-15

These bits are reserved. They are read as 0 and should be written with 0.



Figure 6-5 Self Chip Select Logic

# 6.5.6 Host Port Control Register (HPCR)

The HPCR is a 16-bit, read/write control register by which the DSP controls the HI08 operating mode. Reserved bits are read as 0 and should be written with 0 for future compatibility. The initialization values for the HPCR bits are described in **Section 6.5.9—DSP Side Registers After Reset**. The HPCR bits are illustrated in **Figure 6-6**.

| 15  | 14  | 13   | 12   | 11   | 10   | 9    | 8    | 7 | 6   | 5    | 4    | 3     | 2     | 1     | 0    |
|-----|-----|------|------|------|------|------|------|---|-----|------|------|-------|-------|-------|------|
| HAP | HRP | HCSP | HDDS | HMUX | HASP | HDSP | HROD |   | HEN | HAEN | HREN | HCSEN | HA9EN | HA8EN | HGEN |

Reserved bit, read as 0, should be written with 0 for future compatibility.

AA0660

Figure 6-6 Host Port Control Register (HPCR) (X:\$FFFFC4)

Note:

To assure proper operation of the DSP56309, the HPCR bits HAP, HRP, HCSP, HDDS, HMUX, HASP, HDSP, HROD, HAEN, and HREN should be changed only if HEN is cleared.

To assure proper operation of the DSP56309, the HPCR bits HAP, HRP, HCSP, HDDS, HMUX, HASP, HDSP, HROD, HAEN, HREN, HCSEN, HA9EN, and HA8EN should not be set when HEN is set or simultaneously with setting HEN.

#### 6.5.6.1 HPCR Host GPIO Port Enable (HGEN) Bit 0

If HGEN is set, signals configured as GPIO are enabled. If this bit is cleared, signals configured as GPIO are disconnected; outputs are high impedance, and inputs are electrically disconnected. Signals configured as HI08 are not affected by the value of HGEN.

#### 6.5.6.2 HPCR Host Address Line 8 Enable (HA8EN) Bit 1

If HA8EN is set and the HI08 is in multiplexed bus mode, then HA8/A1 acts as host address line 8 (HA8). If this bit is cleared and the HI08 is in multiplexed bus mode, then HA8/HA1 acts as a GPIO signal according to the value of the HDDR and HDR.

**Note:** HA8EN is ignored when the HI08 is not in the multiplexed bus mode (HMUX

is cleared).

#### 6.5.6.3 HPCR Host Address Line 9 Enable (HA9EN) Bit 2

If HA9EN is set and the HI08 is in multiplexed bus mode, then HA9/HA2 acts as host address line 9 (HA9). If this bit is cleared, and the HI08 is in multiplexed bus mode, then HA9/HA2 is configured as a GPIO signal according to the value of the HDDR and HDR.

**Note:** HA9EN is ignored when the HI08 is not in the multiplexed bus mode (HMUX

is cleared).

#### 6.5.6.4 HPCR Host Chip Select Enable (HCSEN) Bit 3

If the HCSEN bit is set, then HCS/HA10 is used as host chip select (HCS) in the non-multiplexed bus mode (HMUX is cleared), and as host address line 10 (HA10) in the multiplexed bus mode (HMUX is set). If this bit is cleared, then HCS/HA10 is configured as a GPIO signal according to the value of the HDDR and HDR.

#### 6.5.6.5 HPCR Host Request Enable (HREN) Bit 4

The HREN bit controls the host request signals. If HREN is set and the HI08 is in the single host request mode (HDRQ is cleared in the host interface control register (ICR)), HREQ/HTRQ is configured as the host request (HREQ) output. If HREN is cleared, HREQ/HTRQ and HACK/HRRQ are configured as GPIO signals according to the value of the HDDR and HDR.

If HREN is set in the double host request mode (HDRQ is set in the ICR), HREQ/HTRQ is configured as the host transmit request (HTRQ) output and HACK/HRRQ as the host receive request (HRRQ) output. If HREN is cleared, HREQ/HTRQ and HACK/HRRQ are configured as GPIO signals according to the value of the HDDR and HDR.

#### 6.5.6.6 HPCR Host Acknowledge Enable (HAEN) Bit 5

The HAEN bit controls the HACK signal. In the single host request mode (HDRQ is cleared in the ICR), if HAEN and HREN are both set, HACK/HRRQ is configured as the host acknowledge (HACK) input. If HAEN or HREN is cleared, HACK/HRRQ is configured as a GPIO signal according to the value of the HDDR and HDR. In the double host request mode (HDRQ is set in the ICR), HAEN is ignored.

#### 6.5.6.7 HPCR Host Enable (HEN) Bit 6

If HEN is set, the HI08 operates as the host interface. If HEN is cleared, the HI08 is not active, and all the HI08 signals are configured as GPIO signals according to the value of the HDDR and HDR.

#### 6.5.6.8 HPCR Reserved Bit 7

This bit is reserved. It is read as 0 and should be written as 0.

#### 6.5.6.9 HPCR Host Request Open Drain (HROD) Bit 8

The HROD bit controls the output drive of the host request signals. In the single host request mode (HDRQ is cleared in ICR), if HROD is cleared and host requests are enabled (HREN is set and HEN is set in HPCR), the HREQ signal is always driven by the HI08. If HROD is set and host requests are enabled, the HREQ signal is an open drain output. In the double host request mode (HDRQ is set in the ICR), if HROD is cleared and host requests are enabled (HREN is set and HEN is set in the HPCR), the HTRQ and HRRQ signals are always driven. If HROD is set and host requests are enabled, the HTRQ and HRRQ signals are open drain outputs.

#### 6.5.6.10 HPCR Host Data Strobe Polarity (HDSP) Bit 9

If HDSP is cleared, the data strobe signals are configured as active low inputs, and data is transferred when the data strobe is low. If HDSP is set, the data strobe signals are configured as active high inputs, and data is transferred when the data strobe is high. The data strobe signals are either HDS by itself or both HRD and HWR together.

#### 6.5.6.11 HPCR Host Address Strobe Polarity (HASP) Bit 10

If HASP is cleared, the host address strobe (HAS) signal is an active low input, and the address on the host address / data bus is sampled when the HAS signal is low. If HASP is set, HAS is an active high address strobe input, and the address on the host address or data bus is sampled when the HAS signal is high.

#### 6.5.6.12 HPCR Host Multiplexed Bus (HMUX) Bit 11

If HMUX is set, the HI08 latches the lower portion of a multiplexed address / data bus. In this mode the internal address line values of the host registers are taken from the internal latch. If HMUX is cleared, it indicates that the HI08 is connected to a non-multiplexed type of bus. The values of the address lines are then taken from the HI08 input signals.

#### 6.5.6.13 HPCR Host Dual Data Strobe (HDDS) Bit 12

If the HDDS bit is cleared, the HI08 operates in the single-strobe bus mode. In this mode, the bus has a single data strobe signal for both reads and writes. If set, the HI08 operates in the dual-strobe bus mode. In this mode, the bus has two separate data strobes, one for data reads, the other for data writes. See **Figure 6-7** and **Figure 6-8** for more information on the two types of buses.



In a single-strobe bus, a DS (data strobe) signal qualifies the access, while a R/W (Read-Write) signal specifies the direction of the access.

AA0661

**Figure 6-7** Single Strobe Bus



In dual strobe bus, there are separate HRD and HWR signals that specify the access as being a read or write access, respectively.

AA0662

Figure 6-8 Dual Strobe Bus

#### 6.5.6.14 HPCR Host Chip Select Polarity (HCSP) Bit 13

If the HCSP bit is cleared, the host chip select (HCS) signal is configured as an active low input and the HI08 is selected when the HCS signal is low. If the HCSP signal is set, HCS is configured as an active high input, and the HI08 is selected when the HCS signal is high.

#### 6.5.6.15 HPCR Host Request Polarity (HRP) Bit 14

The HRP bit controls the polarity of the host request signals. In the single-host request mode (HDRQ is cleared in the ICR), if HRP is cleared, and host requests are enabled (HREN is set and HEN is set), the HREQ signal is an active low output. If HRP is set and host requests are enabled, the HREQ signal is an active high output.

In the double-host request mode (HDRQ is set in the ICR), if HRP is cleared, and host requests are enabled (HREN is set and HEN is set), the HTRQ and HRRQ signals are active low outputs. If HRP is set, and host requests are enabled, the HTRQ and HRRQ signals are active high outputs.

#### 6.5.6.16 HPCR Host Acknowledge Polarity (HAP) Bit 15

If the HAP bit is cleared, the host acknowledge (HACK) signal is configured as an active low input. The HI08 drives the contents of the IVR onto the host bus when the HACK signal is low. If the HAP bit is set, the HACK signal is configured as an active high input. The HI08 outputs the contents of the IVR when the HACK signal is high.

#### 6.5.7 Host Data Direction Register (HDDR)

The HDDR controls the direction of the data flow for each of the HI08 signals configured as GPIO. It is illustrated in **Figure 6-9**. Even when the HI08 functions as the host interface, its unused signals can be configured as GPIO signals. For information on the HI08 GPIO configuration options, see **Section 6.6.8—General-Purpose I/O** on page 6-30. If bit DRxx is set, the corresponding HI08 signal is configured as an output signal. If bit DRxx is cleared, the corresponding HI08 signal is configured as an input signal.

| 15   | 14   | 13   | 12   | 11   | 10   | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0      |
|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|
| DR15 | DR14 | DR13 | DR12 | DR11 | DR10 | DR9 | DR8 | DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0    |
|      |      | -    |      |      |      |     |     |     |     |     |     |     |     |     | AA0663 |

**Figure 6-9** Host Data Direction Register (HDDR) (X:\$FFFFC8)

# 6.5.8 Host Data Register (HDR)

The HDR register holds the data value of the corresponding bits of the HI08 signals configured as GPIO signals. It is illustrated in **Figure 6-10**. The functionality of the Dxx bit depends on the corresponding HDDR bit (DRxx), as in **Table 6-5**. The HDR cannot be accessed by the host processor.

| 15  | 14  | 13  | 12  | 11  | 10  | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0      |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|--------|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0     |
|     |     | -   | -   | -   | -   |    |    |    | -  | -  | -  | -  | -  |    | AA0664 |

**Figure 6-10** Host Data Register (HDR) (X:\$FFFFC9)

Table 6-5 HDR and HDDR Functionality

| HDDR | DR                                                                                                                                                    |                                                      |  |  |  |  |  |  |  |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--|--|
| DRxx | Dxx                                                                                                                                                   |                                                      |  |  |  |  |  |  |  |
| DIXX | Configured as GPIO signal                                                                                                                             | Configured as non-GPIO signal                        |  |  |  |  |  |  |  |
| 0    | Read only bit— The value read is the binary value of the signal. The corresponding signal is configured as an input.                                  | Read only bit—Does not contain significant data.     |  |  |  |  |  |  |  |
| 1    | Read/write bit— The value written is the value read. The corresponding signal is configured as an output, and is driven with the data written to Dxx. | Read/write bit— The value written is the value read. |  |  |  |  |  |  |  |

# 6.5.9 DSP Side Registers After Reset

**Table 6-6** shows the results of the four reset types on the bits in each of the HI08 registers accessible by the DSP56309. Reset types are as follows:

- Hardware reset (HW)—caused by the RESET signal
- Software reset (SW)—caused by executing the RESET instruction
- Individual reset (IR)—caused by clearing the HPCR:HEN
- Stop reset (ST)—caused by executing the STOP instruction.

HI08 DSP Side Programmer's Model

| Table 6-6 | DSP Side | Registers | after Reset |
|-----------|----------|-----------|-------------|
|-----------|----------|-----------|-------------|

| Dooloton         | Dociotore        |             | Res               | et Type                                   |             |
|------------------|------------------|-------------|-------------------|-------------------------------------------|-------------|
| Register<br>Name | Register<br>Data | HW<br>Reset | SW<br>Reset       | IR<br>Reset                               | ST<br>Reset |
| HCR              | All bits         | 0           | 0                 | bit value<br>indeterminate<br>after reset | _           |
| HPCR             | All bits         | 0           | 0                 | _                                         | _           |
| HSR              | HF[1:0]          | 0           | 0                 | _                                         | _           |
|                  | НСР              | 0           | 0                 | 0                                         | 0           |
|                  | HTDE             | 1           | 1                 | 1                                         | 1           |
|                  | HRDF             | 0           | 0                 | 0                                         | 0           |
| HBAR             | BA[10:3]         | \$80        | \$80              | _                                         | _           |
| HDDR             | DR[15:0]         | 0           | 0                 | _                                         | _           |
| HDR              | D[15:0]          | _           | _                 | _                                         | _           |
| HRX              | HRX [23:0]       | empty       | empty empty empty |                                           | empty       |
| HTX              | HTX [23:0]       | empty       | empty             | empty                                     | empty       |

## 6.5.10 Host Interface DSP Core Interrupts

The HI08 can request interrupt service from either the DSP56309 or the host processor. The DSP56309 interrupts are internal and do not require the use of an external interrupt signal. When the appropriate interrupt enable bit in the HCR is set, an interrupt condition caused by the host processor sets the appropriate bit in the HSR, generating an interrupt request to the DSP56309. (See **Figure 6-11**.) The DSP56309 acknowledges interrupts caused by the host processor by jumping to the appropriate interrupt service routine. There are three possible interrupts:

- Host command
- Transmit data register empty
- Receive data register full

Although there is a set of vectors reserved for host command use, the host command can access any interrupt vector in the interrupt vector table. The DSP interrupt service

routine must read or write the appropriate HI08 register (e.g., clearing HRDF or HTDE) to clear the interrupt. For host command interrupts, the interrupt acknowledge from the DSP56309 program controller clears the pending interrupt condition.



Figure 6-11 HSR-HCR Operation

## 6.6 HI08-EXTERNAL HOST PROGRAMMER'S MODEL

The HI08 is a simple, high speed interface to a host processor. To the host bus, the HI08 appears to be eight byte-wide registers. Separate transmit and receive data registers are double-buffered to allow the DSP core and host processor to transfer data efficiently at high speed. The host can access the HI08 asynchronously by using polling techniques or interrupt-based techniques.

The HI08 appears to the host processor as a memory-mapped peripheral occupying eight bytes in the host processor address space, as in **Table 6-7** on page 6-22. The eight HI08 registers include the following:

- A control register (ICR)
- A status register (ISR)
- Three data registers (RXH/TXH, RXM/TXM, and RXL/TXL)
- Two vector registers (IVR and CVR)

The CVR is a special command register by which the host processor issues commands to the DSP56309. Only the host processor can access this register.

Host processors can use standard host processor instructions (e.g., byte move) and addressing modes to communicate with the HI08 registers. The HI08 registers are aligned so that 8-bit host processors can use 8/16/24-bit load and store instructions for data transfers. The HREQ/HTRQ and HACK/HRRQ handshake flags are provided for polled or interrupt-driven data transfers with the host processor. Because of the speed of the DSP56309 interrupt response, most host microprocessors can load or store data at their maximum programmed I/O instruction rate without testing the handshake flags for each transfer. If full handshake is not needed, the host processor can treat the DSP56309 as a fast device, and data can be transferred between the host processor and the DSP56309 at the fastest host processor data rate.

One of the most innovative features of the host interface is the host command feature. With this feature, the host processor can issue vectored interrupt requests to the DSP56309. The host can select any of 128 DSP interrupt routines for execution by writing a vector address register in the HI08. This flexibility allows the host processor to execute up to 128 pre-programmed functions inside the DSP56309. For example, use of the DSP56309 host interrupts can allow the host processor to read or write DSP registers (X, Y, or program memory locations), force interrupt handlers (e.g., SSI, SCI,  $\overline{IRQA}$ ,  $\overline{IRQB}$  interrupt routines), and perform control and debugging operations.

Note:

When the DSP enters stop mode, the HI08 signals are electrically disconnected internally, thus disabling the HI08 until the core leaves stop mode. While the HI08 configuration remains unchanged in stop mode, the core cannot be restarted via the HI08 interface.

Do not issue a STOP command to the DSP via the HI08 unless some other mechanism for exiting stop mode is provided.

Table 6-7 Host Side Register Map

| Host<br>Address | Big Endian<br>HLEND = 0 | Little Endian<br>HLEND = 1 |                           |
|-----------------|-------------------------|----------------------------|---------------------------|
| 0               | ICR                     | ICR                        | Interface Control         |
| 1               | CVR                     | CVR                        | Command Vector            |
| 2               | ISR                     | ISR                        | Interface Status          |
| 3               | IVR                     | IVR                        | Interrupt Vector          |
| 4               | 00000000                | 00000000                   | Unused                    |
| 5               | RXH/TXH                 | RXL/TXL                    | Dogoisso / Transmit       |
| 6               | RXM/TXM                 | RXM/TXM                    | Receive/Transmit<br>Bytes |
| 7               | RXL/TXL                 | RXH/TXH                    |                           |





Host Data Bus H0 - H7 Host Data Bus H0 - H7

## 6.6.1 Interface Control Register (ICR)

The ICR is an 8-bit, read/write control register by which the host processor controls the HI08 interrupts and flags. It is illustrated in **Figure 6-12**. The DSP core cannot access the ICR. The ICR is a read/write register, which allows the use of bit manipulation instructions on control register bits. The control bits are described in the following paragraphs.



Figure 6-12 Interface Control Register

## 6.6.1.1 ICR Receive Request Enable (RREQ) Bit 0

The RREQ bit controls the HREQ signal for host receive data transfers. RREQ enables host requests via the host request (HREQ or HRRQ) signal when the receive data register full (RXDF) status bit in the ISR is set. If RREQ is cleared, RXDF interrupts are disabled. If RREQ and RXDF are set, the host request signal (HREQ or HRRQ) is asserted.

#### 6.6.1.2 ICR Transmit Request Enable (TREQ) Bit 1

TREQ enables host requests via the host request (HREQ or HTRQ) signal when the transmit data register empty (TXDE) status bit in the ISR is set. If TREQ is cleared, TXDE interrupts are disabled. If TREQ and TXDE are set, the host request signal is asserted.

**Table 6-8** and **Table 6-9** summarize the effect of RREQ and TREQ on the HREQ and HRRQ signals.

| TREQ | RREQ | HREQ Signal                        |
|------|------|------------------------------------|
| 0    | 0    | No Interrupts (Polling)            |
| 0    | 1    | RXDF Request (Interrupt)           |
| 1    | 0    | TXDE Request (Interrupt)           |
| 1    | 1    | RXDF and TXDE Request (Interrupts) |

**Table 6-8** TREQ and RREQ modes (HDRQ = 0)

**Table 6-9** TREQ and RREQ modes (HDRQ = 1)

| TREQ | RREQ | HTRQ Single              | HRRQ Signal              |
|------|------|--------------------------|--------------------------|
| 0    | 0    | No Interrupts (Polling)  | No Interrupts (Polling)  |
| 0    | 1    | No Interrupts (Polling)  | RXDF Request (Interrupt) |
| 1    | 0    | TXDE Request (Interrupt) | No Interrupts (Polling)  |
| 1    | 1    | TXDE Request (Interrupt) | RXDF Request (Interrupt) |

## 6.6.1.3 ICR Double Host Request (HDRQ) Bit 2

If cleared, the HDRQ bit configures HREQ/HTRQ and HACK/HRRQ as HREQ and HACK, respectively. If HDRQ is set, HREQ/HTRQ and HACK/HRRQ are configured as HTRQ and HRRQ, respectively.

## 6.6.1.4 ICR Host Flag 0 (HF0) Bit 3

The HF0 bit is a general-purpose flag for host-to-DSP communication. The host processor can set or clear HF0, and the DSP56309 cannot change this bit. HF0 is reflected in the HSR on the DSP side of the HI08.

#### 6.6.1.5 ICR Host Flag 1 (HF1) Bit 4

The HF1 bit is a general-purpose flag for host-to-DSP communication. The host processor can set or clear HF1, and the DSP56309 cannot change this bit. HF1 is reflected in the HSR on the DSP side of the HI08.

#### 6.6.1.6 ICR Host Little Endian (HLEND) Bit 5

If the HLEND bit is cleared, the host can access the HI08 in big endian byte order. If set, the host can access the HI08 in little endian byte order. If the HLEND bit is cleared the RXH/TXH register is located at address \$5, the RXM/TXM register at \$6, and the RXL/TXL register at \$7. If the HLEND bit is set, the RXH/TXH register is located at address \$7, the RXM/TXM register at \$6, and the RXL/TXL register at \$5.

#### 6.6.1.7 ICR Reserved Bit 6

This bit is reserved. It is read as 0 and should be written with 0.

## 6.6.1.8 ICR Initialize Bit (INIT) Bit 7

The host processor uses the INIT bit to force initialization of the HI08 hardware. During initialization, the HI08 transmit and receive control bits are configured. Using the INIT bit to initialize the HI08 hardware may or may not be necessary, depending on the software design of the interface.

The t®ype of initialization done when the INIT bit is set depends on the state of TREQ and RREQ in the HI08. The INIT command, which is local to the HI08, can conveniently configure the HI08 into the desired data transfer mode. The effect of the INIT command is described in **Table 6-10**. When the host sets the INIT bit, the HI08 hardware executes the INIT command. The interface hardware clears the INIT bit after the command has been executed.

| TREQ | RREQ | After INIT Execution                                | Transfer Direction<br>Initialized |
|------|------|-----------------------------------------------------|-----------------------------------|
| 0    | 0    | INIT = 0                                            | None                              |
| 0    | 1    | INIT = 0; $RXDF = 0$ ; $HTDE = 1$                   | DSP to Host                       |
| 1    | 0    | INIT = 0; $TXDE = 1$ ; $HRDF = 0$                   | Host to DSP                       |
| 1    | 1    | INIT = 0; RXDF = 0; HTDE = 1; TXDE = 1;<br>HRDF = 0 | Host to/from DSP                  |

Table 6-10 INIT Command Effects

## 6.6.2 Command Vector Register (CVR)

The host processor uses the CVR to cause the DSP56309 to execute an interrupt. The host command feature is independent of any of the data transfer mechanisms in the HI08. It can cause any of the 128 possible interrupt routines in the DSP core to be executed. This register is illustrated in **Figure 6-13**.



AA0669

Figure 6-13 Command Vector Register (CVR)

## 6.6.2.1 CVR Host Vector (HV[6:0]) Bits 0-6

The seven HV bits select the host command interrupt address to be used by the host command interrupt logic. When the host command interrupt is recognized by the DSP interrupt control logic, the address of the interrupt routine taken is  $2 \times HV$ . The host can write HC and HV in the same write cycle.

The host processor can select any of the 128 possible interrupt routine starting addresses in the DSP by writing the interrupt routine address divided by two into the HV bits. This means that the host processor can force any of the existing interrupt handlers (SSI, SCI,

IRQA, IRQB, etc.) and can use any of the reserved or otherwise unused addresses (provided they have been pre-programmed in the DSP). HV is set to \$32 (vector location \$0064) by a hardware RESET signal, software RESET instruction, individual reset, or a STOP instruction.

#### 6.6.2.2 CVR Host Command Bit (HC) Bit 7

The host processor uses the HC bit to handshake the execution of host command interrupts. Normally, the host processor sets HC to request a host command interrupt from the DSP56309. When the DSP56309 acknowledges the host command interrupt, the HI08 hardware clears the HC bit. The host processor can read the state of HC to determine when the host command has been accepted. After setting HC, the host must not write to the CVR again until the HI08 hardware clears HC. Setting the HC bit causes host command pending (HCP) to be set in the HSR. The host can write to the HC and HV bits in the same write cycle.

## 6.6.3 Interface Status Register (ISR)

The interface status register (ISR) is an 8-bit, read-only status register used by the host processor to interrogate the status and flags of the HI08. The host processor can write to this address without affecting the internal state of the HI08. The DSP core cannot access the ISR. The ISR bits are described in the following paragraphs. This register is illustrated in **Figure 6-14**.



Figure 6-14 Interface Status Register

## 6.6.3.1 ISR Receive Data Register Full (RXDF) Bit 0

The RXDF bit indicates that the receive byte registers (RXH:RXM:RXL) contain data from the DSP56309 and can be read by the host processor. RXDF is set when the HTX is transferred to the receive byte registers. RXDF is cleared when the receive data (RXL or RXH according to HLEND bit) register is read by the host processor. RXDF can be cleared by the host processor using the initialize function. RXDF can assert the external HREQ signal if the RREQ bit is set. Regardless of whether the RXDF interrupt is enabled, RXDF indicates whether the RX registers are full and data can be latched out so that the host processor can use polling techniques.

## 6.6.3.2 ISR Transmit Data Register Empty (TXDE) Bit 1

The TXDE bit indicates that the transmit byte registers (TXH:TXM:TXL) are empty and can be written by the host processor. TXDE is set when the contents of the transmit byte registers are transferred to the HRX register. TXDE is cleared when the transmit (TXL or TXH according to HLEND bit) register is written by the host processor. The host processor can set TXDE using the initialize function. TXDE can assert the external HTRQ signal if the TREQ bit is set. Regardless of whether the TXDE interrupt is enabled, TXDE indicates whether the TX registers are full and data can be latched in so that the host processor can use polling techniques.

#### 6.6.3.3 ISR Transmitter Ready (TRDY) Bit 2

The TRDY status bit indicates that TXH:TXM:TXL, and the HRX registers are empty.

#### TRDY = TXDE and $\overline{HRDF}$

If TRDY is set, the data that the host processor writes to TXH:TXM:TXL is immediately transferred to the DSP side of the HI08. This feature has many applications. For example, if the host processor issues a host command which causes the DSP56309 to read the HRX, the host processor can be guaranteed that the data it just transferred to the HI08 is that being received by the DSP56309.

## 6.6.3.4 ISR Host Flag 2 (HF2) Bit 3

HF2 indicates the state of host flag 2 in the HCR on the DSP side. HF2 can be changed only by the DSP56309, as documented in **Section 6.5.3.4—HCR Host Flags 2,3 (HF[3:2]) Bits 3, 4** on page 6-10.

## 6.6.3.5 ISR Host Flag 3 (HF3) Bit 4

HF3 indicates the state of Host Flag 3 in the HCR on the DSP side. HF3 can be changed only by the DSP56309, as documented in **Section 6.5.3.4—HCR Host Flags 2,3 (HF[3:2]) Bits 3, 4** on page 6-10.

#### 6.6.3.6 ISR Reserved Bits 5, 6

These bits are reserved. They are read as 0 and should be written with 0.

#### 6.6.3.7 ISR Host Request (HREQ) Bit 7

HREQ indicates the status of the external transmit and receive request output signals (HTRQ and HRRQ) if HDRQ is set. If HDRQ is cleared, it indicates the status of the external host request output signal (HREQ). **Table 6-11** shows possible settings of HRDQ and HDEQ and their effects.

Table 6-11 HREQ and HDRQ Settings

| HDRQ | HREQ | Effect                                                                 |
|------|------|------------------------------------------------------------------------|
| 0    | 0    | HREQ is cleared; no host processor interrupts are requested.           |
| 0    | 1    | HREQ is set; an interrupt is requested.                                |
| 1    | 0    | HTRQ and HRRQ are cleared, no host processor interrupts are requested. |
| 1    | 1    | HTRQ or HRRQ are set; an interrupt is requested.                       |

The HREQ is set from either or both of two conditions—either the receive byte registers are full or the transmit byte registers are empty. These conditions are indicated by the ISR RXDF and TXDE status bits, respectively. If the interrupt source has been enabled by the associated request enable bit in the ICR, HREQ is set if one or more of the two enabled interrupt sources is set.

## 6.6.4 Interrupt Vector Register (IVR)

The IVR is an 8-bit, read/write register which typically contains the interrupt vector number used with MC68000 family processor vectored interrupts. Only the host processor can read and write this register. The contents of the IVR are placed on the host data bus, H[7:0], when both the HREQ and HACK signals are asserted. The contents of this register are initialized to \$0F by a hardware RESET signal or software RESET instruction. This value corresponds to the uninitialized interrupt vector in the MC68000 family. This register is illustrated in **Figure 6-15**.

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| IV7 | IV6 | IV5 | IV4 | IV3 | IV2 | IV1 | IV0 |

AA0671

Figure 6-15 Interrupt Vector Register (IVR)

## 6.6.5 Receive Byte Registers (RXH: RXM: RXL)

The receive byte registers are viewed by the host processor as three 8-bit, read-only registers. These registers are the receive high register (RXH), the receive middle register (RXM), and the receive low register (RXL). They receive data from the high, middle, and

low bytes, respectively, of the HTX register and are selected by the external host address inputs (HA[2:0]) during a host processor read operation.

The memory address of the receive byte registers is set by the HLEND bit in the ICR. If the HLEND bit is set, the RXH is located at address \$7, RXM at \$6, and RXL at \$5. If the HLEND bit is cleared, the RXH is located at address \$5, RXM at \$6, and RXL at \$7.

When data is written to the receive byte register at host address \$7, the receive data register full (RXDF) bit is set. The host processor can program the RREQ bit to assert the external HREQ signal when RXDF is set. This indicates that the HI08 has a full word (either 8, 16, or 24 bits) for the host processor. The host processor can program the RREQ bit to assert the external HREQ signal when RXDF is set. Asserting the HREQ signal informs the host processor that the receive byte registers have data to be read. When the host reads the receive byte register at host address \$7, the RXDF bit is cleared.

## 6.6.6 Transmit Byte Registers (TXH:TXM:TXL)

The host processor views the transmit byte registers as three 8-bit, write-only registers. These registers are the transmit high register (TXH), the transmit middle register (TXM), and the transmit low register (TXL). These registers send data to the high, middle, and low bytes, respectively, of the HRX register and are selected by the external host address inputs, HA[2:0], during a host processor write operation.

If the HLEND bit in the ICR is set, the TXH register is located at address \$7, the TXM register at \$6 and the TXL register at \$5. If the HLEND bit in the ICR is cleared, the TXH register is located at address \$5, the TXM register at \$6, and the TXL register at \$7.

Data is written into the transmit byte registers when the transmit data register empty (TXDE) bit is set. The host processor programs the TREQ bit to assert the external HREQ/HTRQ signal when TXDE is set. This informs the host processor that the transmit byte registers are empty. Writing to the data register at host address \$7 clears the TXDE bit. The contents of the transmit byte registers are transferred as 24-bit data to the HRX register when both the TXDE and the HRDF bit are cleared. This transfer operation sets TXDE and HRDF.

Note:

When data is written to a peripheral device, there is a two-cycle pipeline delay until any status bits affected by this operation are updated. If you read any of those status bits within the next two cycles, the bit does not reflect its current status. See the DSP56300 Family Manual, Appendix B, Polling a Peripheral Device for Write for further details.

## 6.6.7 Host Side Registers After Reset

**Table 6-12** shows the result of the four kinds of reset on bits in each of the HI08 registers seen by the host processor. The hardware reset is caused by asserting the RESET signal. The software reset is caused by executing the RESET instruction. The individual reset is caused by clearing the HEN bit in the HPCR. The stop reset is caused by executing the STOP instruction.

Table 6-12 Host Side Registers After Reset

| Register | Register     |             |                                  | Reset Type   |             |
|----------|--------------|-------------|----------------------------------|--------------|-------------|
| Name     | Data         | HW<br>Reset | SW<br>Reset                      | IR<br>Reset  | ST<br>Reset |
| ICR      | All Bits     | 0           | 0                                | _            | _           |
| CVR      | НС           | 0           | 0                                | 0            | 0           |
|          | HV[0:6]      | \$32        | \$32                             | _            | _           |
| ISR      | HREQ         | 0           | 1 if TREQ is set;<br>0 otherwise |              |             |
|          | HF3 -HF2     | 0           | 0                                | <del>_</del> | _           |
|          | TRDY         | 1           | 1                                | 1            | 1           |
|          | TXDE         | 1           | 1                                | 1            | 1           |
|          | RXDF         | 0           | 0                                | 0            | 0           |
| IVR      | IV[0:7]      | \$0F        | \$0F                             | _            | _           |
| RX       | RXH: RXM:RXL | empty       | empty                            | empty        | empty       |
| TX       | TXH: TXM:TXL | empty       | empty                            | empty        | empty       |

# 6.6.8 General-Purpose I/O

When configured as GPIO, the HI08 is viewed by the DSP56309 as memory-mapped registers, as documented in **Section 6.5—HI08 DSP Side Programmer's Model** on page 6-8. Those memory-mapped registers control up to 16 I/O signals. Software RESET instructions and hardware RESET signals clear all DSP side control registers and configure the HI08 as GPIO with all 16 signals disconnected. External circuitry

connected to the HI08 may need external pull-up/pull-down resistors until the signals are configured for operation. The registers cleared are the HPCR, HDDR, and HDR. Selection between GPIO and HI08 is made by clearing HPCR bits 6 through 1 for GPIO or setting these bits for HI08 functionality. If the HI08 is in GPIO mode, the HDDR configures each corresponding signal in the HDR as an input signal if the HDDR bit is cleared or as an output signal if the HDDR bit is set. (See Section 6.5.7—Host Data Direction Register (HDDR) on page 6-17 and Section 6.5.8—Host Data Register (HDR) also on page 6-17.)

## 6.7 SERVICING THE HOST INTERFACE

The HI08 can be serviced by using one of the following protocols:

- Polling
- Interrupts

The host processor writes to the appropriate HI08 register to reset the control bits and configure the HI08 for proper operation.

## 6.7.1 HI08 Host Processor Data Transfer

To the host processor, the HI08 looks like a contiguous block of Static RAM. To transfer data between itself and the HI08, the host processor performs the following steps:

- 1. asserts the HI08 address to select the register to be read or written
- 2. selects the direction of the data transfer (If it is writing, the host processor sources the data on the bus.)
- 3. strobes the data transfer

# 6.7.2 Polling

In polling mode, the HREQ/HTRQ signal is not connected to the host processor and HACK must be deasserted to insure IVR data is not being driven on H[7:0] when other registers are being polled. (If the HACK function is not needed, the HACK signal can be configured as a GPIO signal, as documented in **Section 6.5.6—Host Port Control Register (HPCR)** on page 6-12.)

## **Servicing the Host Interface**

The host processor first performs a data read transfer to read the ISR, as in **Figure 6-16**. This convention allows the host processor to assess the status of the HI08 and perform the appropriate actions.

Generally, after the appropriate data transfer has been made, the corresponding status bit is updated to reflect the transfer.

- If RXDF is set, the receive data register is full, and the host processor can perform a data read.
- If TXDE is set, the transmit data register is empty, and the host processor can perform a data write.
- If TRDY is set, the transmit data register is empty. This implies that the receive data register on the DSP side is also empty. Data written by the host processor to the HI08 is transferred directly to the DSP side.
- If (HF2 and HF3) ≠ 0, depending on how the host flags have been used, this may indicate that an application-specific state within the DSP56309 has been reached. Intervention by the host processor may be required.
- If HREQ is set, the HREQ/TRQ signal has been asserted, and the DSP56309 is requesting the attention of the host processor. One of the previous four conditions exists.

After the appropriate data transfer has been made, the corresponding status bit is updated to reflect the transfer.

If the host processor has issued a command to the DSP56309 by writing to the CVR and setting the HC bit, it can read the HC bit in the CVR to determine whether the command has been accepted by the interrupt controller in the DSP core. When the command has been accepted for execution, the HC bit is cleared by the interrupt controller in the DSP core.

## 6.7.3 Servicing Interrupts

If either HREQ/HTRQ or the HRRQ signal or both are connected to the host processor's interrupt input, the HI08 can request service from the host processor by asserting one of these signals. The HREQ/HTRQ and/or the HRRQ signal is asserted when TXDE is set and/or RXDF is set and the corresponding enable bit (TREQ or RREQ, respectively) is set. This situation appears in **Figure 6-16**.

**Servicing the Host Interface** 



Figure 6-16 HI08 Host Request Structure

HREQ is normally connected to the maskable interrupt input of the host processor. The host processor acknowledges host interrupts by executing an interrupt service routine. The host processor can test the two LSBs (RXDF and TXDE) of the ISR register to determine the interrupt source, as in **Figure 6-16**. The host processor interrupt service routine must read or write the appropriate HI08 data register to clear the interrupt. HREQ/HTRQ and/or HRRQ is deasserted under either of the following conditions:

- The enabled request is cleared or masked.
- The DSP is reset.

If the host processor is a member of the MC68000 family, there is no need for the additional step when the host processor reads the ISR to determine how to respond to an interrupt generated by the DSP56309. Instead, the DSP56309 automatically sources the contents of the IVR on the data bus when the host processor acknowledges the interrupt by asserting HACK. The contents of the IVR are placed on the host data bus while HREQ/TRQ (or HRRQ) and HACK are simultaneously asserted. The IVR data tells the MC680XX host processor which interrupt routine to execute to service the DSP56309.

**Table 6-13** shows the HI08 programming model.

HI08 PROGRAMMING MODEL QUICK REFERENCE

# **HI08 Programming Model Quick Reference**

Table 6-13 HI08 Programming Model

| Гуре       | R T T     |          | I<br>I                                            | I                                                 | I                                               | I<br>I      | I<br>I      | I                                               | I                                     |                                          | l<br>I                                                                                                            |
|------------|-----------|----------|---------------------------------------------------|---------------------------------------------------|-------------------------------------------------|-------------|-------------|-------------------------------------------------|---------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Reset Type | HW/<br>SW |          | 0                                                 | 0                                                 | 0                                               | 0           | 0           | 0                                               | 0                                     |                                          | 0                                                                                                                 |
|            | Comments  |          |                                                   | I                                                 | I                                               | I           | I           |                                                 | This bit is treated as 1 if HMUX = 0. | I nis bit is treated as<br>0 if HEN = 0. | Inis bit is treated as 0 if HEN = 0.  This bit is treated as 1 if HMUX = 0.  This bit is treated as 0 if HEN = 0. |
|            | Function  | DSP SIDE | HRRQ interrupt disabled<br>HRRQ interrupt enabled | HTRQ interrupt disabled<br>HTRQ interrupt enabled | HCP interrupt disabled<br>HCP interrupt enabled | I           | I           | GPIO signal disconnected<br>GPIO signals active | HA8/A1 = GPIO<br>HA8/A1 = HA8         |                                          | HA9/A2 = GPIO<br>HA9/A2 = HA9                                                                                     |
| Bit        | Value     |          | 0 -                                               | 0 -                                               | 0 -                                             |             | 1           | 0 +                                             | 0 -                                   |                                          | 0 +                                                                                                               |
|            | Name      |          | Receive Interrupt<br>Enable                       | Transmit Interrupt<br>Enable                      | Host Command<br>Interrupt Enable                | Host Flag 2 | Host Flag 3 | Host GPIO Enable                                | Host Address Line<br>8 Enable         |                                          | Host Address Line<br>9 Enable                                                                                     |
|            | Mnemonic  |          | HRIE                                              | HTE                                               | HOIE                                            | HF2         | HF3         | HGEN                                            | HA8EN                                 |                                          | HA9EN                                                                                                             |
|            | #         |          | 0                                                 | -                                                 | 8                                               | ო           | 4           | 0                                               | -                                     |                                          | 0                                                                                                                 |
|            | Reg       |          | HCR                                               |                                                   |                                                 |             |             | HPCR                                            |                                       |                                          |                                                                                                                   |

**6**.8

## HI08 Programming Model Quick Reference

Table 6-13 HI08 Programming Model (Continued)

| Reset Type | I<br>R<br>T | I                      |                                                |                                                      | I                                |                                                |                                                      | I                                    |                                                        | 1                                                 |                     | 1                                  |                                                                                         |
|------------|-------------|------------------------|------------------------------------------------|------------------------------------------------------|----------------------------------|------------------------------------------------|------------------------------------------------------|--------------------------------------|--------------------------------------------------------|---------------------------------------------------|---------------------|------------------------------------|-----------------------------------------------------------------------------------------|
| Reset      | HW/<br>SW   | 0                      |                                                |                                                      | 0                                |                                                |                                                      | 0                                    | 0                                                      | 0                                                 |                     | 0                                  | 0 0                                                                                     |
|            | Comments    |                        |                                                |                                                      | This bit is ignored if HDRQ = 1. | O if HREN = 0. This bit is treated as          |                                                      | I                                    | This bit is ignored if<br>HEN = 0.                     | This bit is ignored if HEN = 0.                   |                     | This bit is ignored if<br>HEN = 0. | This bit is ignored if HEN = 0. This bit is ignored if HEN = 0.                         |
|            | Function    | HDRΩ = 0<br>HDRΩ = 1   | HREQ/HTRQ = GPIO HREQ/HTRQ<br>HACK/HRRQ = GPIO | HREQ/HTRQ = HREQ,HREQ/HTRQ<br>HACK/HRRQ = HTRQ, HRRQ | HDRQ = 0<br>HDRQ=1               | HACK/HRRQ = GPIO HREQ/HTRQ<br>HACK/HRRQ = GPIO | HACK/HRRQ = HACK HREQ/HTRQ<br>HACK/HRRQ = HTRQ, HRRQ | Host Port = GPIO<br>Host Port Active | HREQ/HTRQ/HRRQ = driven<br>HREQ/HTRQ/HRRQ = open drain | HDS/HRD/HWR active low<br>HDS/HRD/HWR active high |                     | HAS active low<br>HAS active high  | HAS active low HAS active high Separate address and data lines Multiplexed address/data |
| Bit        | Value       |                        | 0                                              | <del>-</del>                                         |                                  | 0                                              | -                                                    | 0 -                                  | 0 -                                                    | 0                                                 |                     | 0 +                                | 0 - 0 -                                                                                 |
|            | Name        | Host Request<br>Enable |                                                |                                                      | Host Acknowledge<br>Enable       |                                                |                                                      | Host Enable                          | Host Request Open<br>Drain                             | Host Data Strobe<br>Polarity                      | ( ( ( ) T T C ( ) - | Strobe Polarity                    | Flost Address<br>Strobe Polarity<br>Host Multiplexed<br>Bus                             |
|            | Mnemonic    | HREN                   |                                                |                                                      | HAEN                             |                                                |                                                      | Z                                    | нвор                                                   | HDSP                                              | HASP                |                                    | HMUX                                                                                    |
|            | #           | 4                      |                                                |                                                      | വ                                |                                                |                                                      | 9                                    | ω                                                      | 6                                                 | 10                  |                                    | =                                                                                       |
|            | Reg         | HPCR                   |                                                |                                                      |                                  |                                                |                                                      |                                      |                                                        |                                                   |                     |                                    |                                                                                         |

0

0

SH

\_ ~

## **HI08 Programming Model Quick Reference**

0

0

Reset Type HW/ SW \$0000 \$0000 empty empty \$80 0 0 0 0 0 This bit is ignored if HEN = 0. This bit is ignored if HEN = 0. This bit is ignored if HEN = 0. Comments HI08 Programming Model (Continued) The Transmit Data Register is empty. The Transmit Data Register is not empty. HREQ/HTRQ/HRRQ active low HREQ/HTRQ/HRRQ active high no receive data to be read Receive Data Register is full Function no host command pending host command pending HACK active low HACK active high HCS active low HCS active high Input Output Value Bit 回田 0 -0 -0 -0 -- 0 0 -Table 6-13 Host Transmit Data Empty Host Base Address DSP Transmit Data Register Host Acknowledge Polarity Host Receive Data Full DSP Receive Data GPIO signal Data Host Chip Select Host Command Name Host Request GPIO signal Direction Host Flag 0 Host Flag 1 Register Register Polarity polarity Mnemonic DR16-DR0 BA10-BA3 D16-D0 HRDF HRP HAP HCP HF0 픞 16-0 7-0 3 4 2 0 N ო Reg HDRR HPCR HBAR HDR HSR ÄX Ĭ

**HI08 Programming Model Quick Reference** 

Table 6-13 HI08 Programming Model (Continued)

|     |   |          |                            | Bit   |                                                                                |                             | Reset Type | Тур | a   |  |
|-----|---|----------|----------------------------|-------|--------------------------------------------------------------------------------|-----------------------------|------------|-----|-----|--|
| Reg | # | Mnemonic | Name                       | Value | Function                                                                       | Comments                    | HW/<br>SW  | I 🛎 | S F |  |
|     |   |          |                            | H     | HOST SIDE                                                                      |                             |            |     |     |  |
|     | 0 | RREQ     | Receive Request<br>Enable  | 0     | HRRQ interrupt disabled<br>HRRQ interrupt enabled                              |                             | 0          | ı   | ı   |  |
|     | - | TREQ     | Transmit Request<br>Enable | 0 -   | HTRQ interrupt disabled<br>HTRQ interrupt enabled                              | 1                           | 0          | ı   | ı   |  |
|     | 0 | нрва     | Double Host<br>Request     | 0 1   | HREQ/HTRQ = HREQ,<br>HACK/HRRQ = HACK<br>HREQ/HTRQ = HTRQ,<br>HACK/HRRQ = HRRQ | I                           | 0          | I   | I   |  |
|     | ဇ | HF0      | Host Flag 0                | I     | I                                                                              | I                           | 0          | I   | I   |  |
|     | 4 | HF1      | Host Flag 1                | 1     | I                                                                              | I                           | 0          | I   | ı   |  |
|     | 2 | HLEND    | Host Little Endian         | 0     | Big Endian order<br>Little Endian order                                        | I                           | 0          | I   | I   |  |
|     | 7 | TINI     | Initialize                 | -     | Reset data paths according to TREQ and RREQ                                    | cleared by HI08<br>hardware | 0          | l   | I   |  |

0

0

0

0

SH

 $\simeq$ 

## **HI08 Programming Model Quick Reference**

0

0

Reset Type HW/ SW empty empty \$32 \$0F 0 0 0 0 0 cleared by HI08 hardware when the HC interrupt request is serviced Comments default vector via programmable HI08 Programming Model (Continued) HREQ signal is deasserted HREQ signal is asserted (if enabled) Host Transmit Register is empty Host Transmit Register is full transmit FIFO (6 deep) is empty transmit FIFO is not empty Receive Register is empty Host Receive Register is full 68000 family vector register Function no host command pending host command pending Host Value Bit - 0 - 0 0 -0 -0 -Host Transmit Data Register Table 6-13 Host Receive Data **Transmitter Ready** Interrupt Register Host Command Vector Transmit Data Register Empty Host Command Name Receive Data Host Request Register Full Host Flag 2 Host Flag 3 Register Mnemonic HV6-HV0 HREQ RXDF HF3 오 # 0-9 2-0 7-0 2-0 0 N ო TXH/M/L RXH/M/L Reg CVR CVR Ν ISB

# SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE (ESSI)



## **Enhanced Synchronous Serial Interface (ESSI)**

| 7.1 | INTRODUCTION                      |
|-----|-----------------------------------|
| 7.2 | ENHANCEMENTS TO THE ESSI          |
| 7.3 | ESSI DATA AND CONTROL SIGNALS 7-4 |
| 7.4 | ESSI PROGRAMMING MODEL            |
| 7.5 | OPERATING MODES                   |
| 7.6 | GPIO SIGNALS AND REGISTERS        |
|     |                                   |

## 7.1 INTRODUCTION

The Enhanced Synchronous Serial Interface (ESSI) provides a full-duplex serial port for serial communication with a variety of serial devices, including one or more industry-standard codecs, other DSPs, microprocessors, and peripherals that implement the Motorola Serial Peripheral Interface (SPI). The ESSI consists of independent transmitter and receiver sections and a common ESSI clock generator.

There are two independent and identical ESSIs in the DSP56309: ESSI0 and ESSI1. For the sake of simplicity, a single generic ESSI is described.

The ESSI block diagram appears in **Figure 7-1** on page 7-5. This interface is synchronous because all serial transfers are synchronized to a clock.

Note:

This should not be confused with the asynchronous mode of the ESSI, in which separate clocks are used for the receiver and transmitter. In this mode, the ESSI is still a synchronous device, because all transfers are synchronized to these clocks.

Additional synchronization signals are used to delineate the word frames. Normal mode is used to transfer data at a periodic rate, one word per period. Network mode is similar in that it is also intended for periodic transfers; however, it supports up to 32 words (time slots) per period. Network mode can be used to build time division multiplexed (TDM) networks. In contrast, on-demand mode is intended for non-periodic transfers of data. This mode can be used to transfer data serially at high speed when the data become available. This mode offers a subset of the SPI protocol.

Since each ESSI unit can be configured with one receiver and three transmitters, the two units can be used together for surround sound applications (which need two digital input channels and six digital output channels).

## 7.2 ENHANCEMENTS TO THE ESSI

The synchronous serial interface (SSI) used in the DSP56000 family has been enhanced in the following ways to make the ESSI:

- Network enhancements
  - Time slot mask registers (receive and transmit) added
  - End-of-frame interrupt added
  - Drive enable signal added (to be used with transmitter 0)

7-4

## Freescale Semiconductor, Inc.

**Enhanced Synchronous Serial Interface (ESSI)** 

#### **ESSI Data and Control Signals**

- Audio enhancements
  - Three transmitters per ESSI (for six-channel surround sound)
- General enhancements
  - Can trigger DMA interrupts (receive or transmit)
  - Separate exception enable bits
- Other Changes
  - One divide by 2 removed from the internal clock source chain
  - CRA (PSR) bit definition is reversed
  - Gated clock mode not available

#### 7.3 ESSI DATA AND CONTROL SIGNALS

Three to six signals are required for ESSI operation, depending on the operating mode selected. The serial transmit data (STD) signal and serial control (SC0 and SC1) signals are fully synchronized to the clock if they are programmed as transmit-data signals.

## 7.3.1 Serial Transmit Data (STD) Signal

The STD signal is used for transmitting data from the TX0 serial transmit shift register. STD is an output when data is being transmitted from the TX0 shift register. With an internally generated bit clock, the STD signal becomes a high impedance output signal for a full clock period after the last data bit has been transmitted. If sequential data words are being transmitted, the STD signal does not assume a high-impedance state. The STD signal can be programmed as a GPIO signal (P5) when the ESSI STD function is not being used.

## 7.3.2 Serial Receive Data Signal (SRD)

The SRD signal receives serial data and transfers the data to the ESSI receive shift register. SRD can be programmed as a GPIO signal (P4) when the ESSI SRD function is not being used.

The ESSI block diagram is shown in **Figure 7-1**.



Figure 7-1 ESSI Block Diagram

## 7.3.3 Serial Clock (SCK)

The SCK signal is a bidirectional signal providing the serial bit rate clock for the ESSI interface. The SCK signal is a clock input or output used by all the enabled transmitters and receiver in synchronous modes or by all the enabled transmitters in asynchronous

**Enhanced Synchronous Serial Interface (ESSI)** 

#### **ESSI Data and Control Signals**

modes; see **Table 7-1** on page 7-8. SCK can be programmed as a GPIO signal (P3) when the ESSI SCK function is not being used.

**Notes:** 

- 1. Although an external serial clock can be independent of and asynchronous to the DSP system clock, the external ESSI clock frequency must not exceed  $F_{\rm core}/3$ , and each ESSI phase must exceed the minimum of 1.5 CLKOUT cycles.
- **2.** The internally sourced ESSI clock frequency must not exceed  $F_{core}/4$ .

## 7.3.4 Serial Control Signal (SC0)

SC00 is a serial control signal for ESSI0, and SC10 is a serial control signal for ESSI1. They are referred to collectively as SC0.

The function of this signal is determined by selecting either synchronous or asynchronous mode; see **Table 7-4** on page 7-24. In asynchronous mode, this signal is used for the receive clock I/O. In synchronous mode, this signal is used as the transmitter data out signal for transmit shift register 1 or for serial flag I/O. A typical application of serial flag I/O would be multiple device selection for addressing in codec systems.

If SC0 is configured as a serial flag signal, its direction is determined by the serial control direction 0 (SCD0) bit in the ESSI control register B (CRB). When configured as an output, its value is determined by the value of the serial output flag 0 (OF0) bit in the CRB. When configured as an input, SC0 controls the state of serial input flag 0 (IF0) bit in the ESSI status register (SSISR).

When SC0 is configured as a transmit data signal, it is always an output signal regardless of the SCD0 bit value. SC0 is fully synchronized with the other transmit data signals (STD and SC1).

In asynchronous mode, SC0 is configured as the receive clock. The direction of the SC0 in this mode is also determined by SCD0.

SC0 can be programmed as a GPIO signal (P0) when the ESSI SC0 function is not being used.

**Note:** The ESSI can operate with more than one active transmitter only in synchronous mode.

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Data and Control Signals** 

## 7.3.5 Serial Control Signal (SC1)

SC01 is a serial control signal for ESSI0, and SC11 is a serial control signal for ESSI1. They are referred to collectively as SC1.

The function of this signal is determined by selecting either synchronous or asynchronous mode; see **Table 7-4** on page 7-24. In asynchronous mode (such as a single codec with asynchronous transmit and receive), SC1 is the receiver frame sync I/O. In synchronous mode, SC1 is used for the transmitter data out signal of transmit shift register TX2, for the drive enable transmitter 0 signal, or for serial flag SC1.

When used as a serial flag signal, SC1 operates like the previously described SC0. SC0 and SC1 are independent flags but can be used together for multiple serial device selection. SC0 and SC1 can be used unencoded to select up to two codecs or can be decoded externally to select up to four codecs.

If SC1 is configured as a serial flag signal, its direction is determined by the SCD1 bit in the CRB. When configured as an output, its value is determined by the value of the serial output flag1 (OF1) bit in the CRB. When configured as an input, SC0 controls the stated serial input flag 1 (IF1) bits in SSISR.

When SC1 is configured as a transmit data signal, it is always an output signal regardless of the SCD1 bit value. As an output, it is fully synchronized with the other ESSI transmit data signals (STD and SC0).

In asynchronous mode, SC1 is configured as the receive frame sync. The direction of SC1 in this mode is determined by SCD1.

SC1 can be programmed as a GPIO signal (P1) when the ESSI SC1 function is not being used.

**Table 7-1** summarizes ESSI clock sources, whether synchronous or asynchronous, and shows the bit settings for the signals involved.

**Enhanced Synchronous Serial Interface (ESSI)** 

#### **ESSI Programming Model**

Table 7-1 ESSI Clock Sources

| SYN | SCKD | SCD0 | R Clock<br>Source | RX<br>Clock<br>Out | T Clock<br>Source | TX Clock Out |
|-----|------|------|-------------------|--------------------|-------------------|--------------|
|     |      |      | Asynch            | ronous             |                   |              |
| 0   | 0    | 0    | EXT, SC0          | _                  | EXT, SCK          | _            |
| 0   | 0    | 1    | INT               | SC0                | EXT, SCK          | _            |
| 0   | 1    | 0    | EXT, SC0          | _                  | INT               | SCK          |
| 0   | 1    | 1    | INT               | SC0                | INT               | SCK          |
|     |      |      | Synch             | ronous             |                   |              |
| 1   | 0    | 0/1  | EXT, SCK          | _                  | EXT, SCK          | _            |
| 1   | 1    | 0/1  | INT               | SCK                | INT               | SCK          |

## 7.3.6 Serial Control Signal (SC2)

SC02 is a serial control signal for ESSI0, and SC12 is a serial control signal for ESSI1. They are referred to collectively as SC2.

This signal is used for frame sync I/O. SC2 is the frame sync for both the transmitter and receiver in synchronous mode and for the transmitter only in asynchronous mode. The direction of this signal is determined by the SCD2 bit in the CRB. When configured as an output, this signal outputs the internally generated frame sync signal. When configured as an input, this signal receives an external frame sync signal for the transmitter in asynchronous mode and for the receiver when in synchronous mode. SC2 can be programmed as a GPIO signal (P2) when the ESSI SC2 function is not being used.

## 7.4 ESSI PROGRAMMING MODEL

The ESSI includes the following registers:

- Two control registers (CRA, CRB) illustrated in Figure 7-2 and Figure 7-3
- One status register (SSISR) illustrated in Figure 7-4

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

- Three transmit data registers (TX0, TX1, TX2)
- One receive data register (RX)
- Two transmit slot mask registers (TSMA, TSMB) illustrated in Figure 7-5 and Figure 7-6
- Two receive slot mask registers (RSMA, RSMB) illustrated in Figure 7-7 and Figure 7-8
- One special-purpose time slot register (TSR)

The following paragraphs give detailed descriptions and operations of each of the bits in the ESSI registers. The GPIO functionality of the ESSI is documented in **Section 7.6—GPIO Signals and Registers** of this manual.

|   | 11  | 10   | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0      |
|---|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|
|   | PSR |      |     |     | PM7 | PM6 | PM5 | PM4 | РМ3 | PM2 | PM1 | PM0    |
|   |     |      |     |     |     |     |     |     |     |     |     |        |
|   | 23  | 22   | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12     |
|   |     | SSC1 | WL2 | WL1 | WL0 | ALC |     | DC4 | DC3 | DC2 | DC1 | DC0    |
| _ |     | •    | •   | •   | •   | •   | •   |     | •   | •   |     | AA0857 |

**Figure 7-2** ESSI Control Register A (CRA)

(ESSI0 X:\$FFFFB5, ESSI1 X:\$FFFFA5)

| 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1   | 0      |
|------|------|------|------|------|------|------|------|------|------|-----|--------|
| CKP  | FSP  | FSR  | FSL1 | FSL0 | SHFD | SCKD | SCD2 | SCD1 | SCD0 | OF1 | OF0    |
|      |      |      |      |      |      |      |      |      |      |     |        |
| 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   | 15   | 14   | 13  | 12     |
| REIE | TEIE | RLIE | TLIE | RIE  | TIE  | RE   | TE0  | TE1  | TE2  | MOD | SYN    |
|      | -    | -    | •    |      |      | •    | -    |      |      |     | ΔΔ0858 |

Figure 7-3 ESSI Control Register B (CRB)

(ESSI0 X:\$FFFFB6, ESSI1 X:\$FFFFA6)

| 11 | 10 | 9  | 8  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0      |
|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|--------|
|    |    |    |    | RDF | TDE | ROE | TUE | RFS | TFS | IF1 | IF0    |
|    |    |    |    |     |     |     |     |     |     |     |        |
| 23 | 22 | 21 | 20 | 19  | 18  | 17  | 16  | 15  | 14  | 13  | 12     |
|    |    |    |    |     |     |     |     |     |     |     |        |
|    | •  | •  | •  |     | •   | •   | •   | •   | •   |     | ΔΔ0850 |

Figure 7-4 ESSI Status Register (SSISR)

(ESSI0 X:\$FFFFB7, ESSI1 X:\$FFFFA7)

## **Enhanced Synchronous Serial Interface (ESSI)**

#### **ESSI Programming Model**

| 11   | 10   | 9   | 8   | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0      |
|------|------|-----|-----|-----|-----|-----|-----|------|------|------|--------|
| TS11 | TS10 | TS9 | TS8 | TS7 | TS6 | TS5 | TS4 | TS3  | TS2  | TS1  | TS0    |
|      |      |     |     |     |     |     |     |      |      |      |        |
| 23   | 22   | 21  | 20  | 19  | 18  | 17  | 16  | 15   | 14   | 13   | 12     |
|      |      |     |     |     |     |     |     | TS15 | TS14 | TS13 | TS12   |
|      | •    |     | •   |     | •   | •   | •   |      | •    |      | AA0860 |

Figure 7-5 ESSI Transmit Slot Mask Register A (TSMA)

(ESSI0 X:\$FFFFB4, ESSI1 X:\$FFFFA4)

| 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0      |
|------|------|------|------|------|------|------|------|------|------|------|--------|
| TS27 | TS26 | TS25 | TS24 | TS23 | TS22 | TS21 | TS20 | TS19 | TS18 | TS17 | TS16   |
|      |      |      |      |      |      |      |      |      |      |      |        |
| 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   | 15   | 14   | 13   | 12     |
|      |      |      |      |      |      |      |      | TS31 | TS30 | TS29 | TS28   |
|      | •    | •    | •    | •    | •    | •    | •    |      | •    |      | AA0861 |

**Figure 7-6** ESSI Transmit Slot Mask Register B (TSMB)

(ESSI0 X:\$FFFFB3, ESSI1 X:\$FFFFA3)

| 11   | 10   | 9   | 8   | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0      |
|------|------|-----|-----|-----|-----|-----|-----|------|------|------|--------|
| RS11 | RS10 | RS9 | RS8 | RS7 | RS6 | RS5 | RS4 | RS3  | RS2  | RS1  | RS0    |
|      |      |     |     |     |     | •   |     |      |      |      |        |
| 23   | 22   | 21  | 20  | 19  | 18  | 17  | 16  | 15   | 14   | 13   | 12     |
|      |      |     |     |     |     |     |     | RS15 | RS14 | RS13 | RS12   |
|      |      |     |     |     |     |     |     |      |      |      | AA0862 |

Figure 7-7 ESSI Receive Slot Mask Register A (RSMA)

(ESSI0 X:\$FFFFB2, ESSI1 X:\$FFFFA2)

| 11   | 10                                                                               | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
|------|----------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|--|
| RS27 | RS26                                                                             | RS25 | RS24 | RS23 | RS22 | RS21 | RS20 | RS19 | RS18 | RS17 | RS16 |  |
|      |                                                                                  | •    |      |      |      |      |      |      |      |      |      |  |
| 23   | 22                                                                               | 21   | 20   | 19   | 18   | 17   | 16   | 15   | 14   | 13   | 12   |  |
|      |                                                                                  |      |      |      |      |      |      | RS31 | RS30 | RS29 | RS28 |  |
|      | Reserved bit - read as zero should be written with zero for future compatibility |      |      |      |      |      |      |      |      |      |      |  |

. . .

Figure 7-8 ESSI Receive Slot Mask Register B (RSMB)

(ESSI0 X:\$FFFFB1, ESSI1 X:\$FFFFA1)

AA0863

#### 7.4.1 **ESSI Control Register A (CRA)**

The ESSI control register A (CRA) is one of two 24-bit, read/write control registers used to direct the operation of the ESSI. The CRA controls the ESSI clock generator bit and frame sync rates, word length, and number of words per frame for the serial data. The CRA control bits are described in the following paragraphs; see also Figure 7-2 on page 7-9.

#### 7.4.1.1 CRA Prescale Modulus Select PM[7:0] Bits 7–0

The PM[7:0] bits specify the divide ratio of the prescale divider in the ESSI clock generator. A divide ratio from 1 to 256 (PM = \$0 to \$FF) can be selected. The bit clock output is available at the transmit clock signal (SCK) and/or the receive clock (SC0) signal of the DSP. The bit clock output is also available internally for use as the bit clock to shift the transmit and receive shift registers. The ESSI clock generator functional diagram is shown in **Figure 7-9**. F<sub>core</sub> is the DSP56309 core clock frequency (the same frequency as the CLKOUT signal, when that signal is enabled). Careful choice of the crystal oscillator frequency and the prescaler modulus allows generation of the industry-standard codec master clock frequencies of 2.048 MHz, 1.544 MHz, and 1.536 MHz. Both the hardware  $\overline{\text{RESET}}$  signal and the software RESET instruction clear PM[7:0].

#### 7.4.1.2 CRA Reserved Bits 8–10

These bits are reserved. They are read as 0 and should be written with 0.

#### 7.4.1.3 CRA Prescaler Range (PSR) Bit 11

The PSR controls a fixed divide-by-eight prescaler in series with the variable prescaler. This bit is used to extend the range of the prescaler for those cases where a slower bit clock is desired. When PSR is set, the fixed prescaler is bypassed. When PSR is cleared, the fixed divide-by-eight prescaler is operational; see **Figure 7-9** on page 7-12.

This definition is reversed from that of the 560xx SSI. Note:

The maximum allowed internally generated bit clock frequency is the internal DSP56309 clock frequency divided by 4; the minimum possible internally generated bit clock frequency is the DSP56309 internal clock frequency divided by 4096. Both the hardware RESET signal and the software RESET instruction clear PSR.

7-12

#### **Enhanced Synchronous Serial Interface (ESSI)**

## **ESSI Programming Model**

The combination PSR = 1 and PM[7:0] = \$00 (dividing  $F_{core}$  by 2) can cause Note: synchronization problems and should not be used.



Figure 7-9 ESSI Clock Generator Functional Block Diagram

#### 7.4.1.4 CRA Frame Rate Divider Control DC[4:0] Bits 16–12

The values of the DC[4:0] bits control the divide ratio for the programmable frame rate dividers used to generate the frame clocks. In network mode, this ratio can be interpreted as the number of words per frame minus one. In normal mode, this ratio determines the word transfer rate.

The divide ratio can range from 1 to 32 (DC = 00000 to 11111) for normal mode and 2 to 32 (DC = 00001 to 11111) for network mode. A divide ratio of one (DC = 00000) in network mode is a special case known as on-demand mode. In normal mode, a divide ratio of one (DC = 00000) provides continuous periodic data word transfers. A bit-length frame sync must be used in this case and is selected by setting the FSL[1:0] bits in the CRA to (01). Both the hardware  $\overline{RESET}$  signal and the software RESET instruction clear DC[4:0].

The ESSI frame sync generator functional diagram is shown in **Figure 7-10**.



Figure 7-10 ESSI Frame Sync Generator Functional Block Diagram

#### 7.4.1.5 **CRA Reserved Bit 17**

This bit is reserved. It is read as 0 and should be written with 0.

## 7.4.1.6 CRA Alignment Control (ALC) Bit 18

The ESSI is designed for 24-bit fractional data. Shorter data words are left aligned to the MSB, Bit 23. For applications that use 16 bit fractional data, shorter data words are left aligned to bit 15. The ALC bit supports shorter data words. If ALC is set, received words are left aligned to bit 15 in the receive shift register. Transmitted words must be left aligned to bit 15 in the transmit shift register. If the ALC bit is cleared, received words are left aligned to bit 23 in the receive shift register. Transmitted words must be left aligned to bit 23 in the transmit shift register. The ALC bit is cleared by either a hardware RESET signal or a software RESET instruction.

**Note:** If the ALC bit is set, only 8-, 12-, or 16-bit words should be used. The use of 24- or 32-bit words leads to unpredictable results.

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

## 7.4.1.7 CRA Word-length Control (WL[2:0]) Bits 21–19

The WL[2:0] bits are used to select the length of the data words being transferred via the ESSI. Word lengths of 8-, 12-, 16-, 24-, or 32- bits can be selected, as in **Table 7-2**. The ESSI data path programming model in **Figure 7-16** on page 7-31 and **Figure 7-17** on page 7-32 has additional information about selecting different length data words. The ESSI data registers are 24 bits long. The ESSI transmits 32-bit words either by duplicating the last bit eight times when WL[2:0] = 100, or by duplicating the first bit eight times when WL[2:0] = 101. The WL[2:0] bits are cleared by a hardware  $\overline{\text{RESET}}$  signal or by a software RESET instruction.

|     |     |     | O                                       |
|-----|-----|-----|-----------------------------------------|
| WL2 | WL1 | WL0 | Number of Bits/Word                     |
| 0   | 0   | 0   | 8                                       |
| 0   | 0   | 1   | 12                                      |
| 0   | 1   | 0   | 16                                      |
| 0   | 1   | 1   | 24                                      |
| 1   | 0   | 0   | 32<br>(valid data in the first 24 bits) |
| 1   | 0   | 1   | 32<br>(valid data in the last 24 bits)  |
| 1   | 1   | 0   | Reserved                                |
| 1   | 1   | 1   | Reserved                                |

**Table 7-2** ESSI Word Length Selection

## 7.4.1.8 CRA Select SC1 (SSC1) Bit 22

The SSC1 bit controls the functionality of the SC1 signal. This bit is only valid when the ESSI is configured in synchronous mode (i.e., if the CRB synchronous/asynchronous bit (SYN) is set), and transmitter 2 is disabled (i.e., if transmit enable (TE2) = 0). If SSC1 is set and SC1 is configured as an output (SCD1 = 1), then the SC1 signal acts as the driver enabled signal of transmitter 0. This enables an external buffer for the transmitter 0 output.

If SSC1 is cleared, SC1 acts as the serial I/O flag.

#### 7.4.1.9 CRA Reserved Bit 23

7-14

This bit is reserved. It is read as 0 and should be written with 0.

## 7.4.2 ESSI Control Register B (CRB)

The CRB is one of two 24-bit, read/write control registers used to direct the operation of the ESSI; see **Figure 7-3** on page 7-9. CRB controls the ESSI multifunction signals, SC[2:0], which can be used as clock inputs or outputs, frame synchronization signals, transmit data signals, or serial I/O flag signals.

The serial output flag control bits and the direction control bits for the serial control signals are in the ESSI CRB. Interrupt enable bits for the receiver and the transmitter are also in the CRB. The bit setting of the CRB also determines how many transmitters are enabled (0, 1, 2, or 3 transmitters can be enabled). The CRB settings also determine the ESSI operating mode.

Either a hardware  $\overline{RESET}$  signal or a software RESET instruction clears all the bits in the CRB.

The relationship between the ESSI signals SC[2:0], SCK, and the CRB bits is summarized in **Table 7-4** on page 7-24. The ESSI CRB bits are described in the following paragraphs.

## 7.4.2.1 CRB Serial Output Flags (OF0, OF1) Bits 0, 1

The ESSI has two serial output flag bits, OF1 and OF0. The normal sequence for setting output flags when transmitting data (by transmitter 0 through the STD signal only) consists of these steps:

- 1. Wait for TDE (TX0 empty) to be set.
- 2. Write the flags.
- 3. Write the transmit data to the TX register.

Bits OF0 and OF1 are double-buffered so that the flag states appear on the signals when the TX data is transferred to the transmit shift register. The flag bits values are synchronized with the data transfer.

**Note:** The timing of the optional serial output signals SC[2:0] is controlled by the frame timing and is not affected by the settings of TE2, TE1, TE0, or the receive enable (RE) bit of the CRB.

#### 7.4.2.1.1 CRB Serial Output Flag 0 (OF0) Bit 0

When the ESSI is in synchronous mode and transmitter 1 is disabled (TE1 = 0), the SC0 signal is configured as ESSI flag 0. If the serial control direction bit (SCD0) is set, the SC0 signal is an output. Data present in bit OF0 is written to SC0 at the beginning of the frame in normal mode or at the beginning of the next time slot in network mode.

**Enhanced Synchronous Serial Interface (ESSI)** 

#### **ESSI Programming Model**

Bit OF0 is cleared by a hardware RESET signal or by a software RESET instruction.

#### 7.4.2.1.2 CRB Serial Output Flag 1 (OF1) Bit 1

When the ESSI is in synchronous mode and transmitter 2 is disabled (TE2 = 0), the SC1 signal is configured as ESSI flag 1. If the serial control direction bit (SCD1) is set, the SC1 signal is an output. Data present in bit OF1 is written to SC1 at the beginning of the frame in normal mode or at the beginning of the next time slot in network mode.

Bit OF1 is cleared by a hardware RESET signal or by a software RESET instruction.

#### 7.4.2.2 CRB Serial Control Direction 0 (SCD0) Bit 2

In synchronous mode (SYN = 1) when transmitter 1 is disabled (TE1 = 0), or in asynchronous mode (SYN = 0), SCD0 controls the direction of the SC0 I/O signal. When SCD0 is set, SC0 is an output; when SCD0 is cleared, SC0 is an input.

When TE1 is set, the value of SCD0 is ignored, and the SC0 signal is always an output.

Bit SCD0 is cleared by a hardware  $\overline{RESET}$  signal or by a software RESET instruction.

## 7.4.2.3 CRB Serial Control Direction 1 (SCD1) Bit 3

In synchronous mode (SYN = 1) when transmitter 2 is disabled (TE2 = 0), or in asynchronous mode (SYN = 0), SCD1 controls the direction of the SC1 I/O signal. When SCD1 is set, SC1 is an output; when SCD1 is cleared, SC1 is an input.

When TE2 is set, the value of SCD1 is ignored, and the SC1 signal is always an output. Bit SCD1 is cleared by a hardware RESET signal or by a software RESET instruction.

## 7.4.2.4 CRB Serial Control Direction 2 (SCD2) Bit 4

SCD2 controls the direction of the SC2 I/O signal. When SCD2 is set, SC2 is an output; when SCD2 is cleared, SC2 is an input. SCD2 is cleared by a hardware  $\overline{\text{RESET}}$  signal or by a software RESET instruction.

#### 7.4.2.5 CRB Clock Source Direction (SCKD) Bit 5

SCKD selects the source of the clock signal. If SCKD is set and the ESSI is in synchronous mode, the internal clock is the source of the clock signal used for all the transmit shift registers and the receive shift register. If SCKD is set and the ESSI is in asynchronous mode, the internal clock source becomes the bit clock for the transmit shift register and word length divider. The internal clock is output on the SCK signal.

When SCKD is cleared, the external clock source is selected. The internal clock generator is disconnected from the SCK signal, and an external clock source can drive this signal.

Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears SCKD.

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

### 7.4.2.6 CRB Shift Direction (SHFD) Bit 6

The setting of the SHFD bit determines the shift direction of the transmit or receive shift register. If SHFD is set, data is shifted out with the LSB first. If SHFD is cleared, data is shifted out MSB first; see **Figure 7-16** on page 7-31 and **Figure 7-17** on page 7-32. Received data is shifted in LSB first when SHFD is set or MSB first when SHFD is cleared.

Either a hardware RESET signal or a software RESET instruction clears SHFD.

### 7.4.2.7 CRB Frame Sync Length FSL[1:0] Bits 7 and 8

These bits select the length of frame sync to be generated or recognized; see **Figure 7-11** on page 7-19, Figure 7-14 on page 7-22, and Figure 7-15 on page 7-23. The values of FSL[1:0] are documented in **Table 7-3**.

|      |      |           | · ·       |
|------|------|-----------|-----------|
| FSL1 | FSL0 | Frame Sy: | nc Length |
|      |      | RX        | TX        |
| 0    | 0    | word      | word      |
| 0    | 1    | word      | bit       |
| 1    | 0    | bit       | bit       |
| 1    | 1    | bit       | word      |

**Table 7-3** FSL1 and FSL0 Encoding

The word length is defined by WL[2:0].

Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears FSL[1:0].

### CRB Frame Sync Relative Timing (FSR) Bit 9

The FSR bit determines the relative timing of the receive and transmit frame sync signal in reference to the serial data lines, for word length frame sync only. When FSR is cleared, the word length frame sync occurs together with the first bit of the data word of the first slot. When FSR is set, the word length frame sync occurs one serial clock cycle earlier (i.e., simultaneously with the last bit of the previous data word).

Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears FSR.

### **CRB Frame Sync Polarity (FSP) Bit 10**

The FSP bit determines the polarity of the receive and transmit frame sync signals. When FSP is cleared, the frame sync signal polarity is positive (i.e., the frame start is indicated

**Enhanced Synchronous Serial Interface (ESSI)** 

### **ESSI Programming Model**

by the frame sync signal going high). When FSP is set, the frame sync signal polarity is negative (i.e., the frame start is indicated by the frame sync signal going low).

Either a hardware RESET signal or a software RESET instruction clears FRB.

### 7.4.2.10 CRB Clock Polarity (CKP) Bit 11

The CKP bit controls on which bit clock edge data and frame sync are clocked out and latched in. If CKP is cleared, the data and the frame sync are clocked out on the rising edge of the transmit bit clock and latched in on the falling edge of the receive bit clock. If CKP is set, the data and the frame sync are clocked out on the falling edge of the transmit bit clock and latched in on the rising edge of the receive bit clock.

Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears CKP.

### 7.4.2.11 CRB Synchronous /Asynchronous (SYN) Bit 12

SYN controls whether the receive and transmit functions of the ESSI occur synchronously or asynchronously with respect to each other; see **Figure 7-12** on page 7-20. When SYN is cleared, the ESSI is in asynchronous mode, and separate clock and frame sync signals are used for the transmit and receive sections. When SYN is set, the ESSI is in synchronous mode and the transmit and receive sections use common clock and frame sync signals. Only in synchronous mode can more than one transmitter be enabled.

Either a hardware  $\overline{RESET}$  signal or a software RESET instruction clears SYN.

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 



**Figure 7-11** CRB FSL0 and FSL1 Bit Operation (FSR = 0)

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

### 7.4.2.12 CRB ESSI Mode Select (MOD) Bit 13

MOD selects the operational mode of the ESSI; see **Figure 7-13** on page 7-21, **Figure 7-14** on page 7-22, and **Figure 7-15** on page 7-23. When MOD is cleared, normal mode is selected; when MOD is set, network mode is selected. In normal mode, the frame rate divider determines the word transfer rate: one word is transferred per frame sync during the frame sync time slot. In network mode, a word can be transferred every time slot. For more details, see **Section 7.5—Operating Modes**. Either a hardware RESET signal or a software RESET instruction clears MOD.



NOTE: Transmitter and receiver can have different clocks and frame syncs.



Figure 7-12 CRB SYN Bit Operation

AA0682



Figure 7-13 CRB MOD Bit Operation

**Enhanced Synchronous Serial Interface (ESSI)** 

### **ESSI Programming Model**



Figure 7-14 Normal Mode, External Frame Sync (8 Bit, 1 Word in Frame)

### 7.4.2.13 Enabling, Disabling ESSI Data Transmission

The ESSI has three transmit enable bits (TE[2:0]), one for each data transmitter. The process of transmitting data from TX1 and TX2 is the same. TX0 can also operate in asynchronous mode. The normal transmit enable sequence is to write data to one or more transmit data registers (or the time slot register (TSR)) before setting the TE bit. The normal transmit disable sequence is to clear the TE, transmit interrupt enable (TIE), and transmit exception interrupt enable (TEIE) bits after the transmit data empty (TDE) bit is set. In network mode, clearing the appropriate TE bit and setting it again disables the corresponding transmitter (0, 1, or 2) after transmission of the current data word. The transmitter remains disabled until the beginning of the next frame. During that time period, the corresponding SC (or STD in the case of TX0) signal remains in the high-impedance state.

### 7.4.2.14 CRB ESSI Transmit 2 Enable (TE2) Bit 14

The TE2 bit enables the transfer of data from TX2 to transmit shift register 2. TE2 is functional only when the ESSI is in synchronous mode and is ignored when the ESSI is in asynchronous mode.

When TE2 is set and a frame sync is detected, transmitter 2 is enabled for that frame.

When TE2 is cleared, transmitter 2 is disabled after completing transmission of data currently in the ESSI transmit shift register. Any data present in TX2 is not transmitted. If TE2 is cleared, data can be written to TX2; the TDE bit is cleared, but data is not transferred to transmit shift register 2.

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

Keeping the TE2 bit cleared until the start of the next frame causes the SC1 signal to act as serial I/O flag from the start of the frame, in both normal and network mode. The on-demand mode transmit enable sequence can be the same as normal mode, or the TE2 bit can be left enabled.

The TE2 bit is cleared by either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

**Note:** The setting of the TE2 bit does not affect the generation of frame sync or output flags.



Figure 7-15 Network Mode, External Frame Sync (8 Bit, 2 Words in Frame)

### 7.4.2.15 CRB ESSI Transmit 1 Enable (TE1) Bit 15

The TE1 bit enables the transfer of data from TX1 to transmit shift register 1. TE1 is functional only when the ESSI is in synchronous mode and is ignored when the ESSI is in asynchronous mode.

When TE1 is set and a frame sync is detected, the transmitter 1 is enabled for that frame.

When TE1 is cleared, transmitter 1 is disabled after completing transmission of data currently in the ESSI transmit shift register. Any data present in TX1 is not transmitted. If TE1 is cleared, data can be written to TX1; the TDE bit is cleared, but data is not transferred to transmit shift register 1.

Keeping the TE1 bit cleared until the start of the next frame causes the SC0 signal to act as serial I/O flag from the start of the frame, in both normal and network mode. The transmit enable sequence for on-demand mode can be the same as for normal mode, or the TE1 bit can be left enabled.

**Enhanced Synchronous Serial Interface (ESSI)** 

### **ESSI Programming Model**

The TE1 bit is cleared by either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

**Note:** The setting of the TE1 bit does not affect the generation of frame sync or

output flags.

### 7.4.2.16 CRB ESSI Transmit 0 Enable (TE0) Bit 16

The TE0 bit enables the transfer of data from TX0 to transmit shift register 0. TE0 is functional when the ESSI is in either synchronous or asynchronous mode.

When TE0 is set and a frame sync is detected, the transmitter 0 is enabled for that frame.

When TE0 is cleared, transmitter 0 is disabled after completing transmission of data currently in the ESSI transmit shift register. The STD output is tri-stated, and any data present in TX0 is not transmitted (i.e., data can be written to TX0 with TE0 cleared; the TDE bit is cleared, but data is not transferred to the transmit shift register 0).

The TE0 bit is cleared by either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

The transmit enable sequence for on-demand mode can be the same as for normal mode, or TEO can be left enabled.

**Note:** Transmitter 0 is the only transmitter that can operate in asynchronous mode (SYN = 0). TE0 does not affect the generation of frame sync or output flags.

**Table 7-4** summarizes the preceding sections; it shows possible settings of control bits and their associated signals.

Table 7-4 Mode and Signal Definition Table

| Control Bits |     |     |     | ESSI Signals |     |     |     |     |     |     |
|--------------|-----|-----|-----|--------------|-----|-----|-----|-----|-----|-----|
| SYN          | TE0 | TE1 | TE2 | RE           | SC0 | SC1 | SC2 | SCK | STD | SRD |
| 0            | 0   | X   | X   | 0            | U   | U   | U   | U   | U   | U   |
| 0            | 0   | Х   | Х   | 1            | RXC | FSR | U   | U   | U   | RD  |
| 0            | 1   | Х   | Х   | 0            | U   | U   | FST | TXC | TD0 | U   |
| 0            | 1   | Х   | Х   | 1            | RXC | FSR | FST | TXC | TD0 | RD  |
| 1            | 0   | 0   | 0   | 0            | U   | U   | U   | U   | U   | U   |

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

**Table 7-4** Mode and Signal Definition Table (Continued)

| Control Bits |     |     |     | ESSI Signals |      |          |     |     |     |     |
|--------------|-----|-----|-----|--------------|------|----------|-----|-----|-----|-----|
| SYN          | TE0 | TE1 | TE2 | RE           | SC0  | SC1      | SC2 | SCK | STD | SRD |
| 1            | 0   | 0   | 0   | 1            | F0/U | F1/T0D/U | FS  | XC  | U   | RD  |
| 1            | 0   | 0   | 1   | 0            | F0/U | TD2      | FS  | XC  | U   | U   |
| 1            | 0   | 0   | 1   | 1            | F0/U | TD2      | FS  | XC  | U   | RD  |
| 1            | 0   | 1   | 0   | 0            | TD1  | F1/T0D/U | FS  | XC  | U   | U   |
| 1            | 0   | 1   | 0   | 1            | TD1  | F1/T0D/U | FS  | XC  | U   | RD  |
| 1            | 0   | 1   | 1   | 0            | TD1  | TD2      | FS  | XC  | U   | U   |
| 1            | 0   | 1   | 1   | 1            | TD1  | TD2      | FS  | XC  | U   | RD  |
| 1            | 1   | 0   | 0   | 0            | F0/U | F1/T0D/U | FS  | XC  | TD0 | U   |
| 1            | 1   | 0   | 0   | 1            | F0/U | F1/T0D/U | FS  | XC  | TD0 | RD  |
| 1            | 1   | 0   | 1   | 0            | F0/U | TD2      | FS  | XC  | TD0 | U   |
| 1            | 1   | 0   | 1   | 1            | F0/U | TD2      | FS  | XC  | TD0 | RD  |
| 1            | 1   | 1   | 0   | 0            | TD1  | F1/T0D/U | FS  | XC  | TD0 | U   |
| 1            | 1   | 1   | 0   | 1            | TD1  | F1/T0D/U | FS  | XC  | TD0 | RD  |
| 1            | 1   | 1   | 1   | 0            | TD1  | TD2      | FS  | XC  | TD0 | U   |
| 1            | 1   | 1   | 1   | 1            | TD1  | TD2      | FS  | XC  | TD0 | RD  |

Note: TXC = Transmitter Clock

Note: RXC = Receiver Clock

Note: XC = Transmitter/Receiver Clock (Synchronous Operation)

Note: FST = Transmitter Frame Sync Note: FSR = Receiver Frame Sync

Note: FS = Transmitter/Receiver Frame Sync (Synchronous Operation)

Note: TD0 = Transmit Data signal 0 Note: TD1 = Transmit Data signal 1 Note: TD2 = Transmit Data signal 2

Note: T0D = Transmitter 0 drive enable if SSC1 = 1 & SCD1 = 1

Note: RD = Receive Data

Note: F0 = Flag 0

Note: F1 = Flag 1 if SSC1 = 0

Note: U = Unused (can be used as GPIO signal)

Note: X = Indeterminate

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

### 7.4.2.17 CRB ESSI Receive Enable (RE) Bit 17

When the RE bit is set, the receive portion of the ESSI is enabled. When this bit is cleared, the receiver is disabled by inhibiting data transfer into RX. If data is being received while this bit is cleared, the remainder of the word is shifted in and transferred to the ESSI receive data register.

RE must be set in both the normal and on-demand modes for the ESSI to receive data. In network mode, clearing RE and setting it again disables the receiver after reception of the current data word. The receiver remains disabled until the beginning of the next data frame.

RE is cleared by either a hardware RESET signal or a software RESET instruction.

**Note:** The setting of the RE bit does not affect the generation of a frame sync.

### 7.4.2.18 CRB ESSI Transmit Interrupt Enable (TIE) Bit 18

Setting the TIE bit enables a DSP transmit interrupt, which is generated when both the TIE and the TDE bits in the ESSI status register are set. When TIE is cleared, the transmit interrupt is disabled. The use of the transmit interrupt is described in **Section 7.5.3**. Writing data to the data registers of the enabled transmitters or to the TSR clears TDE and also clears the interrupt. Transmit interrupts with exception conditions have higher priority than normal transmit data interrupts. If the transmitter underrun error (TUE) bit is set, signaling that an exception has occurred, and the TEIE bit is set, the ESSI requests an SSI transmit data with exception interrupt from the interrupt controller.

TIE is cleared by either a hardware  $\overline{RESET}$  signal or a software RESET instruction.

# 7.4.2.19 CRB ESSI Receive Interrupt Enable (RIE) Bit 19

Setting the RIE enables a DSP receive data interrupt, which is generated when both the RIE and receive data register full (RDF) bit in the SSISR are set. When RIE is cleared, this interrupt is disabled. The use of the receive interrupt is described in **Section 7.5.3**. Reading the receive data register clears RDF and the pending interrupt. Receive interrupts with exception have higher priority than normal receive data interrupts. If the receiver overrun error (ROE) bit is set, signaling that an exception has occurred, and the REIE bit is set, the ESSI requests an SSI receive data with exception interrupt from the interrupt controller.

RIE is cleared by either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

### 7.4.2.20 Transmit Last Slot Interrupt Enable (TLIE) Bit 20

Setting the TLIE bit enables an interrupt at the beginning of the last slot of a frame when the ESSI is in network mode. When TLIE is set, the DSP is interrupted at the start of the last slot in a frame regardless of the transmit mask register setting. When TLIE is cleared,

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

the transmit last slot interrupt is disabled. The use of the transmit last slot interrupt is described in **Section 7.5.3—ESSI Exceptions**.

TLIE is cleared by either a hardware  $\overline{RESET}$  signal or a software RESET instruction. TLIE is disabled when the ESSI is in on-demand mode (DC = \$0).

### 7.4.2.21 Receive Last Slot Interrupt Enable (RLIE) Bit 21

Setting the RLIE bit enables an interrupt after the last slot of a frame ends when the ESSI is in network mode. When RLIE is set, the DSP is interrupted after the last slot in a frame ends regardless of the receive mask register setting. When RLIE is cleared, the receive last slot interrupt is disabled. The use of the receive last slot interrupt is described in **Section 7.5.3—ESSI Exceptions**.

RLIE is cleared by either a hardware  $\overline{RESET}$  signal or a software RESET instruction. RLIE is disabled when the ESSI is in on-demand mode (DC = \$0).

### 7.4.2.22 Transmit Exception Interrupt Enable (TEIE) Bit 22

When the TEIE bit is set, the DSP is interrupted when both TDE and TUE in the ESSI Status Register are set. When TEIE is cleared, this interrupt is disabled. The use of the transmit interrupt is described in **Section 7.5.3—ESSI Exceptions**. Reading the status register, followed by writing to all the data registers of the enabled transmitters, clears both TUE and the pending interrupt.

TEIE is cleared by either a hardware RESET signal or a software RESET instruction.

### 7.4.2.23 Receive Exception Interrupt Enable (REIE) Bit 23

When the REIE bit is set, the DSP is interrupted when both RDF and ROE in the ESSI status register are set. When REIE is cleared, this interrupt is disabled. The use of the receive interrupt is described in **Section 7.5.3—ESSI Exceptions**. Reading the status register followed by reading the receive data register clears both ROE and the pending interrupt.

REIE is cleared by either a hardware  $\overline{RESET}$  signal or a software RESET instruction.

# 7.4.3 ESSI Status Register (SSISR)

The SSISR (in **Figure 7-4** on page 7-9) is a 24-bit, read-only status register used by the DSP to read the status and serial input flags of the ESSI. The SSISR bits are documented in the following paragraphs.

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

### 7.4.3.1 SSISR Serial Input Flag 0 (IF0) Bit 0

The IF0 bit is enabled only when SC0 is an input flag and synchronous mode is selected (i.e., when the SYN bit is set, and the TE1 and SCD0 bits are cleared).

The ESSI latches data present on the SC0 signal during reception of the first received bit after the frame sync is detected. The IF0 bit is updated with this data when the data in the receive shift register is transferred into the receive data register.

If it is not enabled, the IF0 bit is cleared.

A hardware RESET signal, software RESET instruction, ESSI individual reset, or STOP instruction clears the IF0 bit.

### 7.4.3.2 SSISR Serial Input Flag 1 (IF1) Bit 1

The IF1 bit is enabled only when SC1 is an input flag and synchronous mode is selected, the SYN bit is set, and the TE2 and SCD1 bits are cleared.

The ESSI latches data present on the SC1 signal during reception of the first received bit after the frame sync is detected. The IF1 bit is updated with this data when the data in the receive shift register is transferred into the receive data register.

If it is not enabled, the IF1 bit is cleared.

A hardware RESET signal, software RESET instruction, ESSI individual reset, or STOP instruction clears the IF1 bit.

### 7.4.3.3 SSISR Transmit Frame Sync Flag (TFS) Bit 2

When set, TFS indicates that a transmit frame sync occurred in the current time slot. TFS is set at the start of the first time slot in the frame and cleared during all other time slots. If the transmitter is enabled, data written to a transmit data register during the time slot when TFS is set is transmitted (in network mode) during the second time slot in the frame. TFS is useful in network mode to identify the start of a frame. TFS is valid only if at least one transmitter is enabled (TE0, TE1 or TE2 are set).

A hardware RESET signal, software RESET instruction, ESSI individual reset, or STOP instruction clears TFS.

**Note:** In normal mode, TFS is always read as 1 when transmitting data because there is only one time slot per frame, the 'frame sync' time slot.

### 7.4.3.4 SSISR Receive Frame Sync Flag (RFS) Bit 3

When set, the RFS bit indicates that a receive frame sync occurred during the reception of a word in the serial receive data register. This means that the data word is from the

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

first time slot in the frame. When the RFS bit is cleared and a word is received, it indicates (only in Network mode) that the frame sync did not occur during reception of that word. RFS is valid only if the receiver is enabled (i.e., the RE bit is set).

A hardware RESET signal, software RESET instruction, ESSI individual reset, or STOP instruction clears RFS.

**Note:** In normal mode, RFS is always read as 1 when reading data because there is only one time slot per frame, the frame sync time slot.

### 7.4.3.5 SSISR Transmitter Underrun Error Flag (TUE) Bit 4

The TUE bit is set when at least one of the enabled serial transmit shift registers is empty (no new data to be transmitted) and a transmit time slot occurs. When a transmit underrun error occurs, the previous data (which is still present in the TX registers that were not written) is retransmitted. In normal mode, there is only one transmit time slot per frame. In network mode, there can be up to thirty-two transmit time slots per frame. If the TEIE bit is set, a DSP transmit underrun error interrupt request is issued when the TUE bit is set.

A hardware RESET signal, software RESET instruction, ESSI individual reset, or STOP instruction clears TUE. TUE can also be cleared by first reading the SSISR with the TUE bit set, then writing to all the enabled transmit data registers or to the TSR.

### 7.4.3.6 SSISR Receiver Overrun Error Flag (ROE) Bit 5

The ROE bit is set when the serial receive shift register is filled and ready to transfer to the receive data register (RX), but RX is already full (i.e., the RDF bit is set). If the REIE bit is set, a DSP receiver overrun error interrupt request is issued when the ROE bit is set.

A hardware  $\overline{\text{RESET}}$  signal, software RESET instruction, ESSI individual reset, or STOP instruction clears ROE. ROE can also be cleared by reading the SSISR with the ROE bit set and then reading the RX.

### 7.4.3.7 ESSI Transmit Data Register Empty (TDE) Bit 6

The TDE bit is set when the contents of the transmit data register of every enabled transmitter are transferred to the transmit shift register. It is also set for a TSR disabled time slot period in network mode (as if data were being transmitted after the TSR was written). When set, the TDE bit indicates that data should be written to all the TX registers of the enabled transmitters or to the TSR. The TDE bit is cleared when the DSP56309 writes to all the transmit data registers of the enabled transmitters or when the DSP writes to the TSR to disable transmission of the next time slot. If the TIE bit is set, a DSP transmit data interrupt request is issued when TDE is set. A hardware RESET signal, software RESET instruction, ESSI individual reset, or STOP instruction clears the TDE bit.

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

### 7.4.3.8 ESSI Receive Data Register Full (RDF) Bit 7

The RDF bit is set when the contents of the receive shift register are transferred to the receive data register. The RDF bit is cleared when the DSP reads the receive data register. If RIE is set, a DSP receive data interrupt request is issued when RDF is set. A hardware RESET signal, software RESET instruction, ESSI individual reset, or STOP instruction clears the RDF bit.

The ESSI data path programming models are shown in **Figure 7-16** on page 7-31 and **Figure 7-17** on page 7-32.

**Enhanced Synchronous Serial Interface (ESSI)** 

### **ESSI Programming Model**



**Figure 7-16** ESSI Data Path Programming Model (SHFD = 0)

### **Enhanced Synchronous Serial Interface (ESSI)**

### **ESSI Programming Model**



**Figure 7-17** ESSI Data Path Programming Model (SHFD = 1)

**Enhanced Synchronous Serial Interface (ESSI)** 

### 7.4.4 **ESSI Receive Shift Register**

The 24-bit receive shift register (in **Figure 7-16** on page 7-31 and **Figure 7-17** on page 7-32) receives the incoming data from the serial receive data signal. Data is shifted in by the selected (internal/external) bit clock when the associated frame sync I/O is asserted. It is assumed that data is received MSB first if SHFD is cleared and LSB first if SHFD is set. Data is transferred to the ESSI receive data register after 8, 12, 16, 24, or 32 serial clock cycles are counted, depending on the word-length control bits in the CRA.

### 7.4.5 **ESSI Receive Data Register (RX)**

The receive data register (RX) is a 24-bit, read-only register that accepts data from the receive shift register as it becomes full; see Figure 7-16 on page 7-31 and Figure 7-17 on page 7-32. The data read is aligned according to the value of the ALC bit. When the ALC bit is cleared, the MSB is bit 23 and the least significant byte is unused. When the ALC bit is set, the MSB is bit 15 and the most significant byte is unused. Unused bits are read as 0s. If the associated interrupt is enabled, the DSP is interrupted whenever the RX register becomes full.

### 7.4.6 **ESSI Transmit Shift Registers**

The three 24-bit transmit shift registers contain the data being transmitted; see **Figure 7-16** on page 7-31 and **Figure 7-17** on page 7-32. Data is shifted out to the serial transmit data signals by the selected (internal/external) bit clock when the associated frame sync I/O is asserted. The word-length control bits in the CRA determine the number of bits that must be shifted out before the shift registers are considered empty and can be written to again. Depending on the setting of the CRA, the number of bits to be shifted out can be 8, 12, 16, 24, or 32 bits.

The data transmitted is aligned according to the value of the ALC bit. When the ALC bit is cleared, the MSB is bit 23 and the least significant byte is unused. When ALC is set, the MSB is bit 15 and the most significant byte is unused. Unused bits are read as 0s. Data is shifted out of these registers MSB first if the SHFD bit is cleared and LSB first if the SHFD bit is set.

### 7.4.7 **ESSI Transmit Data Registers (TX0-2)**

TX20, TX10, and TX00 are transmit data registers for ESSI0. TX21, TX11, and TX01 are transmit data registers for ESSI1. TX20 and TX21 are known as TX2. TX10 and TX11 are known as TX1. TX00 and TX01 are known as TX0.

TX2, TX1, and TX0 are 24-bit, write-only registers. Data to be transmitted is written into these registers and automatically transferred to the transmit shift registers; see **Figure 7-16** on page 7-31 and **Figure 7-17** on page 7-32. The data transmitted (8, 12, 16, or 24 bits) is aligned according to the value of the ALC bit. When the ALC bit is cleared, the MSB is Bit 23. When ALC is set, the MSB is Bit 15. If the transmit data register empty interrupt has been enabled, the DSP is interrupted whenever a transmit data register becomes empty.

Note:

When data is written to a peripheral device, there is a two cycle pipeline delay until any status bits affected by this operation are updated. If you read any of those status bits within the next two cycles, the bit does not reflect its current status. See the DSP56300 Family Manual, Appendix B, Polling a Peripheral Device for Write for further details.

### 7.4.8 ESSI Time Slot Register (TSR)

TSR is effectively a write-only null data register that is used to prevent data transmission in the current transmit time slot. For the purposes of timing, TSR is a write-only register that behaves like an alternative transmit data register, except that, rather than transmitting data, the transmit data signals of all the enabled transmitters are in the high-impedance state for the current time slot.

### 7.4.9 Transmit Slot Mask Registers (TSMA, TSMB)

The transmit slot mask Registers are two 16-bit, read/write registers. When the TSMA or TSMB is read to the internal data bus, the register contents occupy the two low-order bytes of the data bus, and the high-order byte is zero-filled. In network mode, these registers are used by the transmitter(s) to determine what action to take in the current transmission slot. Depending on the setting of the bits, the transmitter(s) either tri-state the transmitter(s) data signal(s) or transmit a data word and generate a transmitter empty condition.

**Enhanced Synchronous Serial Interface (ESSI)** 

**ESSI Programming Model** 

TSMA and TSMB (in **Figure 7-16** on page 7-31 and **Figure 7-17** on page 7-32) can be seen as a single 32-bit register, TSM. Bit n in TSM (TSn) is an enable/disable control bit for transmission in slot number N. When TSn is cleared, all the transmit data signals of the enabled transmitters are tri-stated during transmit time slot number N. The data is still transferred from the enabled transmit data register(s) to the transmit shift register. However, the TDE and the TUE flags are not set. This means that during a disabled slot, no transmitter empty interrupt is generated. The DSP is interrupted only for enabled slots. Data written to the transmit data register when servicing the transmitter empty interrupt request is transmitted in the next enabled transmit time slot.

When TSn is set, the transmit sequence proceeds normally. Data is transferred from the TX register to the shift register during slot number N and the TDE flag is set.

Using the TSM slot mask does not conflict with using the TSR. Even if a slot is enabled in the TSM, you can write to the TSR to tri-state the signals of the enabled transmitters during the next transmission slot. Setting the bits in the TSM affects the next frame transmission. The frame currently being transmitted is not affected by the new TSM setting. If the TSM is read, it shows the current setting.

After a hardware  $\overline{\text{RESET}}$  signal or software RESET instruction, the TSM register is reset to \$FFFFFFF; this setting enables all thirty-two slots for data transmission.

# 7.4.10 Receive Slot Mask Registers (RSMA, RSMB)

The receive slot mask registers are two 16-bit, read/write registers. In network mode, these registers are used by the receiver(s) to determine what action to take in the current time slot. Depending on the setting of the bits, the receiver(s) either tri-state the receiver(s) data signal(s) or receive a data word and generate a receiver full condition.

RSMA and RSMB (in **Figure 7-16** on page 7-31 and **Figure 7-17** on page 7-32) can be seen as one 32-bit register, RSM. Bit n in RSM (RSn) is an enable/disable control bit for time slot number N. When RSn is cleared, all the data signals of the enabled receivers are tri-stated during time slot number N. Data is transferred from the receive data register(s) to the receive shift register(s) and the RDF and ROE flags are not set. During a disabled slot, no receiver full interrupt is generated. The DSP is interrupted only for enabled slots.

When RSn is set, the receive sequence proceeds normally. Data is received during slot number N, and the RDF flag is set.

Setting the bits in the RSM affects the next frame transmission. The frame currently being transmitted is not affected by the new RSM setting. If the RSM is read, it shows the current setting.

7-36

### Freescale Semiconductor, Inc.

**Enhanced Synchronous Serial Interface (ESSI)** 

### **Operating Modes**

When the RSMA or RSMB register are read by the internal data bus, the register contents occupy the two low-order bytes of the data bus, and the high-order byte is zero-filled.

After a hardware  $\overline{RESET}$  signal or a software RESET instruction, the RSM register is reset to \$FFFFFFFF; this setting enables all thirty-two time slots for data transmission.

### 7.5 OPERATING MODES

The ESSI operating modes are selected by the ESSI control registers (CRA and CRB). The operating modes are described in the following paragraphs.

### 7.5.1 ESSI After Reset

A hardware RESET signal or software RESET instruction clears the port control register and the port direction control register. This situation configures all the ESSI signals as GPIO. The ESSI is in the reset state while all ESSI signals are programmed as GPIO; the ESSI is active only if at least one of the ESSI I/O signals is programmed as an ESSI signal.

### 7.5.2 ESSI Initialization

To initialize the ESSI, do the following:

- 1. Send a reset: a hardware  $\overline{RESET}$  signal, software RESET instruction, ESSI individual reset, or STOP instruction.
- 2. Program the ESSI control and time slot registers.
- 3. Write data to all the enabled transmitters.
- 4. Configure at least one signal as an ESSI signal.
- 5. If an external frame sync is used, from the moment the ESSI is activated, at least five serial clocks are needed before the first external frame sync is supplied. Otherwise, improper operation can result.

Clearing the PC[5:0] bits in the GPIO PCR during program execution causes the ESSI to stop serial activity and enter the individual reset state. All status bits of the interface are set to their reset state. The contents of CRA and CRB are not affected. The ESSI individual reset allows a program to reset each interface separately from the other

internal peripherals. During ESSI individual reset, internal DMA accesses to the data registers of the ESSI are not valid and data read is undefined.

To insure proper operation of the ESSI, use an ESSI individual reset when changing the ESSI control registers (except for bits TEIE, REIE, TLIE, RLIE, TIE, RIE, TE2, TE1, TE0, and RE).

Here is an example of initializing the ESSI.

- 1. Put the ESSI in its individual reset state by clearing the PCR bits.
- 2. Configure the control registers (CRA, CRB) to set the operating mode. Disable the transmitters and receiver by clearing the TE[2:0] and RE bits. Set the interrupt enable bits for the operating mode chosen.
- 3. Enable the ESSI by setting the PCR bits to activate the input/output signals to be used.
- 4. Write initial data to the transmitters that are used during operation. This step is needed even if DMA is used to service the transmitters.
- 5. Enable the transmitters and receiver to be used.

Now the ESSI can be serviced by polling, interrupts, or DMA.

Once the ESSI has been enabled (Step 3), operation starts as follows:

- For internally generated clock and frame sync, these signals start activity immediately after the ESSI is enabled.
- Data is received by the ESSI after the occurrence of a frame sync signal (either internally or externally generated) only when the receive enable (RE) bit is set.
- Data is transmitted after the occurrence of a frame sync signal (either internally or externally generated) only when the transmitter enable (TE[2:0]) bit is set.

# 7.5.3 ESSI Exceptions

The ESSI can generate six different exceptions. They are discussed in the following paragraphs (ordered from the highest to the lowest exception priority):

1. ESSI receive data with exception status:
Occurs when the receive exception interrupt is enabled, the receive data register is full, and a receiver overrun error has occurred. This exception sets the ROE bit. The ROE bit is cleared by first reading the SSISR and then reading RX.

**Enhanced Synchronous Serial Interface (ESSI)** 

### **Operating Modes**

### 2. ESSI receive data:

Occurs when the receive interrupt is enabled, the receive data register is full, and no receive error conditions exist. Reading RX clears the pending interrupt. This error-free interrupt can use a fast interrupt service routine for minimum overhead.

### 3. ESSI receive last slot interrupt:

Occurs when the ESSI is in network mode and the last slot of the frame has ended. This interrupt is generated regardless of the receive mask register setting. The receive last slot interrupt can be used to signal that the receive mask slot register can be reset, the DMA channels can be reconfigured, and data memory pointers can be reassigned. Using the receive last slot interrupt guarantees that the previous frame was serviced with the previous setting and the new frame is serviced with the new setting without synchronization problems.

Note:

The maximum time it takes to service a receive last slot interrupt should not exceed N-1 ESSI bits service time (where N is the number of bits the ESSI can transmit per time slot).

### 4. ESSI transmit data with exception status:

Occurs when the transmit exception interrupt is enabled, at least one transmit data register of the enabled transmitters is empty, and a transmitter underrun error has occurred. This exception sets the TUE bit. The TUE bit is cleared by first reading the SSISR and then writing to all the transmit data registers of the enabled transmitters or by writing to the TSR to clear the pending interrupt.

### 5. ESSI transmit last slot interrupt:

Occurs when the ESSI is in network mode at the start of the last slot of the frame. This exception occurs regardless of the transmit mask register setting. The transmit last slot interrupt can be used to signal that the transmit mask slot register can be reset, the DMA channels can be reconfigured, and data memory pointers can be reassigned. Using the transmit last slot interrupt guarantees that the previous frame was serviced with the previous setting, and the new frame is serviced with the new setting without synchronization problems.

**Note:** The maximum transmit last slot interrupt service time should not exceed N-1 ESSI bits service time (where N is the number of bits in a slot).

### 6. ESSI transmit data:

Occurs when the transmit interrupt is enabled, at least one of the enabled transmit data registers is empty, and no transmitter error conditions exist. Writing to all the enabled TX registers or to the TSR clears this interrupt. This error-free interrupt can use a fast interrupt service routine for minimum overhead (if no more than two transmitters are used).

To configure an ESSI exception, perform the following steps:

**Enhanced Synchronous Serial Interface (ESSI)** 

**Operating Modes** 

1. Configure interrupt service routine (ISR)

- a. Load vector base address register. VBA (b23:8)
- b. Define I\_VEC to be equal to the VBA value (if that is nonzero). If it is defined, I\_VEC must be defined for the assembler before the interrupt equate file is included.
- c. Load the exception vector table entry: two-word fast interrupt or jump/branch to subroutine (long interrupt). p:I\_SIOTD
- 2. Configure interrupt trigger/preload transmit data
  - a. Enable and prioritize overall peripheral interrupt functionality.

IPRP (S0L1:0)

b. Enable peripheral and associated signals. PCRC (PC5:0)

c. Write data to all enabled transmit registers. TX00

d. Enable peripheral interrupt-generating function. CRB (TEO)

e. Enable specific peripheral interrupt. CRB0 (TIE)

f. Unmask interrupts at global level. SR (I1:0)

Notes:

- **1.** The example material to the right of the steps above shows register settings for configuring an ESSI0 transmit interrupt using transmitter 0.
- 2. The order of the steps is optional except that the interrupt trigger configuration must not be completed until the ISR configuration has been completed. Since 2d can cause an immediate transmit without generating an interrupt, perform the transmit data preload in 2c before 2d to insure valid data is sent in the first transmission.
- 3. After the first transmit, subsequent transmit values are typically loaded into TXnn by the ISR (one value per register per interrupt). Therefore, if N items are to be sent from a particular TXnn, the ISR will need to load the transmit register (N − 1) times.
- **4.** Steps d and e can be performed using a single instruction.
- 5. If an interrupt trigger event occurs at a time when not all interrupt trigger configuration steps have been performed, the event is ignored forever (the event is not queued in this case).
- **6.** If interrupts derived from the core or other peripherals need to be enabled at the same time as ESSI interrupts, step f should be done last.

**Enhanced Synchronous Serial Interface (ESSI)** 

**Operating Modes** 

### 7.5.4 Operating Modes: Normal, Network, and On-Demand

The ESSI has three basic operating modes and several data/operation formats. These modes can be programmed using the ESSI control registers. The data/operation formats available to the ESSI are selected by setting or clearing control bits in the CRA and CRB. These control bits are WL[2:1], MOD, SYN, FSL[1:0], FSR, FSP, CKP, and SHFD.

### 7.5.4.1 Normal/Network/On-Demand Mode Selection

To select normal mode (or network mode), clear (or set) the MOD bit in the CRB. In normal mode, the ESSI sends or receives one data word per frame (per enabled receiver or transmitter). In network mode, two to thirty-two time slots per frame can be selected. During each frame, zero to thirty-two data words can be received or transmitted (from each enabled receiver or transmitter). In either case, the transfers are periodic.

Normal mode is typically used to transfer data to or from a single device. Network mode is typically used in TDM networks of codecs or DSPs with multiple words per frame.

Network mode has a sub-mode called on-demand mode. Setting the MOD bit in the CRB for network mode, and setting the frame rate divider to 0 (DC = \$00000) selects the on-demand mode. This sub-mode does not generate a periodic frame sync. A frame sync pulse is generated only when data is available to transmit. The frame sync signal indicates the first time slot in the frame. The on-demand mode requires that the transmit frame sync be internal (output) and the receive frame sync be external (input). For simplex operation, synchronous mode could be used; however, for full-duplex operation, asynchronous mode must be used. Data transmission that is data driven is enabled by writing data into each TX. Although the ESSI is double-buffered, only one word can be written to each TX, even if the transmit shift register is empty. The receive and transmit interrupts function normally, using TDE and RDF; however, transmit underruns are impossible for 'on- demand' transmission and are disabled. This mode is useful for interfacing to codecs requiring a continuous clock.

### 7.5.4.2 Synchronous/Asynchronous Operating Modes

The transmit and receive sections of the ESSI interface can be synchronous or asynchronous. The transmitter and receiver use common clock and synchronization signals in synchronous mode; they use separate clock and sync signals in asynchronous mode. The SYN bit in CRB selects synchronous or asynchronous operation. When the SYN bit is cleared, the ESSI TX and RX clocks and frame sync sources are independent. If the SYN bit is set, the ESSI TX and RX clocks and frame sync are driven by the same source (either external or internal). Since the ESSI is designed to operate either synchronously or asynchronously, separate receive and transmit interrupts are provided.

**Enhanced Synchronous Serial Interface (ESSI)** 

**Operating Modes** 

Transmitter 1 and transmitter 2 operate only in synchronous mode. Data clock and frame sync signals can be generated internally by the DSP or can be obtained from external sources. If clocks are internally generated, the ESSI clock generator derives bit clock and frame sync signals from the DSP internal system clock. The ESSI clock generator consists of a selectable fixed prescaler with a programmable prescaler for bit rate clock generation and a programmable frame-rate divider with a word-length divider for frame-rate sync-signal generation.

### 7.5.4.3 Frame Sync Selection

The transmitter and receiver can operate independently. The transmitter can have either a bit-long or word-long frame-sync signal format, and the receiver can have the same or another format. The selection is made by programming FSL[1:0], FSR, and FSP bits in the CRB.

### 7.5.4.3.1 Frame Sync Signal Format

FSL1 controls the frame-sync signal format.

- If the FSL1 bit is cleared, the RX frame sync is asserted during the entire data transfer period. This frame sync length is compatible with Motorola codecs, serial peripherals that conform to the Motorola SPI, serial A/D and D/A converters, shift registers, and telecommunication pulse code modulation (PCM) serial I/O.
- If the FSL1 bit is set, the RX frame sync pulses active for one bit clock immediately before the data transfer period. This frame sync length is compatible with Intel and National components, codecs, and telecommunication PCM serial I/O.

### 7.5.4.3.2 Frame Sync Length for Multiple Devices

The ability to mix frame sync lengths is useful in configuring systems in which data is received from one type of device (e.g., codec) and transmitted to a different type of device. FSL0 controls whether RX and TX have the same frame sync length.

- If the FSL0 bit is cleared, both RX and TX have the same frame sync length.
- If the FSL0 bit is set, RX and TX have different frame sync lengths.

FSL0 is ignored when the SYN bit is set.

### 7.5.4.3.3 Word-Length Frame Sync and Data-Word Timing

The FSR bit controls the relative timing of the word-length frame sync relative to the data word timing.

 When the FSR bit is cleared, the word length frame sync is generated (or expected) with the first bit of the data word.

**Enhanced Synchronous Serial Interface (ESSI)** 

### **Operating Modes**

 When the FSR bit is set, the word length frame sync is generated (or expected) with the last bit of the previous word.

FSR is ignored when a bit length frame sync is selected.

### 7.5.4.3.4 Frame Sync Polarity

The FSP bit controls the polarity of the frame sync.

- When the FSP bit is cleared, the polarity of the frame sync is positive (i.e., the frame sync signal is asserted high). The ESSI synchronizes on the leading edge of the frame sync signal.
- When the FSP bit is set, the polarity of the frame sync is negative (i.e., the frame sync is asserted low). The ESSI synchronizes on the trailing edge of the frame sync signal.

The ESSI receiver looks for a receive frame sync edge (leading edge if FSP is cleared, trailing edge if FSP is set) only when the previous frame is completed. If the frame sync is asserted before the frame is completed (or before the last bit of the frame is received in the case of a bit frame sync or a word length frame sync with FSR set), the current frame sync is not recognized, and the receiver is internally disabled until the next frame sync.

Frames do not have to be adjacent, that is, a new frame sync does not have to follow immediately the previous frame. Gaps of arbitrary periods can occur between frames. All the enabled transmitters are tri-stated during these gaps.

### 7.5.4.4 Byte Format (LSB/MSB) for the Transmitter

Some devices, such as codecs, require a MSB-first data format. Other devices, such as those that use the AES-EBU digital audio format, require the LSB first. To be compatible with all formats, the shift registers in the ESSI are bidirectional. The MSB/LSB selection is made by programming the SHFD bit in the CRB.

- If the SHFD bit is cleared, data is shifted into the receive shift register MSB first and shifted out of the transmit shift register MSB first.
- If the SHFD bit is set, data is shifted into the receive shift register LSB first and shifted out of the transmit shift register LSB first.

# 7.5.5 Flags

Two ESSI signals (SC[1:0]) are available for use as serial I/O flags. Their operation is controlled by the SYN, SCD[1:0], SSC1, and TE[2:1] bits in the CRB/CRA. The control bits OF[1:0] and status bits IF[1:0] are double-buffered to/from SC[1:0]. Double-buffering the flags keeps the flags in sync with TX and RX.

**Enhanced Synchronous Serial Interface (ESSI)** 

**GPIO Signals and Registers** 

The SC[1:0] flags are available in synchronous mode only. Each flag can be separately programmed.

Flag SC0 is enabled when transmitter 1 is disabled (TE1 = 0). The flag's direction is selected by the SCD0 bit. When SCD0 is set, SC0 is configured as output. When SCD0 is cleared, SC0 is configured as input.

Similarly, the SC1 flag is enabled when transmitter 2 is disabled (TE2 = 0) and the SC1 signal is not configured as transmitter drive enable (Bit SSC1 = 0). SC1's direction is selected by the SCD1 bit. When SCD1 is set, SC1 is an output flag. When SCD1 is cleared, SC1 is an input flag.

When programmed as input flags, the value of the SC[1:0] bits are latched at the same time as the first bit of the receive data word is sampled. Once the input has been latched, the signal on the input flag signal (SC0 and SC1) can change without affecting the input flag. The value of SC[1:0] does not change until the first bit of the next data word is received. When the received data word is latched by RX, the latched values of SC[1:0] are latched by the respective SSISR IF[1:0] bits and can be read by software.

When programed as output flags, the value of the SC[1:0] bits is taken from the value of the OF[1:0] bits. The value of the OF[1:0] bits is latched when the contents of TX are transferred to the transmit shift register. The value on SC[1:0] is stable from the time the first bit of the transmit data word is transmitted until the first bit of the next transmit data word is transmitted. The OF[1:0] values can be set directly by software. This allows the DSP56309 to control data transmission by indirectly controlling the value of the SC[1:0] flags.

### 7.6 GPIO SIGNALS AND REGISTERS

The GPIO functionality of an ESSI port (C, D) is controlled by three registers: port control register (PCRC, PCRD), port direction register (PRRC, PRRD) and port data register (PDRC, PDRD).

# 7.6.1 Port Control Register (PCR)

The read/write, 24-bit PCR controls the functionality of the ESSI GPIO signals. Each of PC[5:0] bits controls the functionality of the corresponding port signal. When a PC[i] bit is set, the corresponding port signal is configured as a ESSI signal. When a PC[i] bit is cleared, the corresponding port signal is configured as a GPIO signal. Either a hardware

**Enhanced Synchronous Serial Interface (ESSI)** 

### **GPIO Signals and Registers**

RESET signal or a software RESET instruction clears all PCR bits. **Figure 7-18** shows the PCR bits.

| 7  | 6  | 5    | 4    | 3    | 2     | 1     | 0     |                          |
|----|----|------|------|------|-------|-------|-------|--------------------------|
|    |    | PC5  | PC4  | PC3  | PC2   | PC1   | PC0   | 0 = GPIO, 1 = ESSI       |
|    |    | STDn | SRDn | SCKn | SCKn2 | SCKn1 | SCKn0 | PCRC: ESSI0, PCRD: ESSI1 |
| 15 | 14 | 13   | 12   | 11   | 10    | 9     | 8     |                          |
|    |    |      |      |      |       |       |       |                          |
| 23 | 22 | 21   | 20   | 19   | 18    | 17    | 16    |                          |
|    |    |      |      |      |       |       |       |                          |

Reserved Bit, Read As Zero, Should Be Written With Zero For Future Compatibility

AA0688

Figure 7-18 Port Control Register (PCR) (PCRC X:\$FFFFBF)

(PCRD X:\$FFFFAF)

### 7.6.2 Port Direction Register (PRR)

The read/write, 24-bit PRR controls the data direction of the ESSI GPIO signals. When PRR[i] is set, the corresponding signal is an output signal. When PRR[i] is cleared, the corresponding signal is an input signal. **Figure 7-19** shows the PRR bits.



Reserved Bit, Read As Zero, Should Be Written With Zero For Future Compatibility

AA0689

Figure 7-19 Port Direction Register (PRR)(PRRC X:\$FFFFBE)

(PRRD X:\$FFFFAE)

**Enhanced Synchronous Serial Interface (ESSI)** 

**GPIO Signals and Registers** 

**Note:** Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears all PRR bits.

**Table 7-5** shows the port signal configurations.

Table 7-5 Port Control Register and Port Direction Register Bits

| PC[i]   | PDC[i]                                                                 | Port Signal[i] Function |  |  |  |  |  |  |
|---------|------------------------------------------------------------------------|-------------------------|--|--|--|--|--|--|
| 1       | X                                                                      | ESSI                    |  |  |  |  |  |  |
| 0       | 0                                                                      | GPIO input              |  |  |  |  |  |  |
| 0       | 1                                                                      | GPIO output             |  |  |  |  |  |  |
| Note: X | Note: X: The signal setting is irrelevant to port signal [i] function. |                         |  |  |  |  |  |  |

# 7.6.3 Port Data Register (PDR)

The read/write, 24-bit PDR is used to read or write data to and from the ESSI GPIO signals. The PD[5:0] bits are used to read or write data from and to the corresponding port signals if they are configured as GPIO signals. If a port signal [i] is configured as a GPIO input, then the corresponding PD[i] bit reflects the value present on this signal. If a port signal [i] is configured as a GPIO output, then the value written into the corresponding PD[i] bit is reflected on the this signal. **Figure 7-20** shows the PDR bits.



Figure 7-20 Port Data Register (PDR) (PDRC X:\$FFFFBD)

(PDRD X:\$FFFFAD)

AA0690

**Enhanced Synchronous Serial Interface (ESSI)** 

**GPIO Signals and Registers** 

**Note:** Either a hardware RESET signal or a software RESET instruction clears all

PDR bits.

# SECTION 8 SERIAL COMMUNICATION INTERFACE (SCI)



# **Serial Communication Interface (SCI)**

|    |   |    | i     |
|----|---|----|-------|
|    | 1 | ø  | ħ     |
|    | ١ | þ  |       |
|    | ( | E  |       |
|    |   |    |       |
|    |   |    |       |
|    |   |    | i     |
|    | ì | Š. | Ξ     |
|    | j | 2  | Ξ     |
|    | ( | G  | 2     |
| 'n | á | ì  | á     |
|    | 7 | 7  | 1     |
|    | ( | G  | J     |
|    | ı | ì  | į     |
|    | I |    | d     |
|    | ( | P  | 4     |
|    |   | 9  | 2     |
|    | ( | Ľ  |       |
|    |   | 2  | Ξ     |
|    | ( | G  | 7     |
|    | ( | ũ  | h     |
|    | ٦ | b  | d     |
|    | I |    |       |
|    | ( | E  |       |
|    | ĺ | E  |       |
|    |   | 2  | ī     |
|    | ( |    | U     |
|    | ĺ | Ã  | ĥ     |
| Ų  | ď | V  | J     |
|    |   |    |       |
|    | ( |    | B     |
| 'n |   | 9  | _     |
|    | - |    | Ξ     |
|    | I | ١  | Q     |
|    | ı | ġ  | ħ     |
|    | 1 | b  | J     |
|    | ( | U  | ħ     |
|    | 1 |    | l III |
|    | ( |    | U     |
|    | ì | ă  | Ī     |
|    | ( | U  | y     |
|    | u | ш  |       |

| 3.1 | INTRODUCTION               | 8-3  |
|-----|----------------------------|------|
| 3.2 | SCI I/O SIGNALS            | 8-3  |
| 3.3 | SCI PROGRAMMING MODEL      | 8-4  |
| 3.4 | OPERATING MODES            | 8-21 |
| 3.5 | GPIO SIGNALS AND REGISTERS | 8-27 |

### 8.1 INTRODUCTION

The DSP56309 serial communication interface (SCI) provides a full-duplex port for serial communication to other DSPs, microprocessors, or peripherals such as modems. The SCI interfaces without additional logic to peripherals that use TTL-level signals. With a small amount of additional logic, the SCI can connect to peripheral interfaces that have non-TTL level signals, such as the RS232C, RS422, etc.

This interface uses three dedicated signals: transmit data (TXD), receive data (RXD), and SCI serial clock (SCLK). It supports industry-standard asynchronous bit rates and protocols, as well as high-speed synchronous data transmission. The asynchronous protocols supported by the SCI include a multidrop mode for master/slave operation with wakeup on idle line and wakeup on address bit capability. This mode allows the DSP56309 to share a single serial line efficiently with other peripherals.

The SCI consists of separate transmit and receive sections that can operate asynchronously with respect to each other. A programmable baud-rate generator provides the transmit and receive clocks. An enable vector and an interrupt vector have been included so that the baud-rate generator can function as a general purpose timer when it is not being used by the SCI, or when the interrupt timing is the same as that used by the SCI.

### 8.2 SCI I/O SIGNALS

Each of the three SCI signals (RXD, TXD, and SCLK) can be configured as either a GPIO signal or as a specific SCI signal. Each signal is independent of the others. For example, if only the TXD signal is needed, the RXD and SCLK signals can be programmed for GPIO. However, at least one of the three signals must be selected as an SCI signal to release the SCI from reset.

SCI interrupts can be enabled by programming the SCI control registers before any of the SCI signals are programmed as SCI functions. In this case, only one transmit interrupt can be generated because the transmit data register is empty. The timer and timer interrupt operate regardless of how the SCI pins are configured—either as SCI or GPIO.

**SCI Programming Model** 

### 8.2.1 Receive Data (RXD)

This input signal receives byte-oriented serial data and transfers the data to the SCI receive shift register. Asynchronous input data is sampled on the positive edge of the receive clock (1 × SCLK) if SCKP is cleared. RXD can be configured as a GPIO signal (PE0) when the SCI RXD function is not being used.

# 8.2.2 Transmit Data (TXD)

This output signal transmits serial data from the SCI transmit shift register. Data changes on the negative edge of the asynchronous transmit clock (SCLK) if SCKP is cleared. This output is stable on the positive edge of the transmit clock. TXD can be programmed as a GPIO signal (PE1) when the SCI TXD function is not being used.

### 8.2.3 SCI Serial Clock (SCLK)

This bidirectional signal provides an input or output clock from which the transmit and/or receive baud rate is derived in asynchronous mode and from which data is transferred in synchronous mode. SCLK can be programmed as a GPIO signal (PE2) when the SCI SCLK function is not being used. This signal can be programmed as PE2 when data is being transmitted on TXD, since the clock does not need to be transmitted in asynchronous mode. Because SCLK is independent of SCI data I/O, there is no connection between programming the PE2 signal as SCLK and data coming out the TXD signal.

### 8.3 SCI PROGRAMMING MODEL

The SCI programming model can be viewed as three types of registers:

- Control
  - SCI control register (SCR) in Figure 8-1
  - SCI clock control register (SCCR) in Figure 8-3
- Status
  - SCI status register (SSR) in Figure 8-2
- Data transfer

SCI Programming Model

- SCI Receive Data Registers (SRX) in Figure 8-7 on page 8-19
- SCI Transmit Data Registers (STX) in Figure 8-7
- SCI Transmit Data Address Register (STXA) in Figure 8-7

The SCI also supports the GPIO functions documented in **Section 8—GPIO Signals and Registers** on page 8-27. The following paragraphs describe each bit in the programming model. Beginning on page 8-6, **Figure 8-4** shows the formats of data words.

| 7    | 6    | 5    | 4   | 3     | 2    | 1    | 0      |
|------|------|------|-----|-------|------|------|--------|
| WOMS | RWU  | WAKE | SBK | SSFTD | WDS2 | WDS1 | WDS0   |
|      | •    |      |     |       |      | •    | •      |
| 15   | 14   | 13   | 12  | 11    | 10   | 9    | 8      |
| SCKP | STIR | TMIE | TIE | RIE   | ILIE | TE   | RE     |
|      |      |      |     |       |      |      |        |
| 23   | 22   | 21   | 20  | 19    | 18   | 17   | 16     |
|      |      |      |     |       |      |      | REIE   |
|      |      |      | -   | -     |      |      | AA0854 |

Figure 8-1 SCI Control Register (SCR)

| 7  | 6  | 5  | 4  | 3    | 2    | 1    | 0      |
|----|----|----|----|------|------|------|--------|
| R8 | FE | PE | OR | IDLE | RDRF | TDRE | TRNE   |
|    |    |    |    |      |      |      |        |
| 15 | 14 | 13 | 12 | 11   | 10   | 9    | 8      |
|    |    |    |    |      |      |      |        |
|    |    |    |    |      |      |      |        |
| 23 | 22 | 21 | 20 | 19   | 18   | 17   | 16     |
|    |    |    |    |      |      |      |        |
|    |    |    |    |      |      |      | AA0855 |

Figure 8-2 SCI Status Register (SSR)

| 7   | 6   | 5   | 4   | 3    | 2    | 1   | 0   |
|-----|-----|-----|-----|------|------|-----|-----|
| CD7 | CD6 | CD5 | CD4 | CD3  | CD2  | CD1 | CD0 |
|     |     |     |     |      |      |     |     |
| 15  | 14  | 13  | 12  | 11   | 10   | 9   | 8   |
| TCM | RCM | SCP | COD | CD11 | CD10 | CD9 | CD8 |
|     |     |     |     |      |      |     | -   |
| 23  | 22  | 21  | 20  | 19   | 18   | 17  | 16  |
|     |     |     |     |      |      |     |     |

Reserved bit - read as 0 should be written with 0 for future compatibility

AA0856

Figure 8-3 SCI Clock Control Register (SCCR)

### **Serial Communication Interface (SCI)**

### **SCI Programming Model**



Figure 8-4 SCI Data Word Formats

**Serial Communication Interface (SCI)** 

**SCI Programming Model** 





0 = Data Byte

2. D0 = LSB; D7 = MSB

3. Data is transmitted and received LSB first if SSFTD = 0, or MSB first if SSFTD = 1

AA0691 (cont.)

Figure 8-4 SCI Data Word Formats (Continued)

**SCI Programming Model** 

# 8.3.1 SCI Control Register (SCR)

The SCR is a 24-bit, read/write register that controls the serial interface operation. Seventeen of the twenty-four bits are currently defined. Each bit is described in the following paragraphs.

# 8.3.1.1 SCR Word Select (WDS[0:2]) Bits 0–2

The word select WDS[0:2] bits select the format of transmitted and received data. Format modes are listed in **Table 8-1** below and shown in **Figure 8-4** on page 8-6.

WDS2 WDS1 WDS0 Mode **Word Formats** 0 0 0 0 8-bit synchronous data (shift register mode) 0 0 1 1 Reserved 0 1 0 2 10-bit asynchronous (1 start, 8 data, 1 stop) 0 3 1 1 Reserved 1 0 0 4 11-bit asynchronous (1 start, 8 data, 1 even parity, 1 stop) 1 0 1 5 11-bit asynchronous (1 start, 8 data, 1 odd parity, 1 stop) 1 1 0 6 11-bit multidrop asynchronous (1 start, 8 data, 1 data type, 1 stop) 1 1 1 7 Reserved

Table 8-1 Word Formats

Asynchronous modes are compatible with most UART-type serial devices and support standard RS232C communication links. Multidrop asynchronous mode is compatible with the MC68681 DUART, the M68HC11 SCI interface, and the Intel 8051 serial interface. Synchronous data mode is essentially a high-speed shift register used for I/O expansion and stream-mode channel interfaces. A gated transmit and receive clock compatible with the Intel 8051 serial interface mode 0 makes it possible for you to synchronize data.

When odd parity is selected, the transmitter counts the number of 1s in the data word. If the total is not an odd number, the parity bit is set, thus producing an odd number. If the receiver counts an even number of 1s, an error in transmission has occurred. When even parity is selected, an even number must result from the calculation performed at both ends of the line, or an error in transmission has occurred.

**Serial Communication Interface (SCI)** 

**SCI Programming Model** 

The word select bits are cleared by either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

#### 8.3.1.2 SCR SCI Shift Direction (SSFTD) Bit 3

The SSFTD bit determines the order in which the SCI data shift registers shift data in or out: MSB first when set, LSB first when cleared. The parity and data type bits do not change their position in the frame; they remain adjacent to the stop bit. SSFTD is cleared by either a hardware RESET signal or a software RESET instruction.

#### 8.3.1.3 SCR Send Break (SBK) Bit 4

A break is an all-zero word frame—a start bit 0, characters of all 0s (including any parity), and a stop bit 0 (i.e., ten or eleven 0s, depending on the mode selected). If SBK is set and then cleared, the transmitter completes transmission of the current frame, sends ten or eleven 0s (depending on WDS mode), and reverts to idle or sending data. If SBK remains set, the transmitter continually sends whole frames of 0s (ten or eleven bits with no stop bit). At the completion of the break code, the transmitter sends at least one high (set) bit before transmitting any data to guarantee recognition of a valid start bit. Break can be used to signal an unusual condition, message, etc. by forcing a frame error, which is caused by a missing stop bit. Either a hardware RESET signal or a software RESET instruction clears SBK.

# 8.3.1.4 SCR Wakeup Mode Select (WAKE) Bit 5

When WAKE is cleared, the wakeup on idle line mode is selected. In the wakeup on idle line mode, the SCI receiver is reenabled by an idle string of at least ten or eleven (depending on WDS mode) consecutive 1s. The transmitter's software must provide this idle string between consecutive messages. The idle string cannot occur within a valid message because each word frame contains a start bit that is 0.

When WAKE is set, the wakeup on address bit mode is selected. In the wakeup on address bit mode, the SCI receiver is reenabled when the last (eighth or ninth) data bit received in a character (frame) is 1. The ninth data bit is the address bit (R8) in the 11-bit multidrop mode; the eighth data bit is the address bit in the 10-bit asynchronous and 11-bit asynchronous with parity modes. Thus, the received character is an address that has to be processed by all sleeping processors—that is, each processor has to compare the received character with its own address and decide whether to receive or ignore all following characters. Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears WAKE.

## 8.3.1.5 SCR Receiver Wakeup Enable (RWU) Bit 6

When RWU is set and the SCI is in an asynchronous mode, the wakeup function is enabled—that is, the SCI is asleep, and can be awakened by the event defined by the WAKE bit. In the sleep state, all interrupts and all receive flags except IDLE are disabled.

#### **Serial Communication Interface (SCI)**

#### **SCI Programming Model**

When the receiver wakes up, RWU is cleared by the wakeup hardware. The programmer can also clear the RWU bit to wake up the receiver.

RWU can be used by the programmer to ignore messages that are for other devices on a multidrop serial network. Wakeup on idle line (WAKE is cleared) or wakeup on address bit (WAKE is set) must be chosen.

- 1. When WAKE is cleared and RWU is set, the receiver does not respond to data on the data line until an idle line is detected.
- 2. When WAKE is set and RWU is set, the receiver does not respond to data on the data line until a data frame with the address bit set is detected.

When the receiver wakes up, the RWU bit is cleared, and the first frame of data is received. If interrupts are enabled, the CPU is interrupted and the interrupt routine reads the message header to determine if the message is intended for this DSP.

- 1. If the message is for this DSP, the message is received, and RWU is set to wait for the next message.
- 2. If the message is not for this DSP, the DSP immediately sets RWU. Setting RWU causes the DSP to ignore the remainder of the message and wait for the next message.

Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears RWU. RWU is ignored in synchronous mode.

# 8.3.1.6 SCR Wired-OR Mode Select (WOMS) Bit 7

When the WOMS bit is set, the SCI TXD driver is programmed to function as an open-drain output and can be wired together with other TXD signals in an appropriate bus configuration, such as a master-slave multidrop configuration. An external pullup resistor is required on the bus. When the WOMS is cleared, the TXD signal uses an active internal pullup. Either a hardware RESET signal or a software RESET instruction clears WOMS.

# 8.3.1.7 SCR Receiver Enable (RE) Bit 8

When RE is set, the receiver is enabled. When RE is cleared, the receiver is disabled, and data transfer from the receive shift register to the receive data register (SRX) is inhibited. If RE is cleared while a character is being received, the reception of the character is completed before the receiver is disabled. RE does not inhibit RDRF or receive interrupts. Either a hardware RESET signal or a software RESET instruction clears RE.

## 8.3.1.8 SCR Transmitter Enable (TE) Bit 9

When TE is set, the transmitter is enabled. When TE is cleared, the transmitter completes transmission of data in the SCI Transmit Data Shift Register, then the serial output is

**Serial Communication Interface (SCI)** 

**SCI Programming Model** 

forced high (i.e., idle). Data present in the SCI transmit data register (STX) is not transmitted. STX can be written and TDRE cleared, but the data is not transferred into the shift register. TE does not inhibit TDRE or transmit interrupts. Either a hardware RESET signal or a software RESET instruction clears TE.

Setting TE causes the transmitter to send a preamble of ten or eleven consecutive 1s (depending on WDS). This procedure gives the programmer a convenient way to insure that the line goes idle before starting a new message. To force this separation of messages by the minimum idle line time, the following sequence is recommended:

- 1. Write the last byte of the first message to STX.
- 2. Wait for TDRE to go high, indicating the last byte has been transferred to the transmit shift register.
- 3. Clear TE and set TE. This queues an idle line preamble to follow immediately the transmission of the last character of the message (including the stop bit).
- 4. Write the first byte of the second message to STX.

In this sequence, if the first byte of the second message is not transferred to STX prior to the finish of the preamble transmission, the transmit data line marks idle until STX is finally written.

# 8.3.1.9 SCR Idle Line Interrupt Enable (ILIE) Bit 10

When ILIE is set, the SCI interrupt occurs when IDLE (SCI status register bit 3) is set. When ILIE is cleared, the IDLE interrupt is disabled. Either a hardware RESET signal or a software RESET instruction clears ILIE.

An internal flag, the shift register idle interrupt (SRIINT) flag, is the interrupt request to the interrupt controller. SRIINT is not directly accessible to the user.

When a valid start bit has been received, an idle interrupt is generated if both IDLE and ILIE are set. The idle interrupt acknowledge from the interrupt controller clears this interrupt request. The idle interrupt is not asserted again until at least one character has been received. The results are as follows:

- 1. The IDLE bit shows the real status of the receive line at all times.
- 2. An idle interrupt is generated once for each idle state, no matter how long the idle state lasts.

#### 8.3.1.10 SCR SCI Receive Interrupt Enable (RIE) Bit 11

The RIE bit is set to enable the SCI Receive Data interrupt. If RIE is cleared, the Receive Data interrupt is disabled, and then the RDRF bit in the SCI Status Register must be

**Serial Communication Interface (SCI)** 

#### **SCI Programming Model**

polled to determine if the receive data register is full. If both RIE and RDRF are set, the SCI requests an SCI receive data interrupt from the interrupt controller.

Receive interrupts with exception have higher priority than normal receive data interrupts. Therefore, if an exception occurs (i.e., if PE, FE, or OR are set) and REIE is set, the SCI requests an SCI receive data with exception interrupt from the interrupt controller. Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears RIE.

#### 8.3.1.11 SCR SCI Transmit Interrupt Enable (TIE) Bit 12

The TIE bit is set to enable the SCI transmit data interrupt. If TIE is cleared, transmit data interrupts are disabled, and the transmit data register empty (TDRE) bit in the SCI status register must be polled to determine if the transmit data register is empty. If both TIE and TDRE are set, the SCI requests an SCI transmit data interrupt from the interrupt controller. Either a hardware RESET signal or a software RESET instruction clears TIE.

#### 8.3.1.12 SCR Timer Interrupt Enable (TMIE) Bit 13

The TMIE bit is set to enable the SCI timer interrupt. If TMIE is set, timer interrupt requests are sent to the interrupt controller at the rate set by the SCI clock register. The timer interrupt is automatically cleared by the timer interrupt acknowledge from the interrupt controller. This feature allows DSP programmers to use the SCI baud rate generator as a simple periodic interrupt generator if the SCI is not in use, if external clocks are used for the SCI, or if periodic interrupts are needed at the SCI baud rate. The SCI internal clock is divided by 16 (to match the  $1 \times SCI$  baud rate) for timer interrupt generation. This timer does not require that any SCI signals be configured for SCI use to operate. Either a hardware  $\overline{RESET}$  signal or a software RESET instruction clears TMIE.

#### 8.3.1.13 SCR Timer Interrupt Rate (STIR) Bit 14

The STIR bit controls a divide-by-32 in the SCI Timer interrupt generator. When STIR is cleared, the divide-by-32 is inserted in the chain. When STIR is set, the divide-by-32 is bypassed, thereby increasing timer resolution by a factor of 32. Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears this bit. To insure proper operation of the timer, STIR must not be changed during timer operation (i.e., if  $\overline{\text{TMIE}} = 1$ ).

# 8.3.1.14 SCR SCI Clock Polarity (SCKP) Bit 15

The SCKP bit controls the clock polarity sourced or received on the clock signal (SCLK), eliminating the need for an external inverter. When SCKP is cleared, the clock polarity is positive. When SCKP is set, the clock polarity is negative. In synchronous mode, positive polarity means that the clock is normally positive and transitions negative during valid data. Negative polarity means that the clock is normally negative and transitions positive during valid data. In asynchronous mode, positive polarity means that the rising edge of the clock occurs in the center of the period that data is valid. Negative polarity means that the falling edge of the clock occurs during the center of the period

**Serial Communication Interface (SCI)** 

**SCI Programming Model** 

that data is valid. Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears SCKP.

#### 8.3.1.15 Receive with Exception Interrupt Enable (REIE) Bit 16

The REIE bit is set to enable the SCI receive data with exception interrupt. If REIE is cleared, the receive data with exception interrupt is disabled. If both REIE and RDRF are set, and PE, FE, and OR are not all cleared, the SCI requests an SCI receive data with exception interrupt from the interrupt controller. Either a hardware RESET signal or a software RESET instruction clears REIE.

# 8.3.2 SCI Status Register (SSR)

The SSR is a 24-bit, read-only register used by the DSP to determine the status of the SCI. The status bits are described in the following paragraphs.

#### 8.3.2.1 SSR Transmitter Empty (TRNE) Bit 0

The TRNE flag bit is set when both the transmit shift register and transmit data register (STX) are empty to indicate that there is no data in the transmitter. When TRNE is set, data written to one of the three STX locations or to the transmit data address register (STXA) is transferred to the transmit shift register and is the first data transmitted. TRNE is cleared when TDRE is cleared by writing data into the STX or the STXA, or when an idle, preamble, or break is transmitted. This bit, when set, indicates that the transmitter is empty; therefore, the data written to STX or STXA is transmitted next. That is, there is no word in the transmit shift register presently being transmitted. This procedure is useful when initiating the transfer of a message (i.e., a string of characters). TRNE is set by a hardware RESET signal, software RESET instruction, SCI individual reset, or STOP instruction.

# 8.3.2.2 SSR Transmit Data Register Empty (TDRE) Bit 1

The TDRE flag bit is set when the SCI transmit data register is empty. When TDRE is set, new data can be written to one of the SCI transmit data registers (STX) or the transmit data address register (STXA). TDRE is cleared when the SCI transmit data register is written. TDRE is set by the hardware RESET signal, software RESET instruction, SCI individual reset, or STOP instruction.

In synchronous mode, when using the internal SCI clock, there is a delay of up to 5.5 serial clock cycles between the time that STX is written until TDRE is set, indicating the data has been transferred from the STX to the transmit shift register. There is a 2 to 4 serial clock cycle delay between writing STX and loading the transmit shift register; in addition, TDRE is set in the middle of transmitting the second bit. When using an external serial transmit clock, if the clock stops, the SCI transmitter stops. TDRE is not set

**Serial Communication Interface (SCI)** 

#### **SCI Programming Model**

until the middle of the second bit transmitted after the external clock starts. Gating the external clock off after the first bit has been transmitted delays TDRE indefinitely.

In asynchronous mode, the TDRE flag is not set immediately after a word is transferred from the STX or STXA to the transmit shift register nor when the word first begins to be shifted out. TDRE is set two cycles of the  $16 \times$  clock after the start bit— that is, two  $16 \times$  clock cycles into the transmission time of the first data bit.

#### 8.3.2.3 SSR Receive Data Register Full (RDRF) Bit 2

The RDRF bit is set when a valid character is transferred to the SCI Receive Data Register from the SCI receive shift register (regardless of the error bits condition). RDRF is cleared when the SCI receive data register is read or by a hardware RESET signal, software RESET instruction, SCI individual reset, or STOP instruction.

# 8.3.2.4 SSR Idle Line Flag (IDLE) Bit 3

IDLE is set when 10 (or 11) consecutive 1s are received. IDLE is cleared by a start-bit detection. The IDLE status bit represents the status of the receive line. The transition of IDLE from 0 to 1 can cause an IDLE interrupt (ILIE). IDLE is cleared by a hardware RESET signal, software RESET instruction, SCI individual reset, or STOP instruction.

# 8.3.2.5 SSR Overrun Error Flag (OR) Bit 4

The OR flag bit is set when a byte is ready to be transferred from the receive shift register to the receive data register (SRX) that is already full (RDRF = 1). The receive shift register data is not transferred to the SRX. The OR flag indicates that character(s) in the received data stream may have been lost. The only valid data is located in the SRX. OR is cleared when the SCI Status Register is read, followed by a read of SRX. The OR bit clears the FE and PE bits—that is, an overrun error has higher priority than FE or PE. OR is cleared by a hardware  $\overline{\text{RESET}}$  signal, software RESET instruction, SCI individual reset, or STOP instruction.

#### 8.3.2.6 SSR Parity Error (PE) Bit 5

In the 11-bit asynchronous modes, the PE bit is set when an incorrect parity bit has been detected in the received character. It is set simultaneously with RDRF for the byte which contains the parity error—that is, when the received word is transferred to the SRX. If PE is set, further data transfer into the SRX is not inhibited. PE is cleared when the SCI status register is read, followed by a read of SRX. PE is also cleared by a hardware RESET signal, software RESET instruction, SCI individual reset, or STOP instruction. In 10-bit asynchronous mode, 11-bit multidrop mode, and 8-bit synchronous mode, the PE bit is always cleared since there is no parity bit in these modes. If the byte received causes both parity and overrun errors, the SCI receiver recognizes only the overrun error.

## 8.3.2.7 SSR Framing Error Flag (FE) Bit 6

The FE bit is set in asynchronous modes when no stop bit is detected in the data string received. FE and RDRE are set simultaneously when the received word is transferred to the SRX. However, the FE flag inhibits further transfer of data into the SRX until it is cleared. FE is cleared when the SCI status register is read followed by reading the SRX. A hardware  $\overline{\text{RESET}}$  signal, software RESET instruction, SCI individual reset, or STOP instruction also clears FE. In 8-bit synchronous mode, FE is always cleared. If the byte received causes both framing and overrun errors, the SCI receiver recognizes only the overrun error.

#### 8.3.2.8 SSR Received Bit 8 (R8) Address Bit 7

In 11-bit asynchronous multidrop mode, the R8 bit is used to indicate whether the received byte is an address or data. R8 is set for addresses and is cleared for data. R8 is not affected by reading the SRX or SCI status register. A hardware RESET signal, software RESET instruction, SCI individual reset, or STOP instruction also clears R8.

# 8.3.3 SCI Clock Control Register (SCCR)

The SCCR is a 24-bit, read/write register that controls the selection of the clock modes and baud rates for the transmit and receive sections of the SCI interface. The control bits are described in the following paragraphs. The SCCR is cleared by a hardware  $\overline{\text{RESET}}$  signal. The basic features of the clock generator (as in **Figure 8-5** on page 8-16 and **Figure 8-6** on page 8-18) are these:

- The SCI logic always uses a 16 × internal clock in asynchronous modes and always uses a 2 × internal clock in synchronous mode. The maximum internal clock available to the SCI peripheral block is the oscillator frequency divided by 4.
- The 16 × clock is necessary for asynchronous modes to synchronize the SCI to the incoming data, as in **Figure 8-5**.
- For asynchronous modes, the user must provide a 16 × clock to use an external baud rate generator (i.e., SCLK input).
- For asynchronous modes, the user can select either  $1 \times \text{ or } 16 \times \text{ for the output clock}$  when using internal TX and RX clocks (TCM = 0 and RCM = 0).
- When SCKP is cleared, the transmitted data on the TXD signal changes on the negative edge of the 1 × serial clock and is stable on the positive edge. When SCKP is set, the data changes on the positive edge and is stable on the negative edge.
- The received data on the RXD signal is sampled on the positive edge (if SCKP = 0) or on the negative edge (if SCKP = 1) of the 1 × serial clock.

Go to: www.freescale.com

#### **Serial Communication Interface (SCI)**

#### **SCI Programming Model**

- For asynchronous mode, the output clock is continuous.
- For synchronous mode, a 1 × clock is used for the output or input baud rate. The maximum 1 × clock is the crystal frequency divided by 8.
- For synchronous mode, the clock is gated.
- For synchronous mode, the transmitter and receiver are synchronous with each other.



**Figure 8-5** 16 x Serial Clock

# 8.3.3.1 SCCR Clock Divider (CD[11:0]) Bits 11–0

The CD[11:0] bits specify the divide ratio of the prescale divider in the SCI clock generator. A divide ratio from 1 to 4096 (CD[11:0] = \$000 to \$FFF) can be selected. Either a hardware  $\overline{RESET}$  signal or a software RESET instruction clears CD11–CD0.

# 8.3.3.2 SCCR Clock Out Divider (COD) Bit 12

The clock output divider is controlled by COD and SCI mode. If SCI mode is synchronous, the output divider is fixed at divide by 2.

If SCI mode is asynchronous, then one of the following conditions occurs:

- If COD is cleared and SCLK is an output (i.e., TCM and RCM are both cleared), the SCI clock is divided by 16 before being output to the SCLK signal. Thus, the SCLK output is a 1 × clock.
- If COD is set and SCLK is an output, the SCI clock is fed directly out to the SCLK signal. Thus, the SCLK output is a 16 × baud clock.

Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears COD.

**Serial Communication Interface (SCI)** 

**SCI Programming Model** 

## 8.3.3.3 SCCR SCI Clock Prescaler (SCP) Bit 13

The SCP bit selects a divide by 1 (SCP is cleared) or divide by 8 (SCP is set) prescaler for the clock divider. The output of the prescaler is further divided by 2 to form the SCI clock. Either a hardware RESET signal or a software RESET instruction clears SCP.

# 8.3.3.4 SCCR Receive Clock Mode Source (RCM) Bit 14

RCM selects whether an internal or external clock is used for the receiver. If RCM is cleared, the internal clock is used. If RCM is set, the external clock (from the SCLK signal) is used. Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears RCM.

 Table 8-2
 TCM and RCM Bit Configuration

| TCM | RCM          | TX Clock | RX Clock       | SCLK<br>Signal | Mode                     |  |
|-----|--------------|----------|----------------|----------------|--------------------------|--|
| 0   | 0            | Internal | Internal       | Output         | Synchronous/Asynchronous |  |
| 0   | 1            | Internal | External       | Input          | Asynchronous Only        |  |
| 1   | . 0 External |          | Internal Input |                | Asynchronous Only        |  |
| 1   | 1            | External | External       | Input          | Synchronous/Asynchronous |  |

# **SCI Programming Model**



Figure 8-6 SCI Baud Rate Generator

# 8.3.3.5 SCCR Transmit Clock Source Bit (TCM) Bit 15

TCM selects whether an internal or external clock is used for the transmitter. If TCM is cleared, the internal clock is used. If TCM is set, the external clock (from the SCLK signal) is used. Either a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears TCM.

# 8.3.4 SCI Data Registers

The SCI data registers are divided into two groups: receive and transmit (as in **Figure 8-7**). There are two receive registers—a receive data register (SRX) and a serial-to-parallel receive shift register. There are also two transmit registers—a transmit data register (called either STX or STXA) and a parallel-to-serial transmit shift register.

**Serial Communication Interface (SCI)** 

# **SCI Programming Model**



Note: 1. SRX is the same register decoded at three different addresses.

#### (a) Receive Data Register



Note: 1. Bytes are masked on the fly.

2. STX is the same register decoded at four different addresses.

#### (b) Transmit Data Register

AA0694

**Figure 8-7** SCI Programming Model Data Registers

# 8.3.4.1 SCI Receive Registers (SRX)

Data bits received on the RXD signal are shifted into the SCI receive shift register. When a complete word has been received, the data portion of the word is transferred to the byte-wide SRX. This process converts the serial data to parallel data and provides double-buffering. Double-buffering provides flexibility to the programmer and increased throughput since the programmer can save (and process) the previous word while the current word is being received.

The SRX can be read at three locations as SRXL, SRXM, and SRXH. When SRXL is read, the contents of the SRX are placed in the lower byte of the data bus and the remaining bits on the data bus are read as 0s. Similarly, when SRXM is read, the contents of SRX are placed in the middle byte of the bus, and when SRXH is read, the contents of SRX are placed in the high byte with the remaining bits read as 0s. Mapping SRX as described allows three bytes to be efficiently packed into one 24-bit word by ORing three data bytes read from the three addresses.

**Serial Communication Interface (SCI)** 

#### **SCI Programming Model**

The length and format of the serial word are defined by the WDS0, WDS1, and WDS2 control bits in the SCR. The clock source is defined by the receive clock mode (RCM) select bit in the SCR.

In synchronous mode, the start bit, the eight data bits, the address/data indicator bit and/or the parity bit, and the stop bit are received in that order. Data bits are sent LSB first if SSFTD is cleared, and MSB first if SSFTD is set. In synchronous mode, the synchronization is provided by gating the clock.

In either synchronous or asynchronous mode, when a complete word has been clocked in, the contents of the shift register can be transferred to the SRX and the flags; RDRF, FE, PE, and OR are changed appropriately. Because the operation of the receive shift register is transparent to the DSP, the contents of this register are not directly accessible to the programmer.

#### 8.3.4.2 SCI Transmit Registers

The transmit data register is a one byte-wide register mapped into four addresses as STXL, STXM, STXH, and STXA. In asynchronous mode, when data is to be transmitted, STXL, STXM, and STXH are used. When STXL is written, the low byte on the data bus is transferred to the STX. When STXM is written, the middle byte is transferred to the STX. When STXH is written, the high byte is transferred to the STX. This structure makes it easy for the programmer to unpack the bytes in a 24-bit word for transmission. TDXA should be written in the 11-bit asynchronous multidrop mode when the data is an address and it is desired that the ninth bit (the address bit) be set. When STXA is written, the data from the low byte on the data bus is stored in it. The address data bit is cleared in the 11-bit asynchronous multidrop mode when any of STXL, STXM or STXH is written. When either STX (STXL, STXM, or STXH) or STXA is written, TDRE is cleared.

The transfer from either STX or STXA to the transmit shift register occurs automatically, but not immediately, when the last bit from the previous word has been shifted out; that is, the transmit shift register is empty. Like the receiver, the transmitter is double-buffered. However, a 2 to 4 serial clock cycle delay occurs between when the data is transferred from either STX or STXA to the transmit shift register and when the first bit appears on the TXD signal. (A serial clock cycle is the time required to transmit one data bit). The transmit shift register is not directly addressable, and a dedicated flag for this register does not exist. Because of this fact and the 2 to 4 cycle delay, two bytes cannot be written consecutively to STX or STXA without polling, as the second byte might overwrite the first byte. The TDRE flag should always be polled prior to writing STX or STXA to prevent overruns unless transmit interrupts have been enabled. Either STX or STXA is usually written as part of the interrupt service routine. An interrupt is generated only if TDRE is set. The transmit shift register is indirectly visible via the TRNE bit in the SSR.

In synchronous mode, data is synchronized with the transmit clock, which can have either an internal or external source, as defined by the TCM bit in the SCCR. The length and format of the serial word is defined by the WDS0, WDS1, and WDS2 control bits in the SCR. In asynchronous modes, the start bit, the eight data bits (with the LSB first if SSFTD = 0 and the MSB first if SSFTD = 1), the address/data indicator bit or parity bit, and the stop bit are transmitted in that order.

The data to be transmitted can be written to any one of the three STX addresses. If SCKP is set and SSHTD is set, the SCI synchronous mode is equivalent to the SSI operation in the 8-bit data on-demand mode.

Note:

When writing data to a peripheral device, there is a two cycle pipeline delay until any status bits affected by this operation are updated. If you read any of those status bits within the next two cycles, the bit does not reflect its current status. See the DSP56300 Family Manual, Appendix B, Polling a Peripheral Device for Write for further details.

#### 8.4 OPERATING MODES

The operating modes for the DSP56309 SCI are these:

- 8-bit synchronous (shift register mode)
- 10-bit asynchronous (1 start, 8 data, 1 stop)
- 11-bit asynchronous (1 start, 8 data, 1 even parity, 1 stop)
- 11-bit asynchronous (1 start, 8 data, 1 odd parity, 1 stop)
- 11-bit multidrop asynchronous (1 start, 8 data, 1 data type, 1 stop)
  This mode is used for master/slave operation with wakeup on idle line and wakeup on address bit capability. It allows the DSP56309 to share a single serial line efficiently with other peripherals.

These modes are selected using the WD[0:2] bits in the SCR.

The synchronous data mode is essentially a high-speed shift register used for I/O expansion and stream-mode channel interfaces. Data synchronization is accomplished by the use of a gated transmit and receive clock that is compatible with the Intel<sup>®</sup> 8051 serial interface mode 0.

Asynchronous modes are compatible with most UART-type serial devices. Standard RS232C communication links are supported by these modes.

**Serial Communication Interface (SCI)** 

#### **Operating Modes**

The multidrop asynchronous modes are compatible with the MC68681 DUART, the M68HC11 SCI interface, and the Intel 8051 serial interface.

# 8.4.1 SCI After Reset

There are four different methods of resetting the SCI.

- 1. Hardware **RESET** signal
- 2. Software RESET instruction:
  Both hardware and software resets clear the port control register bits, which configure all I/O as GPIO input. The SCI remains in the reset state as long as all SCI signals are programmed as GPIO (PC2, PC1, and PC0 all are cleared); the SCI

becomes active only when at least one of the SCI I/O signals is not programmed

as GPIO.

- 3. Individual reset:
  - During program execution, the PC2, PC1, and PC0 bits can be cleared (individual reset), which causes the SCI to stop serial activity and enter the reset state. All SCI status bits are set to their reset state. However, the contents of the SCR are not affected, allowing the DSP program to reset the SCI separately from the other internal peripherals. During individual reset, internal DMA accesses to the data registers of the SCI are not valid and the data read is unknown.
- 4. Stop processing state reset: Executing the STOP instruction halts operation of the SCI until the DSP is restarted, causing the SSR to be reset. No other SCI registers are affected by the STOP instruction.

**Table 8-3** on page 8-23 illustrates how each type of reset affects each register in the SCI.

**Serial Communication Interface (SCI)** 

**Operating Modes** 

 Table 8-3
 SCI Registers after Reset

| D : (           |              |            |             | Reset       | Type        |             |
|-----------------|--------------|------------|-------------|-------------|-------------|-------------|
| Register<br>Bit | Bit Mnemonic | Bit Number | HW<br>Reset | SW<br>Reset | IR<br>Reset | ST<br>Reset |
|                 | REIE         | 16         | 0           | 0           | _           |             |
|                 | SCKP         | 15         | 0           | 0           | _           |             |
|                 | STIR         | 14         | 0           | 0           | _           |             |
|                 | TMIE         | 13         | 0           | 0           | _           | _           |
|                 | TIE          | 12         | 0           | 0           | _           |             |
|                 | RIE          | 11         | 0           | 0           | _           |             |
|                 | ILIE         | 10         | 0           | 0           | _           | _           |
|                 | TE           | 9          | 0           | 0           | _           | _           |
| SCR             | RE           | 8          | 0           | 0           | _           | _           |
|                 | WOMS         | 7          | 0           | 0           | _           | _           |
|                 | RWU          | 6          | 0           | 0           | _           | _           |
|                 | WAKE         | 5          | 0           | 0           | _           | _           |
|                 | SBK          | 4          | 0           | 0           | _           | _           |
|                 | SSFTD        | 3          | 0           | 0           | _           | _           |
|                 | WDS[2:0]     | 2–0        | 0           | 0           | _           | _           |
|                 | R8           | 7          | 0           | 0           | 0           | 0           |
|                 | FE           | 6          | 0           | 0           | 0           | 0           |
|                 | PE           | 5          | 0           | 0           | 0           | 0           |
| SSR             | OR           | 4          | 0           | 0           | 0           | 0           |
|                 | IDLE         | 3          | 0           | 0           | 0           | 0           |
|                 | RDRF         | 2          | 0           | 0           | 0           | 0           |
|                 | TDRE         | 1          | 1           | 1           | 1           | 1           |

**Operating Modes** 

# Table 8-3 SCI Registers after Reset (Continued)

| Register |               |                  | Reset Type  |             |             |             |  |  |
|----------|---------------|------------------|-------------|-------------|-------------|-------------|--|--|
| Bit      | Bit Mnemonic  | Bit Number       | HW<br>Reset | SW<br>Reset | IR<br>Reset | ST<br>Reset |  |  |
|          | TRNE          | 0                | 1           | 1           | 1           | 1           |  |  |
|          | TCM           | 15               | 0           | 0           | _           |             |  |  |
|          | RCM           | 14               | 0           | 0           | _           |             |  |  |
| SCCR     | SCP           | 13               | 0           | 0           | _           |             |  |  |
|          | COD           | 12               | 0           | 0           | _           | _           |  |  |
|          | CD[11:0]      | 11–0             | 0           | 0           | _           |             |  |  |
| SRX      | SRX [23:0]    | 23–16, 15–8, 7–0 |             |             | _           |             |  |  |
| STX      | STX[23:0]     | 23–0             | _           |             | _           | _           |  |  |
| SRSH     | SRSH SRS[8:0] |                  |             |             | _           | _           |  |  |
| STSH     | STS[8:0]      | 8–0              | _           | _           | _           | _           |  |  |

Note: SRSH—SCI Receive Shift Register, STSH — SCI Transmit Shift Register

HW—Hardware reset is caused by asserting the external RESET signal.

SW—Software reset is caused by executing the RESET instruction.

IR—Individual reset is caused by clearing PCRE (bits 0–2) (configured for GPIO).

ST—Stop reset is caused by executing the STOP instruction.

1—The bit is set during this reset.

0—The bit is cleared during this reset.

— The bit is not changed during this reset

# 8.4.2 SCI Initialization

The correct way to initialize the SCI is as follows:

- 1. Send a hardware  $\overline{\text{RESET}}$  signal or software RESET instruction.
- 2. Program SCI control registers.
- 3. Configure at least one SCI signal as other than GPIO.

If interrupts are to be used, the signals must be selected, and interrupts must be enabled and unmasked before the SCI can operate. The order does not matter; any one of these three requirements for interrupts can be used to enable the SCI.

Synchronous applications usually require exact frequencies, which require that the crystal frequency be chosen carefully. An alternative to selecting the system clock to accommodate the SCI requirements is to provide an external clock to the SCI.

# 8.4.3 SCI Initialization Example

One way to initialize the SCI is described here as an example.

- 1. The SCI should be in its individual reset state (PCR = \$0).
- 2. Configure the control registers (SCR, SCCR) according to the operating mode, but do not enable either transmitter (TE = 0) or receiver (RE = 0).
  - It is possible to set the interrupt enable bits that would be in use during the operation (no interrupt occurs).
- 3. Enable the SCI by setting the PCR bits according to which signals will be in use during operation.
- 4. If transmit interrupt is not used, write data to the transmitter.
  - If transmitter interrupt enable is set, an interrupt is issued and the interrupt handler should write data into the transmitter.
  - SCI transmit request is serviced by DMA channel if it is programmed to service the SCI transmitter.
- 5. Enable transmitters (TE = 1) and receiver (RE = 1), according to usage.

Operation starts as follows:

- For an internally generated clock, the SCLK signal starts operation immediately after the SCI is enabled (Step 3 above) for asynchronous modes. In synchronous mode, the SCLK signal is active only while transmitting (gated clock).
- Data is received only when the receiver is enabled (RE = 1) and after the occurrence of the SCI receive sequence on the RXD signal, as defined by the operating mode (i.e., idle line sequence).
- Data is transmitted only after the transmitter is enabled (TE = 1), and after transmitting the initialization sequence depending on the operating mode.

**Operating Modes** 

# 8.4.4 Preamble, Break, and Data Transmission Priority

Two or three transmission commands can be set simultaneously:

- 1. A preamble (TE is set.)
- 2. A break (SBK is set or is cleared.)
- 3. There is data for transmission (TDRE is cleared.)

After the current character transmission, if two or more of these commands are set, the transmitter executes them in the following order:

- 1. Preamble
- 2. Break
- 3. Data

# 8.4.5 SCI Exceptions

The SCI can cause five different exceptions in the DSP. These exceptions are as follows (ordered from the highest to the lowest priority):

- 1. SCI receive data with exception status is caused by receive data register full with a receiver error (parity, framing, or overrun error). Clearing the pending interrupt is done by reading the SCI status register, followed by a read of SRX. A long interrupt service routine should be used to handle the error condition. This interrupt is enabled by SCR bit 16 (REIE).
- 2. SCI receive data is caused by receive data register full. Reading SRX clears the pending interrupt. This error-free interrupt can use a fast interrupt service routine for minimum overhead. This interrupt is enabled by SCR bit 11 (RIE).
- 3. SCI transmit data is caused by transmit data register empty. Writing STX clears the pending interrupt. This error-free interrupt can use a fast interrupt service routine for minimum overhead. This interrupt is enabled by SCR bit 12 (TIE).
- 4. SCI idle line is caused by the receive line entering the idle state (10 or 11 bits of 1s). This interrupt is latched and then automatically reset when the interrupt is accepted. This interrupt is enabled by SCR bit 10 (ILIE).
- 5. SCI timer is caused by the baud rate counter reaching zero. This interrupt is automatically reset when the interrupt is accepted. This interrupt is enabled by SCR bit 13 (TMIE).

#### 8.5 **GPIO SIGNALS AND REGISTERS**

The GPIO functionality of port SCI is controlled by three registers: Port E control register (PCRE), Port E direction register (PRRE) and Port E data register (PDRE).

#### Port E Control Register (PCRE) 8.5.1

The read/write, 24-bit PCRE controls the functionality of SCI GPIO signals. Each of the PC[2:0] bits controls the functionality of the corresponding port signal. When a PC[i] bit is set, the corresponding port signal is configured as a SCI signal. When a PC[i] bit is cleared, the corresponding port signal is configured as a GPIO signal. Bits in the Port E control register appear in Figure 8-8.



Figure 8-8 Port E Control Register (PCRE)

A hardware RESET signal or a software RESET instruction clears all PCR bits. Note:

#### 8.5.2 Port E Direction Register (PRRE)

The read/write, 24-bit PRRE controls the direction of SCI GPIO signals. When port signal[i] is configured as GPIO, PDC[i] controls the port signal direction. When PDC[i] is set, the GPIO port signal[i] is configured as output. When PDC[i] is cleared, the GPIO port signal[i] is configured as input. Bits in the Port E direction register appear in Figure 8-9.

Go to: www.freescale.com

Note:

# **GPIO Signals and Registers**



Figure 8-9 Port E Direction Register (PRRE)

A hardware  $\overline{RESET}$  signal or a software RESET instruction clears all PRR bits.

Table 8-4 shows the port signal configurations.

Table 8-4 Port Control Register and Port Direction Register Bits

| PC[i] | PDC[i] | Port Signal[i] Function |
|-------|--------|-------------------------|
| 1     | 1 or 0 | SCI                     |
| 0     | 0      | GPIO input              |
| 0     | 1      | GPIO output             |

# 8.5.3 Port E Data Register (PDRE)

The read/write, 24-bit PDRE is used to read or write data to or from SCI GPIO signals. Bits PD[2:0] are used to read or write data from or to the corresponding port signals if they are configured as GPIO. If a port signal[i] is configured as a GPIO input, then the corresponding PD[i] bit reflects the value of this signal. If a port signal[i] is configured as a GPIO output, then the value of the corresponding PD[i] bit is reflected on this signal. Bits of the Port E data register appear in **Figure 8-10**.

**Serial Communication Interface (SCI)** 

**GPIO Signals and Registers** 

| 7  | 6  | 5  | 4  | 3  | 2   | 1   | 0   |
|----|----|----|----|----|-----|-----|-----|
|    |    |    |    |    | PD2 | PD1 | PD0 |
| 15 | 14 | 13 | 12 | 11 | 10  | 9   | 8   |
|    |    |    |    |    |     |     |     |
| 23 | 22 | 21 | 20 | 19 | 18  | 17  | 16  |
|    |    |    |    |    |     |     |     |

Reserved Bit, Read as 0, Should be Written with 0 for Future Compatibility

AA0697

Figure 8-10 Port E Data Register (PDRE)

**Note:** A hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction clears all PDRE bits.

**GPIO Signals and Registers** 

# SECTION 9 TRIPLE TIMER MODULE



| 9.1 | INTRODUCTION                             |
|-----|------------------------------------------|
| 9.2 | TRIPLE TIMER MODULE ARCHITECTURE 9-      |
| 9.3 | TRIPLE TIMER MODULE PROGRAMMING MODEL 9- |
| 9.4 | TIMER OPERATIONAL MODES                  |

Introduction

#### 9.1 INTRODUCTION

This section describes the internal triple timer module in the DSP56309. Each timer has a single signal that can be used as a GPIO signal or as a timer signal. These three timers can be used to generate timed pulses or as pulse width modulators. They can also be used as an event counter, to capture an event, or to measure the width or period of a signal.

#### 9.2 TRIPLE TIMER MODULE ARCHITECTURE

The timer module is composed of a common 21-bit prescaler and three independent and identical general purpose 24-bit timer/event counters, each having its own register set. Each timer can use internal or external clocking and can interrupt the DSP56309 after a specified number of events (clocks) or can signal an external device after counting internal events. Each timer can also be used to trigger DMA transfers after a specified number of events (clocks) has occurred. Each timer connects to the external world through one bidirectional signal, designated TIO0–TIO2 for Timers 0–2, respectively.

When the TIO signal is configured as input, the timer functions as an external event counter or measures external pulse width/signal period. When the TIO signal is used as output, the timer functions as a timer, a watchdog timer, or a pulse width modulator. When the TIO signal is not used by the timer, it can be used as a GPIO signal (also called TIO0-TIO2).

#### 9.2.1 Triple Timer Module Block Diagram

**Figure 9-1** shows a block diagram of the triple timer module. This module includes a 24-bit timer prescaler load register (TPLR), a 24-bit timer prescaler count register (TPCR), a 21-bit prescaler clock counter, and three timers. Each of the three timers can use the prescaler clock as its clock source.

## **Triple Timer Module Architecture**



Figure 9-1 Triple Timer Module Block Diagram

# 9.2.2 Timer Block Diagram

The timer block diagram (in **Figure 9-2**) shows the structure of a timer module. The timer programmer's model (in **Figure 9-3** on page 9-6) shows the structure of the timer registers. The three timers are identical in structure and function. A generic timer is discussed in this section.

The timer includes a 24-bit counter, a 24-bit read/write timer control and status register (TCSR), a 24-bit read-only timer count register (TCR), a 24-bit write-only timer load register (TLR), a 24-bit read/write timer compare register (TCPR), and logic for clock selection and interrupt/DMA trigger generation.

The timer mode is controlled by the TC[3:0] bits of the timer control/status register (TCSR). For a listing of the timer modes, see **Section 9—Timer Operational Modes**. For a description of their operation, see **Section 9.4.1—Timing Modes**.

The DSP56309 views each timer as a memory-mapped peripheral with four registers occupying four 24-bit words in the X data memory space. Either standard polled or interrupt programming techniques can be used to service the timers. The timer programming model is shown in **Figure 9-3** on page 9-6.



Figure 9-2 Timer Module Block Diagram

#### 9.3 TRIPLE TIMER MODULE PROGRAMMING MODEL

The programming model for the triple timer module appears in **Figure 9-3** on page 9-6.



Figure 9-3 Timer Module Programmer's Model

## 9.3.1 Prescaler Counter

The prescaler counter is a 21-bit counter that is decremented on the rising edge of the prescaler input clock. The counter is enabled when at least one of the three timers is enabled (i.e., one or more of the timer enable (TE) bits are set) and is using the prescaler output as its source (i.e., one or more of the PCE bits are set).

# 9.3.2 Timer Prescaler Load Register (TPLR)

The TPLR is a 24-bit, read/write register that controls the prescaler divide factor (i. e., the number that the prescaler counter loads and begins counting from) and the source for the prescaler input clock. The control bits are shown below in **Figure 9-4**.

| 23   | 22   | 21  | 20   | 19   | 18   | 17   | 16   | 15   | 14   | 13   | 12   |
|------|------|-----|------|------|------|------|------|------|------|------|------|
|      | PS1  | PS0 | PL20 | PL19 | PL18 | PL17 | PL16 | PL15 | PL14 | PL13 | PL12 |
|      |      |     |      |      |      |      |      |      |      |      |      |
| 11   | 10   | 9   | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| PL11 | PL10 | PL9 | PL8  | PL7  | PL6  | PL5  | PL4  | PL3  | PL2  | PL1  | PL0  |

reserved, read as 0, should be written with 0 for future compatibility

Figure 9-4 Timer Prescaler Load Register (TPLR)

# 9.3.2.1 TPLR Prescaler Preload Value (PL[20:0]) Bits 20-0

These 21 bits contain the prescaler preload value. This value is loaded into the prescaler counter when the counter value reaches 0, or the counter switches state from disabled to enabled.

If PL[20:0] = N, then the prescaler counts N + 1 source clock cycles before generating a prescaler clock pulse. Therefore, the prescaler divide factor = (preload value) + 1.

The PL[20:0] bits are cleared by a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

# 9.3.2.2 TPLR Prescaler Source (PS[1:0]) Bits 22-21

The two PS bits control the source of the prescaler clock. **Table 9-1** summarizes PS bit functionality. The prescaler's use of a TIO signal is not affected by the TCSR settings of the timer corresponding to the TIO signal being used.

If the prescaler source clock is external, the prescaler counter is incremented by signal transitions on the TIO signal. The external clock is internally synchronized to the internal clock. The external clock frequency must be lower than the DSP56309 internal operating frequency divided by 4 (CLK/4).

The PS[1:0] bits are cleared by a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

Note:

To insure proper operation, change the PS[1:0] bits only when the prescaler counter is disabled. Disable the prescaler counter by clearing the TE bit in the TCSR of each of three timers.

 Table 9-1
 Prescaler Source Selection

| PS1 | PS0 | Prescaler Clock Source |
|-----|-----|------------------------|
| 0   | 0   | Internal CLK/2         |
| 0   | 1   | TIO0                   |
| 1   | 0   | TIO1                   |
| 1   | 1   | TIO2                   |

#### 9.3.2.3 TPLR Reserved Bit 23

This reserved bit is read as 0 and should be written with 0 for future compatibility.

# 9.3.3 Timer Prescaler Count Register (TPCR)

The TPCR is a 24-bit, read-only register that reflects the current value in the prescaler counter. The register bits are shown in **Figure 9-5**.

| 23   | 22   | 21  | 20   | 19   | 18   | 17   | 16   | 15   | 14   | 13   | 12   |
|------|------|-----|------|------|------|------|------|------|------|------|------|
|      |      |     | PC20 | PC19 | PC18 | PC17 | PC16 | PC15 | PC14 | PC13 | PC12 |
|      |      |     |      |      |      |      |      |      |      |      |      |
| 11   | 10   | 9   | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| PC11 | PC10 | PC9 | PC8  | PC7  | PC6  | PC5  | PC4  | PC3  | PC2  | PC1  | PC0  |

reserved, read as 0, should be written with 0 for future compatibility

Figure 9-5 Timer Prescaler Count Register (TPCR)

## 9.3.3.1 TPCR Prescaler Counter Value (PC[20:0]) Bits 20-0

These 21 bits contain the current value of the prescaler counter.

#### 9.3.3.2 TPCR Reserved Bits 23-21

These reserved bits are read as 0 and should be written with 0 for future compatibility.

# 9.3.4 Timer Control/Status Register (TCSR)

The TCSR is a 24-bit, read/write register controlling the timer and reflecting its status. The register bits are shown in **Figure 9-6**. The control and status bits are documented in **Table 9-2** on page 9-10.

| 23  | 22 | 21  | 20  | 19  | 18  | 17  | 16  | 15  | 14   | 13   | 12 |
|-----|----|-----|-----|-----|-----|-----|-----|-----|------|------|----|
|     |    | TCF | TOF |     |     |     |     | PCE |      | DO   | DI |
|     |    |     | -   | -   |     | -   | -   |     |      |      |    |
| 11  | 10 | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2    | 1    | 0  |
| DIR |    | TRM | INV | TC3 | TC2 | TC1 | TC0 |     | TCIE | TOIE | TE |

reserved, read as 0, should be written with 0 for future compatibility

Figure 9-6 Timer Control/Status Register

#### 9.3.4.1 Timer Enable (TE) Bit 0

The TE bit is used to enable or disable the timer. Setting TE enables the timer and clears the timer counter. The counter starts counting according to the mode selected by the timer control (TC[3:0]) bit values.

Clearing the TE bit disables the timer. The TE bit is cleared by a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

Note:

When all three timers are disabled and the signals are not in GPIO mode, all three TIO signals are tri-stated. To prevent undesired spikes on the TIO signals when switching from tri-state into active state, these signals should be tied to the high or low signal state by the use of pull-up or pull-down resistors.

# 9.3.4.2 Timer Overflow Interrupt Enable (TOIE) Bit 1

The TOIE bit is used to enable the timer overflow interrupts. Setting TOIE enables overflow interrupt generation. The timer counter can hold a maximum value of \$FFFFFF. When the counter value is at the maximum value and a new event causes the counter to be incremented to \$000000, the timer generates an overflow interrupt.

Clearing the TOIE bit disables overflow interrupt generation. The TOIE bit is cleared by a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

# 9.3.4.3 Timer Compare Interrupt Enable (TCIE) Bit 2

The TCIE bit is used to enable or disable the timer compare interrupts. Setting TCIE enables the compare interrupts. In the timer, pulse width modulation (PWM), or watchdog modes, a compare interrupt is generated after the counter value matches the value of the TCPR. The counter starts counting up from the number loaded from the TLR and if the TCPR value is N, an interrupt occurs after (N - M + 1) events, where M is the value of TLR.

Clearing the TCIE bit disables the compare interrupts. The TCIE bit is cleared by a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

# 9.3.4.4 Timer Control (TC[3:0]) Bits 4-7

The four TC bits control the source of the timer clock, the behavior of the TIO signal, and timer mode. **Table 9-2** summarizes the TC bit functionality. There is a detailed description of the timer operating modes in **Section 9.4—Timer Operational Modes**.

The TC bits are cleared by a hardware  $\overline{RESET}$  signal or a software RESET instruction.

**Note:** If the clock is external, the counter is incremented by the transitions on the

TIO signal. The external clock is internally synchronized to the internal clock, and its frequency should be lower than the internal operating frequency

divided by 4 (CLK/4).

Note: To insure proper operation, the TC[3:0] bits should be changed only when the

timer is disabled (i.e., when the TE bit in the TCSR has been cleared).

**Table 9-2** Timer Control Bits

|     | Bit Se | ettings |     |                | Mode Characteristics |                   |          |  |  |  |
|-----|--------|---------|-----|----------------|----------------------|-------------------|----------|--|--|--|
| TC3 | TC2    | TC1     | TC0 | Mode<br>Number | Mode Function        | TIO               | Clock    |  |  |  |
| 0   | 0      | 0       | 0   | 0              | Timer and GPIO       | GPIO <sup>1</sup> | Internal |  |  |  |
| 0   | 0      | 0       | 1   | 1              | Timer Pulse          | Output            | Internal |  |  |  |
| 0   | 0      | 1       | 0   | 2              | Timer Toggle         | Output            | Internal |  |  |  |
| 0   | 0      | 1       | 1   | 3              | Event Counter        | Input             | External |  |  |  |

**Table 9-2** Timer Control Bits (Continued)

|        | Bit Se   | ettings |           |                | Mode Characteristi                   | cs     |          |
|--------|----------|---------|-----------|----------------|--------------------------------------|--------|----------|
| TC3    | TC2      | TC1     | TC0       | Mode<br>Number | Mode Function                        | TIO    | Clock    |
| 0      | 1        | 0       | 0         | 4              | Input Width<br>Measurement           | Input  | Internal |
| 0      | 1        | 0       | 1         | 5              | Input Period<br>Measurement          | Input  | Internal |
| 0      | 1        | 1       | 0         | 6              | Capture Event                        | Input  | Internal |
| 0      | 1        | 1       | 1         | 7              | Pulse Width Modulation<br>(PWM)      | Output | Internal |
| 1      | 0        | 0       | 0         | 8              | Reserved                             | _      | _        |
| 1      | 0        | 0       | 1         | 9              | Watchdog Pulse                       | Output | Internal |
| 1      | 0        | 1       | 0         | 10             | Watchdog Toggle                      | Output | Internal |
| 1      | 0        | 1       | 1         | 11             | Reserved                             | _      | _        |
| 1      | 1        | 0       | 0         | 12             | Reserved                             | _      | _        |
| 1      | 1        | 0       | 1         | 13             | Reserved                             | _      | _        |
| 1      | 1        | 1       | 0         | 14             | Reserved                             | _      | _        |
| 1      | 1        | 1       | 1         | 15             | Reserved                             | _      | _        |
| Note 1 | 1: The C | PIO fui | nction is | s enabled onl  | ly if all of the TC[3:0] bits are 0. |        |          |

# 9.3.4.5 Inverter (INV) Bit 8

The Inverter (INV) bit affects the polarity definition of the incoming signal on the TIO signal when TIO is programmed as input. It also affects the polarity of the output pulse generated on the TIO signal when TIO is programmed as output.

The inverter bit operation is described below in **Table 9-3**.

 Table 9-3
 Inverter (INV) Bit Operation

| Mode | TIO Programmed as Input                                                                |                                                                                     | TIO Programmed as Output                             |                                                    |
|------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------|
|      | INV = 0                                                                                | INV = 1                                                                             | INV = 0                                              | INV = 1                                            |
| 0    | GPIO signal on<br>the TIO signal<br>read directly                                      | GPIO signal on<br>the TIO signal<br>inverted                                        | Bit written to<br>GPIO put on TIO<br>signal directly | Bit written to GPIO inverted and put on TIO signal |
| 1    | Counter is incremented on the <b>rising</b> edge of the signal from the TIO signal     | Counter is incremented on the <b>falling</b> edge of the signal from the TIO signal | _                                                    | _                                                  |
| 2    | Counter is incremented on the <b>rising</b> edge of the signal from the TIO signal     | Counter is incremented on the <b>falling</b> edge of the signal from the TIO signal | TCRx output put<br>on TIO signal<br>directly         | TCRx output<br>inverted and put<br>on TIO signal   |
| 3    | Counter is incremented on the <b>rising</b> edge of the signal from the TIO signal     | Counter is incremented on the <b>falling</b> edge of the signal from the TIO signal | _                                                    | _                                                  |
| 4    | Width of the <b>high</b> input pulse is measured                                       | Width of the <b>low</b> input pulse is measured                                     | _                                                    | _                                                  |
| 5    | Period is measured between the rising edges of the input signal                        | Period is measured between the falling edges of the input signal                    | _                                                    | _                                                  |
| 6    | Event is captured<br>on the <b>rising</b> edge<br>of the signal from<br>the TIO signal | Event is captured on the <b>falling</b> edge of the signal from the TIO signal      | _                                                    | _                                                  |

## **Triple Timer Module Programming Model**

| Table 9-3 | Inverter (INV) Bit ( | Operation ( | (Continued) |
|-----------|----------------------|-------------|-------------|
|           |                      |             |             |

| Mode  | TIO Program | med as Input | TIO Programmed as Output                                        |                                                                 |  |  |
|-------|-------------|--------------|-----------------------------------------------------------------|-----------------------------------------------------------------|--|--|
| Wiode | INV = 0     | INV = 1      | INV = 0                                                         | INV = 1                                                         |  |  |
| 7     | _           | _            | Pulse generated<br>by the timer has<br><b>positive</b> polarity | Pulse generated by<br>the timer has<br><b>negative</b> polarity |  |  |
| 9     | _           | _            | Pulse generated<br>by the timer has<br><b>positive</b> polarity | Pulse generated by<br>the timer has<br><b>negative</b> polarity |  |  |
| 10    | _           | _            | Pulse generated by the timer has <b>positive</b> polarity.      | Pulse generated by<br>the timer has<br><b>negative</b> polarity |  |  |

The INV bit is cleared by a hardware  $\overline{RESET}$  signal or a software RESET instruction.

The INV bit affects both the timer and GPIO modes. To insure correct operation, this bit should be changed only when one or both of the following conditions is true:

- The timer has been disabled by clearing the TE bit in the TCSR.
- The timer is in GPIO mode.

The INV bit does not affect the polarity of the prescaler source when the TIO is used as input to the prescaler.

# 9.3.4.6 Timer Reload Mode (TRM) Bit 9

The TRM bit controls the counter preload operation.

In timer (0–3) and watchdog (9–10) modes, the counter is preloaded with the TLR value after the TE bit is set and the first internal or external clock signal is received. If the TRM bit is set, the counter is reloaded each time after it reaches the value contained by the TCR. In PWM mode (7), the counter is reloaded each time counter overflow occurs. In measurement (4–5) modes, if the TRM and the TE bits are set, the counter is preloaded with the TLR value on each appropriate edge of the input signal.

If the TRM bit is cleared, the counter operates as a free running counter and is incremented on each incoming event. The TRM bit is cleared by a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

# **Triple Timer Module Programming Model**

#### 9.3.4.7 Direction (DIR) Bit 11

The DIR bit determines the behavior of the TIO signal when it is used as a GPIO signal. When the DIR bit is set, the TIO signal is an output; when the DIR bit is cleared, the TIO signal is an input. The TIO signal can be used as a GPIO signal only when all of the TC[3:0] bits are cleared. If any of the TC[3:0] bits are set, then the GPIO function is disabled and the DIR bit has no effect.

The DIR bit is cleared by a hardware  $\overline{RESET}$  signal or a software RESET instruction.

#### 9.3.4.8 Data Input (DI) Bit 12

The DI bit reflects the value of the TIO signal. If the INV bit is set, the value of the TIO signal is inverted before it is written to the DI bit. If the INV bit is cleared, the value of the TIO signal is written directly to the DI bit.

DI is cleared by a hardware RESET signal or a software RESET instruction.

#### 9.3.4.9 Data Output (DO) Bit 13

The DO bit is the source of the TIO value when it is a data output signal. The TIO signal is data output when GPIO mode is enabled and DIR is set. A value written to the DO bit is written to the TIO signal. If the INV bit is set, the value of the DO bit is inverted when written to the TIO signal. When the INV bit is cleared, the value of the DO bit is written directly to the TIO signal. When GPIO mode is disabled, writing the DO bit has no effect.

The DO bit is cleared by a hardware  $\overline{\text{RESET}}$  signal or a software RESET instruction.

# 9.3.4.10 Prescaler Clock Enable (PCE) Bit 15

The PCE bit is used to select the prescaler clock as the timer source clock. When the PCE bit is cleared, the timer uses either an internal (CLK/2) signal or an external (TIO) signal as its source clock. When the PCE bit is set, the prescaler output is used as the timer source clock for the counter regardless of the timer operating mode. To insure proper operation, the PCE bit should be changed only when the timer is disabled (when the TE bit is cleared). Which source clock is used for the prescaler is determined by the PS[1:0] bits of the TPLR. A timer can be clocked by a prescaler clock that is derived from the TIO of another timer.

# 9.3.4.11 Timer Overflow Flag (TOF) Bit 20

The TOF bit is set to indicate that counter overflow has occurred. This bit is cleared by writing a 1 to the TOF bit. Writing a 0 to the TOF bit has no effect. The bit is also cleared when the timer overflow interrupt is serviced.

The TOF bit is cleared by a hardware  $\overline{RESET}$  signal, a software RESET instruction, the STOP instruction, or by clearing the TE bit to disable the timer.

**Triple Timer Module Programming Model** 

#### 9.3.4.12 Timer Compare Flag (TCF) Bit 21

The TCF bit is set to indicate that the event count is complete. In the timer, PWM, and watchdog modes, the TCF bit is set when (N - M + 1) events have been counted. (N is the value in the compare register and M is the TLR value.) In measurement modes, the TCF bit is set when the measurement is completed.

Writing a 1 into the TCF bit clears this bit. Writing a 0 into the TCF bit has no effect. The bit is also cleared when the timer compare interrupt is serviced.

The TCF bit is cleared by a hardware  $\overline{RESET}$  signal, a software RESET instruction, the STOP instruction, or by clearing the TE bit to disable the timer.

Note: The TOF and TCF bits are cleared by writing a 1 to the specific bit. In order to insure that only the desired bit is cleared, do not use the BSET command. The proper way to clear these bits is to write (using a MOVEP instruction) a 1 to the flag to be cleared and a 0 to the other flag.

#### 9.3.4.13 TCSR Reserved Bits 3, 10, 14, 16-19, 22, 23

These reserved bits are read as 0 and should be written with 0 for future compatibility.

#### 9.3.5 **Timer Load Register (TLR)**

The TLR is a 24-bit, write-only register. In all modes, the counter is preloaded with the TLR value after the TE bit in the TCSR is set and a first event occurs.

- In timer modes, if the timer reload mode (TRM) bit in the TCSR is set, the counter is reloaded each time after it has reached the value contained by the timer compare register (TCPR) and the new event occurs.
- In measurement modes, if the TRM bit in the TCSR is set and the TE bit in the TCSR is set, the counter is reloaded with the value in the TLR on each appropriate edge of the input signal.
- In PWM modes, if the TRM bit in the TCSR is set, the counter is reloaded each time after it has overflowed and the new event occurs.
- In watchdog modes, if the TRM bit in the TCSR is set, the counter is reloaded each time after it has reached the value contained by the TCPR and the new event occurs. In this mode, the counter is also reloaded whenever the TLR is written with a new value while the TE bit in the TCSR is set.
- In all modes, if the TRM bit in the TCSR is cleared (TRM = 0), the counter operates as a free-running counter.

# 9.3.6 Timer Compare Register (TCPR)

The TCPR is a 24-bit, read/write register that contains the value to be compared to the counter value. These two values are compared every timer clock after the TE bit in the TCSR is set. When the values match, the timer compare flag (TCF) bit is set and an interrupt is generated if interrupts are enabled (if the timer compare interrupt enable (TCIE) bit in the TCSR is set). The TCPR is ignored in measurement modes.

# 9.3.7 Timer Count Register (TCR)

The Timer Count Register (TCR) is a 24-bit, read-only register. In timer and watchdog modes, the counter's contents can be read at any time by reading the TCR register. In Measurement modes, the TCR is loaded with the current value of the counter on the appropriate edge of the input signal, and its value can be read to determine the width, period, or delay of the leading edge of the input signal. When the timer is in measurement modes, the TIO signal is used for the input signal.

#### 9.4 TIMER OPERATIONAL MODES

Each timer has these operational modes to meet a variety of system requirements:

- Timer
  - GPIO, mode 0: Internal timer interrupt generated by the internal clock
  - Pulse, mode 1: External timer pulse generated by the internal clock
  - Toggle, mode 2: Output timing signal toggled by the internal clock
  - Event counter, mode 3: Internal timer interrupt generated by an external clock
- Measurement
  - Input width, mode 4: Input pulse width measurement
  - Input pulse, mode 5: Input signal period measurement
  - Capture, mode 6: Capture external signal
- PWM, mode 7: Pulse width modulation
- Watchdog
  - Pulse, mode 9: Output pulse, internal clock

Toggle, mode 10: Output toggle, internal clock

These modes are described in detail below. Timer modes are selected by setting the TC[3:0] bits in the TCSR. **Table 9-2** on page 9-10 shows how the different timer modes are selected by setting the bits in the TCSR. The table also shows the TIO signal direction and the clock source for each timer mode. That table summarizes these modes, and the following paragraphs describe these modes in detail.

**Note:** To insure proper operation, the TC[3:0] bits should be changed only when the timer is disabled (i.e., when the TE bit in the TCSR is cleared).

# 9.4.1 Timing Modes

The following timing modes are provided:

- Timer GPIO
- Timer pulse
- Timer toggle
- Event counter

# 9.4.1.1 Timer GPIO (Mode 0)

|     | Bit Settings |     |     |                            | Mode Characteristics |  |  |  |  |  |  |
|-----|--------------|-----|-----|----------------------------|----------------------|--|--|--|--|--|--|
| TC3 | TC2          | TC1 | TC0 | TIO Clock # Function Name  |                      |  |  |  |  |  |  |
| 0   | 0            | 0   | 0   | GPIO Internal 0 Timer GPIO |                      |  |  |  |  |  |  |

In this mode, the timer generates an internal interrupt when a counter value is reached (if the timer compare interrupt is enabled).

Set the TE bit to clear the counter and enable the timer. Load the value the timer is to count into the TCPR. The counter is loaded with the TLR value when the first timer clock signal is received. The timer clock can be taken from either the DSP56309 clock divided by two (CLK/2) or from the prescaler clock output. Each subsequent clock signal increments the counter.

When the counter equals the TCPR value, the TCF bit in TCSR is set, and a compare interrupt is generated if the TCIE bit is set. If the TRM bit in the TCSR is set, the counter

is reloaded with the TLR value at the next timer clock and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each timer clock signal.

This process is repeated until the timer is disabled (i.e., TE is cleared).

If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated.

The counter contents can be read at any time by reading the TCR.

#### **9.4.1.2** Timer Pulse (Mode 1)

|     | Bit Se | ttings |     |                               | Mode Characteristics |  |  |  |  |  |  |
|-----|--------|--------|-----|-------------------------------|----------------------|--|--|--|--|--|--|
| TC3 | TC2    | TC1    | TC0 | TIO Clock # Function Name     |                      |  |  |  |  |  |  |
| 0   | 0      | 0      | 1   | Output Internal 1 Timer Pulse |                      |  |  |  |  |  |  |

In this mode, the timer generates an external pulse on its TIO signal when the timer count reaches a pre-set value.

Set the TE bit to clear the counter and enable the timer. The value to which the timer is to count is loaded into the TCPR. The counter is loaded with the TLR value when the first timer clock signal is received. The TIO signal is loaded with the value of the INV bit. The timer clock signal can be taken from either the DSP56309 clock divided by two (CLK/2) or from the prescaler clock output. Each subsequent clock signal increments the counter.

When the counter matches the TCPR value, the TCF bit in TCSR is set and a compare interrupt is generated if the TCIE bit is set. The polarity of the TIO signal is inverted for one timer clock period.

If the TRM bit is set, the counter is loaded with the TLR value on the next timer clock and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each timer clock.

This process is repeated until the TE bit is cleared (disabling the timer). The counter contents can be read at any time by reading TCR.

The value of the TLR sets the delay between starting the timer and the generation of the output pulse. To generate successive output pulses with a delay of X clocks between signals, the TLR value should be set to X/2 and the TRM bit should be set.

This process is repeated until the timer is disabled (i.e., TE is cleared).

If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated.

The counter contents can be read at any time by reading the TCR.

#### 9.4.1.3 Timer Toggle (Mode 2)

|     | Bit Settings |     |     |                                | Mode Characteristics |  |  |  |  |  |  |
|-----|--------------|-----|-----|--------------------------------|----------------------|--|--|--|--|--|--|
| TC3 | TC2          | TC1 | TC0 | TIO Clock # Function Name      |                      |  |  |  |  |  |  |
| 0   | 0            | 1   | 0   | Output Internal 0 Timer Toggle |                      |  |  |  |  |  |  |

In this mode, the timer periodically toggles the polarity of the TIO signal.

Set the TE bit in the TCR to clear the counter and enable the timer. The value to which the timer is to count is loaded into the TPCR. The counter is loaded with the TLR value when the first timer clock signal is received. The TIO signal is loaded with the value of the INV bit. The timer clock signal can be taken from either the DSP56309 clock divided by two (CLK/2) or from the prescaler clock output. Each subsequent clock signal increments the counter.

When the counter value matches the value in the TCPR, the polarity of the TIO output signal is inverted. The TCF bit in the TCSR is set and a compare interrupt is generated if the TCIE bit is set.

If the TRM bit is set, the counter is loaded with the value of the TLR when the next timer clock is received, and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each timer clock.

This process is repeated until the TE bit is cleared, disabling the timer. The counter contents can be read at any time by reading the TCR.

The TLR value in the TCPR sets the delay between starting the timer and toggling the TIO signal. To generate output signals with a delay of X clock cycles between toggles, the TLR value should be set to X/2, and the TRM bit should be set.

This process is repeated until the timer is disabled (i.e., TE is cleared). If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated.

The counter contents can be read at any time by reading the TCR.

# 9.4.1.4 Timer Event Counter (Mode 3)

|     | Bit Settings |     |     |                                   | Mode Characteristics      |  |  |  |  |  |  |
|-----|--------------|-----|-----|-----------------------------------|---------------------------|--|--|--|--|--|--|
| TC3 | TC2          | TC1 | TC0 | TIO                               | TIO Clock # Function Name |  |  |  |  |  |  |
| 0   | 0            | 1   | 1   | Input External 3 Timer Event Cour |                           |  |  |  |  |  |  |

In this mode, the timer counts external events and issues an interrupt when a preset number of events is counted.

Set the TE bit to clear the counter and enable the timer. The value to which the timer is to count is loaded into the TPCR. The counter is loaded with the TLR value when the first timer clock signal is received. The timer clock signal can be taken from either the TIO input signal or the prescaler clock output. Each subsequent clock signal increments the counter. If an external clock is used, it must be internally synchronized to the internal clock, and its frequency must be less than the DSP56309 internal operating frequency divided by 4.

The value of the INV bit in the TCSR determines whether low-to-high (0 to 1) transitions or high-to-low (1 to 0) transitions increment the counter. If the INV bit is set, high-to-low transitions increment the counter. If the INV bit is cleared, low-to-high transitions increment the counter.

When the counter matches the value contained in the TCPR, the TCF bit in the TCSR is set, and a compare interrupt is generated if the TCIE bit is set. If the TRM bit is set, the counter is loaded with the value of the TLR when the next timer clock is received, and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each timer clock.

This process is repeated until the timer is disabled (i.e., TE is cleared). If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated.

The counter contents can be read at any time by reading the TCR.

# 9.4.2 Signal Measurement Modes

The following Signal Measurement modes are provided:

• Measurement input width

- Measurement input period
- Measurement capture

#### 9.4.2.1 **Measurement Accuracy**

The external signal is synchronized with the internal clock used to increment the counter. This synchronization process can cause the number of clocks measured for the selected signal value to vary from the actual signal value by plus or minus one counter clock cycle.

#### 9.4.2.2 **Measurement Input Width (Mode 4)**

|     | Bit Se | ttings |     |                                        | Mode Characteristics |  |  |  |  |
|-----|--------|--------|-----|----------------------------------------|----------------------|--|--|--|--|
| TC3 | TC2    | TC1    | TC0 | Mode Name Function TIO Clock           |                      |  |  |  |  |
| 0   | 1      | 0      | 0   | 4 Input Width Measurement Input Inter- |                      |  |  |  |  |

In this mode, the timer counts the number of clocks that occur between opposite edges of an input signal.

Set the TE bit to clear the counter and enable the timer. Load the timer's count value into the TLR. After the first appropriate transition (as determined by the INV bit) occurs on the TIO input signal, the counter is loaded with the TLR value on the first timer clock signal received either from the DSP56309 clock divided by two (CLK/2) or from the prescaler clock input. Each subsequent clock signal increments the counter.

If the INV bit is set, the timer starts on the first high-to-low (1 to 0) signal transition on the TIO signal. If the INV bit is cleared, the timer starts on the first low-to-high (0 to 1) transition on the TIO signal.

When the first transition opposite in polarity to the INV bit setting occurs on the TIO signal, the counter stops. The TCF bit in the TCSR is set and a compare interrupt is generated if the TCIE bit is set. The value of the counter (which measures the width of the TIO pulse) is loaded into the TCR. The TCR can be read to determine the external signal pulse width.

If the TRM bit is set, the counter is loaded with the TLR value on the first timer clock received following the next valid transition occurring on the TIO input signal and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each timer clock.

Go to: www.freescale.com

This process is repeated until the timer is disabled (i.e., TE is cleared). If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. The counter contents can be read at any time by reading the TCR.

#### 9.4.2.3 Measurement Input Period (Mode 5)

|     | Bit Se | ttings |     |                                         | Mode Characteristics |  |  |  |  |
|-----|--------|--------|-----|-----------------------------------------|----------------------|--|--|--|--|
| TC3 | TC2    | TC1    | TC0 | Mode Name Function TIO Clock            |                      |  |  |  |  |
| 0   | 1      | 0      | 1   | 5 Input Period Measurement Input Intern |                      |  |  |  |  |

In this mode, the timer counts the period between the reception of signal edges of the same polarity across the TIO signal.

Set the TE bit to clear the counter and enable the timer. The value to which the timer is to count is loaded into the TLR. The value of the INV bit determines whether the period is measured between consecutive low-to-high (0 to 1) transitions of TIO or between consecutive high-to-low (1 to 0) transitions of TIO. If INV is set, high-to-low signal transitions are selected. If INV is cleared, low-to-high signal transitions are selected.

After the first appropriate transition occurs on the TIO input signal, the counter is loaded with the TLR value on the first timer clock signal received from either the DSP56309 clock divided by two (CLK/2) or the prescaler clock output. Each subsequent clock signal increments the counter.

On the next signal transition of the same polarity that occurs on TIO, the TCF bit in the TCSR is set and a compare interrupt is generated if the TCIE bit is set. The contents of the counter are loaded into the TCR. The TCR then contains the value of the time that elapsed between the two signal transitions on the TIO signal.

After the second signal transition, if the TRM bit is set, the TE bit is set to clear the counter and enable the timer. The counter is loaded with the TLR value on the first timer clock signal. Each subsequent clock signal increments the counter.

After the second signal transition, if the TRM bit is set, the TE bit is set to clear if the TRM bit is cleared, the counter continues to be incremented on each timer clock. This process is repeated until the timer is disabled (i.e., TE is cleared). If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. The counter contents can be read at any time by reading the TCR.

#### 9.4.2.4 Measurement Capture (Mode 6)

|     | Bit Se | ettings |     |                                    | Mode Characteristics |  |  |  |  |
|-----|--------|---------|-----|------------------------------------|----------------------|--|--|--|--|
| TC3 | TC2    | TC1     | TC0 | Mode Name Function TIO Clock       |                      |  |  |  |  |
| 0   | 1      | 1       | 0   | 6 Capture Measurement Input Intern |                      |  |  |  |  |

In this mode, the timer counts the number of clocks that elapse between starting the timer and receiving an external signal.

Set the TE bit to clear the counter and enable the timer. The value to which the timer is to count is loaded into the TLR. When the first timer clock signal is received, the counter is loaded with the TLR value. The timer clock signal can be taken from either the DSP56309 clock divided by two (CLK/2) or from the prescaler clock output. Each subsequent clock signal increments the counter.

At the first appropriate transition of the external clock detected on the TIO signal, the TCF bit in the TCSR is set and, if the TCIE bit is set, a compare interrupt is generated, the counter halts, and the contents of the counter are loaded into the TCR. The value of the TCR represents the delay between the setting of the TE bit and the detection of the first clock edge signal on the TIO signal.

The value of the INV bit determines whether a high-to-low (1 to 0) or low-to-high (0 to 1) transition of the external clock signals the end of the timing period. If the INV bit is set, a high-to-low transition signals the end of the timing period. If INV is cleared, a low-to-high transition signals the end of the timing period.

If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. The counter contents can be read at any time by reading the TCR.

# 9.4.3 Pulse Width Modulation (PWM, Mode 7)

|     | Bit Se | ettings |     |                          | Mode Characteristics      |     |        |          |  |
|-----|--------|---------|-----|--------------------------|---------------------------|-----|--------|----------|--|
| TC3 | TC2    | TC1     | TC0 | Mode Name Function TIO C |                           |     |        |          |  |
| 0   | 1      | 1       | 1   | 7                        | Pulse Width<br>Modulation | PWM | Output | Internal |  |

In this mode, the timer generates periodic pulses of a preset width.

Set the TE bit to clear the counter and enable the timer. The value to which the timer is to count is loaded into the TPCR. When first timer clock is received from either the DSP56309 internal clock divided by two (CLK/2) or the prescaler clock output, the counter is loaded with the TLR value. Each subsequent timer clock increments the counter.

When the counter equals the value in the TCPR, the TIO output signal is toggled and the TCF bit in the TCSR is set. The contents of the counter are placed into the TCR. If the TCIE bit is set, a compare interrupt is generated. The counter continues to be incremented on each timer clock.

If counter overflow has occurred, the TIO output signal is toggled, the TOF bit in TCSR is set, and an overflow interrupt is generated if the TOIE bit is set. If the TRM bit is set, the counter is loaded with the TLR value on the next timer clock and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each timer clock.

This process is repeated until the timer is disabled by clearing the TE bit.

TIO signal polarity is determined by the value of the INV bit. When the counter is started by setting the TE bit, the TIO signal assumes the value of the INV bit. On each subsequent toggling of the TIO signal, the polarity of the TIO signal is reversed. For example, if the INV bit is set, the TIO signal generates the following signal: 1010. If the INV bit is cleared, the TIO signal generates the following signal: 0101.

The counter contents can be read at any time by reading the TCR.

The value of the TLR determines the output period (FFFFFF - TLR + 1). The timer counter increments the initial TLR value and toggles the TIO signal when the counter value exceeds FFFFFFF.

**Note:** The value in TCPR must be greater than the value in TLR.

# 9.4.4 Watchdog Modes

The following watchdog timer modes are provided:

- Watchdog pulse
- Watchdog toggle

# 9.4.4.1 Watchdog Pulse (Mode 9)

|     | Bit Settings |     |     |                              | Mode Characteristics         |  |  |  |  |
|-----|--------------|-----|-----|------------------------------|------------------------------|--|--|--|--|
| TC3 | TC2          | TC1 | TC0 | Mode                         | Mode Name Function TIO Clock |  |  |  |  |
| 1   | 0            | 0   | 1   | 9 Pulse Watchdog Output Inte |                              |  |  |  |  |

In this mode, the timer generates an external signal at a preset rate. The signal period is equal to the period of one timer clock.

Set the TE bit to clear the counter and enable the timer. The value to which the timer is to count is loaded into the TCPR. The counter is loaded with the TLR value on the first timer clock received from either the DSP56309 internal clock divided by two (CLK/2) or the prescaler clock output. Each subsequent timer clock increments the counter.

When the counter matches the value of the TCPR, the TCF bit in the TCSR is set and a compare interrupt is generated if the TCIE bit is also set.

If the TRM bit is set, the counter is loaded with the TLR value on the next timer clock and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each subsequent timer clock.

This process is repeated until the timer is disabled (i.e., TE is cleared).

If the counter overflows, the TOF bit is set, and if TOIE is set, an overflow interrupt is generated. At the same time, a pulse is output on the TIO signal with a pulse width equal to the timer clock period. The pulse polarity is determined by the value of the INV bit. If the INV bit is set, the pulse polarity is high (logical 1). If the INV bit is cleared, the pulse polarity is low (logical 0).

The counter contents can be read at any time by reading the TCR. The counter is reloaded whenever the TLR is written with a new value while the TE bit is set.

Note:

In this mode, internal logic preserves the TIO value and direction for an additional 2.5 internal clock cycles after a DSP56309 hardware  $\overline{\text{RESET}}$  signal is asserted. This insures that a valid  $\overline{\text{RESET}}$  signal is generated when the TIO signal is used to reset the DSP56309.

#### 9.4.4.2 Watchdog Toggle (Mode 10)

|     | Bit Settings |     |     |                               | Mode Characteristics         |  |  |  |  |
|-----|--------------|-----|-----|-------------------------------|------------------------------|--|--|--|--|
| TC3 | TC2          | TC1 | TC0 | Mode                          | Mode NAME Function TIO Clock |  |  |  |  |
| 1   | 0            | 1   | 0   | 10 Toggle Watchdog Output Int |                              |  |  |  |  |

In this mode, the timer toggles an external signal after preset period.

Set the TE bit to clear the counter and enable the timer. The value to which the timer is to count is loaded into the TPCR. The counter is loaded with the TLR value on the first timer clock received from either the DSP56309 internal clock divided by two (CLK/2) or the prescaler clock output. Each subsequent timer clock increments the counter. The TIO signal is set to the value of the INV bit.

When the counter equals the value in the TCPR, the TCF bit in the TCSR is set, and a compare interrupt is generated if the TCIE bit is also set. If the TRM bit is set, the counter is loaded with the TLR value on the next timer clock and the count is resumed. If the TRM bit is cleared, the counter continues to be incremented on each subsequent timer clock.

When counter overflow has occurred, the polarity of the TIO output signal is inverted, the TOF bit in the TCSR is set, and an overflow interrupt is generated if the TOIE bit is also set. The TIO polarity is determined by the INV bit.

The counter is reloaded whenever the TLR is written with a new value while the TE bit is set. This process is repeated until the timer is disabled by clearing the TE bit. The counter contents can be read at any time by reading the TCR register.

Note:

In this mode, internal logic preserves the TIO value and direction for an additional 2.5 internal clock cycles after a DSP56309 hardware RESET signal is asserted. This insures that a valid reset signal is generated when the TIO signal is used to reset the DSP56309.

## 9.4.5 Reserved Modes

Modes 8, 11, 12, 13, 14, and 15 are reserved.

# 9.4.6 Special Cases

The following special cases apply during wait and stop state.

#### 9.4.6.1 Timer Behavior during Wait

Timer clocks are active during the execution of the WAIT instruction and timer activity is undisturbed. If a timer interrupt is generated, the DSP56309 leaves the wait state and services the interrupt.

# 9.4.6.2 Timer Behavior during Stop

During the execution of the STOP instruction, the timer clocks are disabled, timer activity is stopped, and the TIO signals are disconnected. Any external changes that happen to the TIO signals are ignored when the DSP56309 is in the stop state. To insure correct operation, the timers should be disabled before the DSP56309 is placed into the stop state.

# 9.4.7 DMA Trigger

Each timer can also be used to trigger DMA transfers. For this to occur, a DMA channel must be programmed to be triggered by a timer event. The timer issues a DMA trigger on every event in all modes of operation. The DMA channel does not have the capability to save multiple DMA triggers generated by the timer. To insure that all DMA triggers are serviced, the user must provide for the preceding DMA trigger to be serviced before the next trigger is received by the DMA channel.

# SECTION 10 ON-CHIP EMULATION MODULE



| 10.1  | INTRODUCTION                                 |
|-------|----------------------------------------------|
| 10.2  | ONCE MODULE SIGNALS                          |
| 10.4  | ONCE CONTROLLER 10-4                         |
| 10.5  | ONCE MEMORY BREAKPOINT LOGIC 10-9            |
| 10.6  | ONCE TRACE LOGIC                             |
| 10.7  | METHODS OF ENTERING DEBUG MODE 10-16         |
| 10.8  | PIPELINE INFORMATION AND OGDB REGISTER 10-18 |
| 10.9  | DEBUGGING RESOURCES10-20                     |
| 10.10 | SERIAL PROTOCOL DESCRIPTION                  |
| 10.11 | TARGET SITE DEBUG SYSTEM REQUIREMENTS 10-23  |
| 10.12 | ONCE MODULE EXAMPLES                         |
| 10.13 | JTAG PORT/ONCE MODULE INTERACTION            |

Introduction

#### 10.1 INTRODUCTION

The DSP56300 core On-Chip Emulation (OnCE™) module provides a means of interacting with the DSP56300 core and its peripherals nonintrusively so that a user can examine registers, memory, or on-chip peripherals, thus facilitating hardware and software development on the DSP56300 core processor. To achieve this, special circuits and dedicated signals on the DSP56300 core are defined to avoid sacrificing any user-accessible on-chip resource. The OnCE module resources can be accessed only after executing the JTAG instruction ENABLE\_ONCE. These resources are accessible even when the chip is operating in normal mode. See **Section 11—JTAG Port** for a description of the JTAG functionality and its relation to the OnCE module. Figure 10-1 shows the block diagram of the OnCE module.



Figure 10-1 OnCE Module Block Diagram

#### **OnCE MODULE SIGNALS** 10.2

The OnCE module controller functionality is accessed through the JTAG port. There are no dedicated OnCE module signals for the clock, data in, or data out. The JTAG signals TCK, TDI, and TDO are used to shift in and out data and instructions. See **Section 11.2—JTAG Signals** on page 11-4 for the description of the JTAG signals. To facilitate emulation-specific functions, one additional signal, called  $\overline{DE}$ , is provided on the DSP56309.

**Debug Event (DE)** 

# 10.3 DEBUG EVENT (DE)

The bidirectional open drain debug event signal ( $\overline{DE}$ ) provides a fast means of entering debug mode from an external command controller (when input), and a fast means of acknowledging the entering of debug mode to an external command controller (when output). The assertion of this signal by a command controller causes the DSP56300 core to finish the current instruction being executed, save the instruction pipeline information, enter debug mode, and wait for commands to be entered from the TDI line. If the  $\overline{DE}$  signal is used to enter debug mode, then it must be deasserted after the OnCE port responds with an acknowledge and before sending the first OnCE command. The assertion of this signal by the DSP56300 core indicates that the DSP has entered debug mode and is waiting for commands to be entered from the TDI line. The  $\overline{DE}$  signal also facilitates multiple processor connections, as shown in Figure 10-2.



Figure 10-2 OnCE Module Multiprocessor Configuration

In this way, the user can stop all the devices in the system when one of the devices enters debug mode. The user can also stop all the devices synchronously by asserting the  $\overline{DE}$  line.

#### 10.4 OnCE CONTROLLER

The OnCE controller contains the following blocks: OnCE Command Register (OCR), OnCE Decoder, and the status/control register. **Figure 10-3** illustrates a block diagram of the OnCE controller.

10-4



Figure 10-3 OnCE Controller Block Diagram

# 10.4.1 OnCE Command Register (OCR)

The OCR is an 8-bit shift register that receives its serial data from the TDI signal. It holds the 8-bit commands to be used as input for the OnCE decoder. The OCR is shown in **Figure 10-4**.



Figure 10-4 OnCE Command Register

# 10.4.1.1 Register Select (RS4–RS0) Bits 0–4

The register select bits define which register is source/destination for the read/write operation. See **Table 10-4** for the OnCE register select encoding.

# 10.4.1.2 Exit Command (EX) Bit 5

If the EX bit is set, leave debug mode and resume normal operation. The EXIT command is executed only if the GO command is issued, and the operation is write to OPDBR or

read/write to "No Register Selected". Otherwise the EX bit is ignored. **Table 10-1** shows the definition of the EX bit.

Table 10-1 EX Bit Definition

| EX | Action               |
|----|----------------------|
| 0  | Remain in Debug mode |
| 1  | Leave Debug mode     |

## 10.4.1.3 GO Command (GO) Bit 6

If the GO bit is set, execute the instruction that resides in the PIL register. To execute the instruction, the core leaves debug mode. The core returns to debug mode immediately after executing the instruction if the EX bit is cleared. The core goes on to normal operation if the EX bit is set. The GO command is executed only if the operation is write to OPDBR or read/write to "No Register Selected". Otherwise the GO bit is ignored. **Table 10-2** shows the definition of the GO bit.

Table 10-2 GO Bit Definition

| GO | Action                     |
|----|----------------------------|
| 0  | Inactive—no action taken   |
| 1  | Execute instruction in PIL |

## 10.4.1.4 Read/Write Command (R/W) Bit 7

The  $R/\overline{W}$  bit, as shown in **Table 10-3**, specifies the direction of data transfer. **Table 10-4** shows how to encode OnCE register selections.

**Table 10-3**  $R/\overline{W}$  Bit Definition

| R/W | Action                                                                             |
|-----|------------------------------------------------------------------------------------|
| 0   | Write the data associated with the command into the register specified by RS4–RS0. |
| 1   | Read the data contained in the register specified by RS4–RS0.                      |

 Table 10-4
 OnCE Register Select Encoding

| RS[4:0] | Register Selected                       |
|---------|-----------------------------------------|
| 00000   | OnCE Status and Control Register (OSCR) |

Table 10-4 OnCE Register Select Encoding (Continued)

| RS[4:0] | Register Selected                      |
|---------|----------------------------------------|
| 00001   | Memory Breakpoint Counter (OMBC)       |
| 00010   | Breakpoint Control Register (OBCR)     |
| 00011   | Reserved Address                       |
| 00100   | Reserved Address                       |
| 00101   | Memory Limit Register 0 (OMLR0)        |
| 00110   | Memory Limit Register 1 (OMLR1)        |
| 00111   | Reserved Address                       |
| 01000   | Reserved Address                       |
| 01001   | GDB Register (OGDBR)                   |
| 01010   | PDB Register (OPDBR)                   |
| 01011   | PIL Register (OPILR)                   |
| 01100   | PDB GO-TO Register (for GO TO command) |
| 01101   | Trace Counter (OTC)                    |
| 01110   | Reserved Address                       |
| 01111   | PAB Register for Fetch (OPABFR)        |
| 10000   | PAB Register for Decode (OPABDR)       |
| 10001   | PAB Register for Execute (OPABEX)      |
| 10010   | Trace Buffer and Increment Pointer     |
| 10011   | Reserved Address                       |
| 101xx   | Reserved Address                       |
| 11xx0   | Reserved Address                       |
| 11x0x   | Reserved Address                       |
| 110xx   | Reserved Address                       |
| 11111   | No Register Selected                   |

# 10.4.2 OnCE Decoder (ODEC)

The ODEC supervises the entire OnCE module activity. It receives as input the 8-bit command from the OCR, a signal from JTAG Controller (indicating that 8 or 24 bits have been received and update of the selected data register must be performed), and a signal indicating that the core was halted. The ODEC generates all the strobes required for reading and writing the selected OnCE registers.

# 10.4.3 OnCE Status and Control Register (OSCR)

The OSCR is a 24-bit register used to enable trace mode and to indicate the cause of entering debug mode. The control bits are read/write while the status bits are read-only. The OSCR bits are cleared by a hardware  $\overline{\text{RESET}}$  signal. The OSCR is shown in **Figure 10-5**.



**Figure 10-5** OnCE Status and Control Register (OSCR)

#### 10.4.3.1 Trace Mode Enable (TME) Bit 0

The TME control bit, when set, enables trace mode.

#### 10.4.3.2 Interrupt Mode Enable (IME) Bit 1

The IME control bit, when set, causes the chip to execute a vectored interrupt to the address VBA:\$06 instead of entering debug mode.

#### 10.4.3.3 Software Debug Occurrence (SWO) Bit 2

The SWO bit is a read-only status bit that is set when debug mode is entered because of the execution of the DEBUG or DEBUGcc instruction with condition true. This bit is cleared when leaving debug mode.

#### 10.4.3.4 Memory Breakpoint Occurrence (MBO) Bit 3

The MBO bit is a read-only status bit that is set when debug mode is entered because a memory breakpoint has been encountered. This bit is cleared when leaving debug mode.

#### 10.4.3.5 Trace Occurrence (TO) Bit 4

The TO bit is a read-only status bit that is set when debug mode is entered when the trace counter is zero while trace mode is enabled. This bit is cleared when leaving debug mode.

#### 10.4.3.6 Reserved OCSR Bit 5

Bit 5 is reserved for future use. It is read as 0 and should be written with 0 for future compatibility.

#### 10.4.3.7 Core Status (OS0, OS1) Bits 6-7

The OS0, OS1 bits are read-only status bits that provide core status information. By examining the status bits, the user can determine whether the chip has entered debug mode. Examining SWO, MBO, and TO identifies the cause of entering debug mode. The user can also examine these bits and determine the cause why the chip has not entered debug mode after debug event  $(\overline{DE})$  assertion or as a result of the execution of the JTAG debug request instruction (core waiting for the bus, STOP or WAIT instruction, etc.). These bits are also reflected in the JTAG instruction shift register, which allows the polling of the core status information at the JTAG level. This is useful when the DSP56300 core executes the STOP instruction (and therefore there are no clocks) to allow the reading of OSCR. See **Table 10-5** for the definition of the OS0–OS1 bits.

| OS1 | OS0 | Description                             |
|-----|-----|-----------------------------------------|
| 0   | 0   | DSP56300 core is executing instructions |
| 0   | 1   | DSP56300 core is in wait or stop        |
| 1   | 0   | DSP56300 core is waiting for bus        |
| 1   | 1   | DSP56300 core is in debug mode          |

**Table 10-5** Core Status Bits Description

#### 10.4.3.8 Reserved Bits 8-23

Bits 8–23 are reserved for future use. They are read as 0 and should be written with 0 for future compatibility.

#### 10.5 Once Memory Breakpoint Logic

Memory breakpoints can be set on program memory or data memory locations. In addition, the breakpoint does not have to be in a specific memory address, but within an approximate address range where the program may be executing. This significantly increases the programmer's ability to monitor what the program is doing in real time.

The breakpoint logic, described in **Figure 10-6**, contains a latch for the addresses, which are registers that store the upper and lower address limit, address comparators, and a breakpoint counter.



**Figure 10-6** OnCE Memory Breakpoint Logic 0

Address comparators are useful in determining where a program may be getting lost or when data is being written where it should not be written. They are also useful in halting a program at a specific point to examine / change registers or memory. Using address comparators to set breakpoints enables the user to set breakpoints in RAM or ROM and while in any operating mode. Memory accesses are monitored according to the contents of the OBCR as specified in **Section 10.5.6—OnCE Breakpoint Control Register (OBCR)**.

eescale Semiconductor, Inc.

10.5.1 OnCE Memory Address Latch (OMAL)

The OMAL is a 16-bit register that latches the PAB, XAB or YAB on every instruction cycle according to the MBS1–MBS0 bits in OBCR.

# 10.5.2 OnCE Memory Limit Register 0 (OMLR0)

The OMLR0 is a 16-bit register that stores the memory breakpoint limit. OMLR0 can be read or written through the JTAG port. Before enabling breakpoints, OMLR0 must be loaded by the external command controller.

# 10.5.3 OnCE Memory Address Comparator 0 (OMAC0)

The OMAC0 compares the current memory address (stored in OMAL0) with the OMLR0 contents.

# 10.5.4 OnCE Memory Limit Register 1 (OMLR1)

The OMLR1 is a 16-bit register that stores the memory breakpoint limit. OMLR1 can be read or written through the JTAG port. Before enabling breakpoints, OMLR1 must be loaded by the external command controller.

# 10.5.5 OnCE Memory Address Comparator 1 (OMAC1)

The OMAC1 compares the current memory address (stored in OMAL0) with the OMLR1 contents.

# 10.5.6 OnCE Breakpoint Control Register (OBCR)

The OBCR is a 16-bit register used to define the memory breakpoint events. OBCR can be read or written through the JTAG port. All the bits of the OBCR are cleared by a hardware RESET signal. The OBCR appears in **Figure 10-7**.



<sup>\*</sup> Indicates reserved bits, written as 0 for future compatibility

AA0707

**Figure 10-7** OnCE Breakpoint Control Register (OBCR)

# 10.5.6.1 Memory Breakpoint Select (MBS0–MBS1) Bits 0–1

The MBS0–MBS1 bits enable memory breakpoints 0 and 1, allowing them to occur when a memory access is performed on P, X, or Y space. See **Table 10-6** for the definition of the MBS0–MBS1 bits.

| <b>Table 10-6</b> | Memory Breakpoint 0 and 1 Select Table |
|-------------------|----------------------------------------|
|                   |                                        |

| MBS1 | MBS0 | Description            |
|------|------|------------------------|
| 0    | 0    | Reserved               |
| 0    | 1    | Breakpoint on P access |
| 1    | 0    | Breakpoint on X access |
| 1    | 1    | Breakpoint on Y access |

# 10.5.6.2 Breakpoint 0 Read/Write Select (RW00–RW01) Bits 2–3

The RW00–RW01 bits define the memory breakpoint 0 to occur when a memory address access is performed for read, write, or both. See **Table 10-7** for the definition of the RW00–RW01 bits.

# Freescale Semiconductor, Inc.

**On-Chip Emulation Module** 

**OnCE Memory Breakpoint Logic** 

**Table 10-7** Breakpoint 0 Read/Write Select Table

| RW01 | RW00 | Description                        |
|------|------|------------------------------------|
| 0    | 0    | Breakpoint disabled                |
| 0    | 1    | Breakpoint on write access         |
| 1    | 0    | Breakpoint on read access          |
| 1    | 1    | Breakpoint on read or write access |

# 10.5.6.3 Breakpoint 0 Condition Code Select (CC00–CC01) Bits 4–5

The CC00–CC01 bits define the condition of the comparison between the current memory address (OMAL0) and the memory limit register 0 (OMLR0). See **Table 10-8** for the definition of the CC00–CC01 bits.

 Table 10-8
 Breakpoint 0 Condition Select Table

| CC01 | CC00 | Description                |
|------|------|----------------------------|
| 0    | 0    | Breakpoint on not equal    |
| 0    | 1    | Breakpoint on equal        |
| 1    | 0    | Breakpoint on less than    |
| 1    | 1    | Breakpoint on greater than |

# 10.5.6.4 Breakpoint 1 Read/Write Select (RW10–RW11) Bits 6–7

The RW10–RW11 bits control define memory breakpoint 1 to occur when a memory address access is performed for read, write, or both. See **Table 10-9** for the definition of the RW10–RW11 bits.

**Table 10-9** Breakpoint 1 Read/Write Select Table

| RW11 | RW10 | Description                     |
|------|------|---------------------------------|
| 0    | 0    | Breakpoint disabled             |
| 0    | 1    | Breakpoint on write access      |
| 1    | 0    | Breakpoint on read access       |
| 1    | 1    | Breakpoint read or write access |

# 10.5.6.5 Breakpoint 1 Condition Code Select (CC10–CC11) Bits 8–9

The CC10–CC11 bits define the condition of the comparison between the current memory address (OMAL0) and the OnCE Memory Limit Register 1 (OMLR1). See **Table 10-10** for the definition of the CC10–CC11 bits.

**Table 10-10** Breakpoint 1 Condition Select Table

| CC11 | CC10 | Description                |  |
|------|------|----------------------------|--|
| 0    | 0    | Breakpoint on not equal    |  |
| 0    | 1    | Breakpoint on equal        |  |
| 1    | 0    | Breakpoint on less than    |  |
| 1    | 1    | Breakpoint on greater than |  |

# 10.5.6.6 Breakpoint 0 and 1 Event Select (BT0–BT1) Bits 10–11

The BT0-BT1 bits define the sequence between breakpoint 0 and 1. If the condition defined by BT0-BT1 is met, then the OnCE Breakpoint Counter (OMBC) is decremented. See **Table 10-11** for the definition of the BT0-BT1 bits.

**Table 10-11** Breakpoint 0 and 1 Event Select Table

| BT1 | ВТ0 | Description                     |
|-----|-----|---------------------------------|
| 0   | 0   | Breakpoint 0 and Breakpoint 1   |
| 0   | 1   | Breakpoint 0 or Breakpoint 1    |
| 1   | 0   | Breakpoint 1 after Breakpoint 0 |
| 1   | 1   | Breakpoint 0 after Breakpoint 1 |

# 10.5.6.7 OnCE Memory Breakpoint Counter (OMBC)

The OMBC is a 16-bit counter that is loaded with a value equal to the number of times minus one that a memory access event should occur before a memory breakpoint is declared. The memory access event is specified by the OBCR and by the memory limit registers. On each occurrence of the memory access event, the breakpoint counter is decremented. When the counter reaches 0 and a new occurrence takes place, the chip enters debug mode. The OMBC can be read or written through the JTAG port. Every time that the limit register is changed or a different breakpoint event is selected in the OBCR, the breakpoint counter must be written afterwards. This insures that the OnCE

OnCE Trace Logic

breakpoint logic is reset and that no previous events can affect the new breakpoint event selected. The breakpoint counter is cleared by a hardware RESET signal.

#### 10.5.6.8 Reserved Bits 12-15

Bits 12–15 are reserved for future use. They are read as 0 and should be written with 0 for future compatibility.

#### 10.6 OnCE TRACE LOGIC

Using the OnCE trace logic, execution of instructions in single or multiple steps is possible. The OnCE trace logic causes the chip to enter debug mode after the execution of one or more instructions and wait for OnCE commands from the debug serial port. The OnCE trace logic block diagram is shown in **Figure 10-8**.



Figure 10-8 OnCE Trace Logic Block Diagram

Trace mode has a counter associated with it so that more than one instruction can be executed before returning back to debug mode. The objective of the counter is to allow the user to take multiple instruction steps real time before entering debug mode. This feature helps the software developer debug sections of code that do not have a normal flow or are getting hung up in infinite loops. The OTC also enables the user to count the number of instructions executed in a code segment.

To enable trace mode, the counter is loaded with a value, the program counter is set to the start location of the instruction(s) to be executed real time, the TME bit is set in the

#### **Methods of Entering Debug Mode**

OSCR, and the DSP56300 core exits debug mode by executing the appropriate command issued by the external command controller.

Upon exiting debug mode, the counter is decremented after each execution of an instruction. Interrupts are serviceable then. Moreover, all executed instructions, including fast interrupt services and the execution of each repeated instruction, cause the OTC to be decremented. Upon decrementing to 0, the DSP56300 core reenters debug mode, the trace occurrence bit (TO) in the OSCR register is set, the core status bits OS[1:0] are set to 11, and the  $\overline{\rm DE}$  signal is asserted to indicate that the DSP56300 core has entered debug mode and is requesting service.

The OnCE Trace Counter (OTC) is a 16-bit counter that can be read or written through the JTAG port. If N instructions are to be executed before entering debug mode, the OTC should be loaded with N-1. The OTC is cleared by a hardware  $\overline{RESET}$  signal.

#### 10.7 METHODS OF ENTERING DEBUG MODE

Entering debug mode is acknowledged by the chip by setting the core status bits OS1 and OS0 and asserting the  $\overline{\rm DE}$  line. This informs the external command controller that the chip has entered debug mode and is waiting for commands. The DSP56300 core can disable the OnCE module if the ROM Security option is implemented. If the ROM security is implemented, the OnCE module remains inactive until a write operation to the OGDBR is executed by the DSP56300 core.

# 10.7.1 External Debug Request During RESET Assertion

Holding the  $\overline{DE}$  line asserted during the assertion of  $\overline{RESET}$  causes the chip to enter debug mode. After receiving the acknowledge, the external command controller must negate the  $\overline{DE}$  line before sending the first command.

**Note:** In this case, the chip does not execute any instruction before entering debug mode.

# 10.7.2 External Debug Request During Normal Activity

Holding the  $\overline{DE}$  line asserted during normal chip activity causes the chip to finish the execution of the current instruction and then enter Debug mode. After receiving the acknowledge, the external command controller must negate the  $\overline{DE}$  line before sending

the first command. This process is the same for any newly fetched instruction, including instructions fetched by the interrupt processing or instructions that will be aborted by the interrupt processing.

**Note:** In this case the chip completes the execution of the current instruction and stops after the newly fetched instruction enters the instruction latch.

# 10.7.3 Executing the JTAG DEBUG\_REQUEST Instruction

Executing the JTAG instruction DEBUG\_REQUEST asserts an internal debug request signal. Consequently, the chip finishes the execution of the current instruction and stops after the newly fetched instruction enters the instruction latch. After entering debug mode, the core status bits OS1 and OS0 are set and the  $\overline{\rm DE}$  line is asserted, thus acknowledging the external command controller that debug mode has been entered.

# 10.7.4 External Debug Request During Stop

Executing the JTAG instruction DEBUG\_REQUEST (or asserting  $\overline{DE}$ ) while the chip is in the stop state (i. e., has executed a STOP instruction) causes the chip to exit the stop state and enter debug mode. After receiving the acknowledge, the external command controller must negate  $\overline{DE}$  before sending the first command.

**Note:** In this case, the chip completes the execution of the STOP instruction and halts after the next instruction enters the instruction latch.

# 10.7.5 External Debug Request During Wait

Executing the JTAG instruction DEBUG\_REQUEST (or asserting  $\overline{DE}$ ) while the chip is in the wait state (i. e., has executed a WAIT instruction) causes the chip to exit the wait state and enter debug mode. After receiving the acknowledge, the external command controller must negate  $\overline{DE}$  before sending the first command.

**Note:** In this case, the chip completes the execution of the WAIT instruction and halts after the next instruction enters the instruction latch.

Go to: www.freescale.com

**Pipeline Information and OGDB Register** 

# 10.7.6 Software Request During Normal Activity

Upon executing the DSP56300 core instruction DEBUG (or DEBUGcc when the specified condition is true), the chip enters debug mode after the instruction following the DEBUG instruction has entered the instruction latch.

# 10.7.7 Enabling Trace Mode

When Trace mode is enabled and the OTC is greater than zero, the OTC is decremented after each instruction execution. Execution of an instruction when the value in the OTC is 0 causes the chip to enter debug mode after completing the execution of the instruction. Only instructions actually executed cause the OTC to decrement. An aborted instruction does not decrement the OTC and does not cause the chip to enter debug mode.

# 10.7.8 Enabling Memory Breakpoints

When the memory breakpoint mechanism is enabled with a breakpoint counter value of 0, the chip enters debug mode after completing the execution of the instruction that caused the memory breakpoint to occur. In case of breakpoints on executed program memory fetches, the breakpoint is acknowledged immediately after the execution of the fetched instruction. In case of breakpoints on accesses to X, Y or program memory spaces by MOVE instructions, the breakpoint is acknowledged after the completion of the instruction following the instruction that accessed the specified address.

#### 10.8 PIPELINE INFORMATION AND OGDB REGISTER

To restore the pipeline and to resume normal chip activity upon returning from debug mode, a number of on-chip registers store the chip pipeline status. **Figure 10-9** shows the block diagram of the pipeline information registers, with the exception of the PAB registers, which appear in **Figure 10-10** on page 10-22.

**Pipeline Information and OGDB Register** 



Figure 10-9 OnCE Pipeline Information and GDB Registers

# 10.8.1 OnCE PDB Register (OPDBR)

The OPDBR is a 24-bit latch that stores the value of the program data bus generated by the last program memory access of the core before debug mode is entered. The OPDBR register can be read or written through the JTAG port. This register is affected by the operations performed during debug mode and must be restored by the external command controller when returning to normal mode.

# 10.8.2 OnCE PIL Register (OPILR)

the instruction latch.

The OPILR is a 24-bit latch that stores the value of the instruction latch before debug mode is entered. OPILR can only be read through the JTAG port.

Note: Since the instruction latch is affected by the operations performed during debug mode, it must be restored by the external command controller when returning to normal mode. Since there is no direct write access to the instruction latch, the task of restoring is accomplished by writing to OPDBR with no-GO and no-EX. In this case the data written on PDB is transferred into

**Debugging Resources** 

# 10.8.3 OnCE GDB Register (OGDBR)

The OGDBR is a 16-bit latch that can only be read through the JTAG port. The OGDBR is not actually required for restoring the pipeline status but is required as a means of passing information between the chip and the external command controller. The OGDBR is mapped on the X internal I/O space at address \$FFFC. Whenever the external command controller needs the contents of a register or memory location, it forces the chip to execute an instruction that brings that information to the OGDBR. Then the contents of the OGDBR are delivered serially to the external command controller by the command READ GDB REGISTER.

#### 10.9 DEBUGGING RESOURCES

To ease debugging activity and keep track of program flow, the DSP56300 core provides a number of on-chip dedicated resources. There are three read-only PAB registers that give pipeline information when debug mode is entered, and a trace buffer that stores the address of the last instruction that was executed, as well as the addresses of the last 12 change-of-flow instructions.

# 10.9.1 OnCE PAB Register for Fetch (OPABFR)

The OPABFR is a 16-bit register that stores the address of the last instruction whose fetch was started before debug mode was entered. The OPABFR can only be read through the JTAG port. This register is not affected by the operations performed during debug mode.

# 10.9.2 PAB Register for Decode (OPABDR)

The OPABDR is a 16-bit register that stores the address of the instruction currently on the PDB. This is the instruction whose fetch was completed before the chip has entered debug mode. The OPABDR can only be read through the JTAG port. This register is not affected by the operations performed during debug mode.

# 10.9.3 OnCE PAB Register for Execute (OPABEX)

The OPABEX is a 16-bit register that stores the address of the instruction currently in the instruction latch. This is the instruction that would have been decoded and executed if

**Debugging Resources** 

the chip would not have entered debug mode. The OPABEX register can only be read through the JTAG port. This register is not affected by the operations performed during debug mode.

#### 10.9.4 Trace Buffer

The trace buffer stores the addresses of the last 12 change-of-flow instructions that were executed, as well as the address of the last executed instruction. The trace buffer is implemented as a circular buffer containing 12 17-bit registers and one 4-bit counter. All the registers have the same address, but any read access to the trace buffer address causes the counter to increment, thus pointing to the next trace buffer register. The registers are serially available to the external command controller through their common trace buffer address. **Figure 10-10** on page 10-22 shows the block diagram of the trace buffer. The trace buffer is not affected by the operations performed during debug mode except for the trace buffer pointer increment when reading the trace buffer. When entering debug mode, the trace buffer counter is pointing to the trace buffer register containing the address of the last executed instructions. The first trace buffer read obtains the oldest address and the following trace buffer reads get the other addresses from the oldest to the newest, in order of execution.

**Notes:** 

- 1. To insure trace buffer coherence, a complete set of 12 reads of the Trace buffer must be performed. This is necessary due to the fact that each read increments the trace buffer pointer, thus pointing to the next location. After 12 reads, the pointer indicates the same location as before starting the read procedure.
- 2. On any change of flow instruction, the trace buffer stores both the address of the change of flow instruction, as well as the address of the target of the change of flow instruction. In the case of conditional change of flows, the address of the change of flow instruction is always stored (regardless of the fact that the change of flow is true or false), but if the conditional change of flow is false (i.e., not taken) the address of the target is not stored. In order to facilitate the program trace reconstruction, every trace buffer location has an additional 'invalid bit' (bit 24). If a conditional change of flow instruction has a 'condition false', the invalid bit is set, thus marking this instruction as not taken. Therefore, it is imperative to read 17 bits of data when reading the 12 trace buffer registers. Since data is read LSB first, the invalid bit is the first bit to be read.

#### **Serial Protocol Description**



Figure 10-10 OnCE Trace Buffer

#### 10.10 SERIAL PROTOCOL DESCRIPTION

To permit an efficient means of communication between the external command controller and the DSP56300 core chip, the following protocol is adopted. Before starting any debugging activity, the external command controller has to wait for an acknowledge

on the  $\overline{\text{DE}}$  line indicating that the chip has entered debug mode. Optionally the external command controller can poll the OS1 and OS0 bits in the JTAG instruction shift register. The external command controller communicates with the chip by sending 8-bit commands that can be accompanied by 24 bits of data. Both commands and data are sent or received LSB first. After sending a command, the external command controller should wait for the DSP56300 core chip to acknowledge execution of the command. The external command controller can send a new command only after the chip has acknowledged execution of the previous command.

The OnCE commands are classified as follows:

- Read commands (when the chip delivers the required data)
- Write commands (when the chip receives data and writes the data in one of the OnCE registers)
- Commands that do not have data transfers associated with them

The commands are 8 bits long. The command formats are shown in **Figure 10-4** on page 10-5.

#### 10.11 TARGET SITE DEBUG SYSTEM REQUIREMENTS

A typical debug environment consists of a target system where the DSP56300 core-based device resides in the user defined hardware. The JTAG port interfaces to the external command controller over a 8-wire link consisting of the five JTAG port wires, one OnCE module wire, a ground, and a reset wire. The reset wire is optional and is only used to reset the DSP56300 core-based device and its associated circuitry.

The external command controller acts as the medium between the DSP56300 core target system and a host computer. The external command controller circuit acts as a JTAG port driver and host computer command interpreter. The controller issues commands based on the host computer inputs from a user interface program that communicates with the user.

#### 10.12 OnCE MODULE EXAMPLES

Following are some examples of debugging procedures. All these examples assume that the DSP is the only device in the JTAG chain. If there is more than one device in the chain (additional DSPs or other devices), the other devices can be forced to execute the JTAG BYPASS instruction such as their effect in the serial stream will be one bit per additional

device. The events such as select-DR, select-IR, update-DR, and shift-DR refer to bringing the JTAG TAP in the corresponding state. For a detailed description of the JTAG protocol, see **Section 11—JTAG Port**.

# 10.12.1 Checking Whether the Chip Has Entered Debug Mode

There are two methods to verify that the chip has entered debug mode:

- Every time the chip enters debug mode, a pulse is generated on the  $\overline{DE}$  signal. A pulse is also generated every time the chip acknowledges the execution of an instruction while in debug mode. An external command controller can connect the  $\overline{DE}$  line to an interrupt signal in order to sense the acknowledge.
- An external command controller can poll the JTAG instruction shift register for the status bits OS[1:0]. When the chip is in Debug mode, these bits are set to the value 11.

**Note:** In the following paragraphs, the ACK notation denotes the operation performed by the command controller to check whether debug mode has been entered (either by sensing  $\overline{DE}$  or by polling JTAG instruction shift register).

# 10.12.2 Polling the JTAG Instruction Shift Register

In order to poll the core status bits in the JTAG instruction shift register the following sequence must be performed:

- 1. Select shift-IR. Passing through capture-IR loads the core status bits into the instruction shift register.
- 2. Shift in ENABLE\_ONCE. While shifting-in the new instruction, the captured status information is shifted-out. Pass through update-IR.
- 3. Return to Run-Test/Idle.

The external command controller can analyze the information shifted out and detect whether the chip has entered debug mode.

The debugging activity is accomplished by means of DSP56300 core instructions supplied from the external command controller. Therefore, the current state of the DSP56300 core pipeline must be saved prior to starting the debug activity and the state must be restored prior to returning to normal mode. Here is the description of the save procedure (it assumes that ENABLE\_ONCE has been executed and Debug mode has been entered and verified, as described in **Section 10.12.1—Checking Whether the Chip Has Entered Debug Mode**):

- 1. Select shift-DR. Shift in the "Read PDB". Pass through update-DR.
- 2. Select shift-DR. Shift out the 24 bit OPDB register. Pass through update-DR.
- 3. Select shift-DR. Shift in the "Read PIL". Pass through update-DR.
- 4. Select shift-DR. Shift out the 24 bit OPILR register. Pass through update-DR.

Note that there is no need to verify acknowledge between steps 1 and 2, as well as 3 and 4, because completion is guaranteed by design.

# 10.12.4 Reading the Trace Buffer

An optional step during debugging activity is reading the information associated with the trace buffer in order to enable an external program to reconstruct the full trace of the executed program. In the following description of the read trace buffer procedure, it is assumed that all actions described in **Saving Pipeline Information** have been executed.

- 1. Select shift-DR. Shift in the "Read PABFR". Pass through update-DR.
- 2. Select shift-DR. Shift out the 16 bit OPABFR register. Pass through update-DR.
- 3. Select shift-DR. Shift in the "Read PABDR". Pass through update-DR.
- 4. Select shift-DR. Shift out the 16 bit OPABDR register. Pass through update-DR.
- 5. Select shift-DR. Shift in the "Read PABEX". Pass through update-DR.
- 6. Select shift-DR. Shift out the 16 bit OPABEX register. Pass through update-DR.
- 7. Select shift-DR. Shift in the "Read FIFO". Pass through update-DR.
- 8. Select shift-DR. Shift out the 17 bit FIFO register. Pass through update-DR.
- 9. Repeat steps 7 and 8 for the entire FIFO (12 times).

Note:

The user must read the entire FIFO, since each read increments the FIFO pointer, thus pointing to the next FIFO location. At the end of this procedure, the FIFO pointer points back to the beginning of the FIFO.

The information that has been read by the external command controller now contains the address of the newly fetched instruction, the address of the instruction currently on the PDB, the address of the instruction currently on the instruction latch, as well as the addresses of the last 12 instructions that have been executed and are change of flow. A user program can now reconstruct the flow of a full trace based on this information and on the original source code of the currently running program.

# 10.12.5 Displaying a Specified Register

To display a specified register, the DSP56300 must be in debug mode and all actions described in **Section 10.12.3—Saving Pipeline Information** have been executed. The sequence of actions is as follows:

- 1. Select shift-DR. Shift in the "Write PDB with GO no-EX". Pass through update-DR.
- 2. Select shift-DR. Shift in the 24-bit opcode: "MOVE reg, X:OGDB". Pass through update-DR to actually write OPDBR and thus begin executing the MOVE instruction.
- 3. Wait for DSP to reenter debug mode (wait for  $\overline{DE}$  or poll core status).
- 4. Select shift-DR and shift in "READ GDB REGISTER". Pass through update-DR. This step selects OGDBR as the data register for the read.
- 5. Select shift-DR. Shift out the OGDBR contents. Pass through update-DR. Wait for next command.

# 10.12.6 Displaying X Memory Area Starting at Address \$xxxx

The DSP56309 must be in debug mode and all actions described in **Section 10.12.3—Saving Pipeline Information** must have been executed. Since R0 is used as pointer for the memory, R0 is saved first. The sequence of actions is as follows:

1. Select shift-DR. Shift in the "Write PDB with GO no-EX". Pass through update-DR.

- 2. Select shift-DR. Shift in the 24-bit opcode: "MOVE R0, X:OGDB". Pass through update-DR to actually write OPDBR and thus begin executing the MOVE instruction.
- 3. Wait for DSP to reenter debug mode (wait for  $\overline{DE}$  or poll core status).
- 4. Select shift-DR and shift in "READ GDB REGISTER". Pass through update-DR. (This selects OGDBR as the data register for read.)
- 5. Select shift-DR. Shift out the OGDBR contents. Pass through update-DR. R0 is now saved.
- 6. Select shift-DR. Shift in the "Write PDB with no-GO no-EX". Pass through update-DR.
- 7. Select shift-DR. Shift in the 24 bit opcode: "MOVE #\$xxxx,R0". Pass through update-DR to actually write OPDBR.
- 8. Select shift-DR. Shift in the "Write PDB with GO no-EX". Pass through update-DR.
- 9. Select shift-DR. Shift in the second word of the 24 bit opcode: "MOVE #\$xxxx,R0" (the \$xxxx field). Pass through update-DR to actually write OPDBR and execute the instruction. R0 is loaded with the base address of the memory block to be read.
- 10. Wait for DSP to reenter debug mode. (Wait for  $\overline{DE}$  or poll core status.)
- 11. Select shift-DR. Shift in the "Write PDB with GO no-EX". Pass through update-DR.
- 12. Select shift-DR. Shift in the 24-bit opcode: "MOVE X:(R0)+, X:OGDB". Pass through update-DR to actually write OPDBR and thus begin executing the MOVE instruction.
- 13. Wait for DSP to reenter debug mode. (Wait for  $\overline{DE}$  or poll core status.)
- 14. Select shift-DR and shift in "READ GDB REGISTER". Pass through update-DR. (This selects OGDBR as the data register for read.)
- 15. Select shift-DR. Shift out the OGDBR contents. Pass through update-DR. The memory contents of address \$xxxx have been read.
- 16. Select shift-DR. Shift in the "NO SELECT with GO no-EX". Pass through update-DR. This reexecutes the same "MOVE X:(R0)+, X:OGDB" instruction.
- 17. Repeat from step 14 to complete the reading of the entire block. When finished, restore the original value of R0.

Go to: www.freescale.com

# 10.12.7 Returning from Debug to Normal Mode (Same Program)

In this case, you have finished examining the current state of the machine, changed some of the registers, and wish to return and continue execution of the same program from the point where it stopped. Therefore, you must restore the pipeline of the machine and enable normal instruction execution. The sequence of actions to do so is listed below:

- 1. Select shift-DR. Shift in the "Write PDB with no-GO no-EX". Pass through update-DR.
- 2. Select shift-DR. Shift in the 24 bits of saved PIL (instruction latch value). Pass through update-DR to actually write the instruction latch.
- 3. Select shift-DR. Shift in the "Write PDB with GO and EX". Pass through update-DR.
- 4. Select shift-DR. Shift in the 24 bits of saved PDB. Pass through update-DR to actually write the PDB. At the same time the internally saved value of the PAB is driven back from the PABFR register onto the PAB, the ODEC releases the chip from debug mode, and the normal flow of execution is continued.

# 10.12.8 Returning from Debug to Normal Mode (New Program)

In this case, you have finished examining the current state of the machine, changed some of the registers, and wish to start the execution of a new program (the GOTO command). Therefore, you must force a "change-of-flow" to the starting address of the new program (\$xxxx). The sequence of actions to do so is listed below:

- 1. Select shift-DR. Shift in the "Write PDB with no-GO no-EX". Pass through update-DR.
- 1. Select shift-DR. Shift in the 24-bit "\$0AF080" which is the opcode of the JUMP instruction. Pass through update-DR to actually write the instruction latch.
- 2. Select shift-DR. Shift in the "Write PDB-GO-TO with GO and EX". Pass through update-DR.
- 3. Select shift-DR. Shift in the 16 bit of "\$xxxx". Pass through update-DR to actually write the PDB. At this time the ODEC releases the chip from debug mode and the execution is started from the address \$xxxx.

**Note:** If the device enters debug mode during a DO LOOP, REP instruction, or other special cases such as interrupt processing, STOP, WAIT, or conditional branching, you must first reset the DSP56300 and then proceed with the execution of the new program.

#### 10.13 JTAG PORT/OnCE MODULE INTERACTION

This subsection lists the details of the JTAG port/OnCE module interaction and TMS sequencing required in order to achieve the communication described in **Section 10.12—OnCE Module Examples**.

The external command controller can force the DSP56300 into debug mode by executing the JTAG instruction DEBUG\_REQUEST. In order to check that the DSP56300 has entered debug mode, the external command controller must poll the status by reading the OS[1:0] bits in the JTAG instruction shift register. The TMS sequencing appears in **Table 10-12**.

The sequence to enable the OnCE module appears in **Table 10-13**.

After executing the JTAG instructions DEBUG\_REQUEST and ENABLE\_ONCE and after the core status was polled to verify that the chip is in debug mode, the pipeline saving procedure must take place. The TMS sequencing for this procedure is depicted in **Table 10-12**.

**Table 10-12** TMS Sequencing for DEBUG\_REQUEST

| Step | TMS | JTAG Port      | OnCE Module | Note                                               |
|------|-----|----------------|-------------|----------------------------------------------------|
| a    | 0   | Run-Test/Idle  | Idle        | _                                                  |
| b    | 1   | Select-DR-Scan | Idle        | _                                                  |
| С    | 1   | Select-IR-Scan | Idle        | _                                                  |
| d    | 0   | Capture-IR     | Idle        | The status is sampled in the shifter.              |
| e    | 0   | Shift-IR       | Idle        | The four bits of the JTAG DEBUG REQUEST (0111) are |
|      |     |                |             | shifted in while status is                         |
| e    | 0   | Shift-IR       | Idle        | shifted out.                                       |
| f    | 1   | Exit1-IR       | Idle        | _                                                  |
| g    | 1   | Update-IR      | Idle        | The debug request is generated.                    |
| h    | 1   | Select-DR-Scan | Idle        | _                                                  |
| i    | 1   | Select-IR-Scan | Idle        |                                                    |
| j    | 0   | Capture-IR     | Idle        | The status is sampled in the shifter.              |

**Table 10-12** TMS Sequencing for DEBUG\_REQUEST (Continued)

| Step | TMS | JTAG Port     | OnCE Module | Note                                                              |
|------|-----|---------------|-------------|-------------------------------------------------------------------|
| k    | 0   | Shift-IR      | Idle        | The four bits of the JTAG<br>DEBUG_REQUEST (0111) are             |
|      |     |               |             | shifted in while status is                                        |
| k    | 0   | Shift-IR      | Idle        | shifted out.                                                      |
| 1    | 1   | Exit1-IR      | Idle        |                                                                   |
| m    | 1   | Update-IR     | Idle        |                                                                   |
| n    | 0   | Run-Test/Idle | Idle        | This step is repeated, enabling an external command controller to |
|      |     |               |             | poll the status.                                                  |
| n    | 0   | Run-Test/Idle | Idle        |                                                                   |

In "step n" the external command controller verifies that the OS[1:0] bits have the value 11, indicating that the chip has entered debug mode. If the chip has not yet entered debug mode, the external command controller goes to "step b", "step c" etc. until debug mode is acknowledged.

**Table 10-13** TMS Sequencing for ENABLE\_ONCE

| Step | TMS | JTAG Port        | OnCE Module | Note                                                     |
|------|-----|------------------|-------------|----------------------------------------------------------|
| a    | 1   | Test-Logic-Reset | Idle        | _                                                        |
| b    | 0   | Run-Test/Idle    | Idle        | _                                                        |
| С    | 1   | Select-DR-Scan   | Idle        | _                                                        |
| d    | 1   | Select-IR-Scan   | Idle        | _                                                        |
| e    | 0   | Capture-IR       | Idle        | The core status bits are captured.                       |
| f    | 0   | Shift-IR         | Idle        | The four bits of the JTAG                                |
| g    | 0   | Shift-IR         | Idle        | ENABLE_ONCE instruction (0110) are shifted into the JTAG |
| h    | 0   | Shift-IR         | Idle        | instruction register while status is shifted out.        |
| i    | 0   | Shift-IR         | Idle        |                                                          |
| j    | 1   | Exit1-IR         | Idle        | _                                                        |
| k    | 1   | Update-IR        | Idle        | The OnCE module is enabled.                              |

Table 10-13 TMS Sequencing for ENABLE\_ONCE (Continued)

| Step | TMS | JTAG Port     | OnCE Module | Note                                                    |
|------|-----|---------------|-------------|---------------------------------------------------------|
| 1    | 0   | Run-Test/Idle | Idle        | This step can be repeated, enabling an external command |
|      |     |               |             | controller to poll the status.                          |
| 1    | 0   | Run-Test/Idle | Idle        |                                                         |

Table 10-14 TMS Sequencing for Reading Pipeline Registers

| Step | TMS | JTAG Port      | OnCE Module        | Note                                          |
|------|-----|----------------|--------------------|-----------------------------------------------|
| a    | 0   | Run-Test/Idle  | Idle               | _                                             |
| b    | 1   | Select-DR-Scan | Idle               | _                                             |
| С    | 0   | Capture-DR     | Idle               | _                                             |
| d    | 0   | Shift-DR       | Idle               | The eight bits of the OnCE                    |
|      |     |                |                    | command "Read PIL" (10001011) are shifted in. |
| d    | 0   | Shift-DR       | Idle               |                                               |
| e    | 1   | Exit1-DR       | Idle               | _                                             |
| f    | 1   | Update-DR      | Execute "Read PIL" | The PIL value is loaded in the shifter.       |
| g    | 1   | Select-DR-Scan | Idle               | _                                             |
| h    | 0   | Capture-DR     | Idle               | _                                             |
| i    | 0   | Shift-DR       | Idle               | The 24 bits of the PIL are                    |
|      |     |                |                    | shifted out (24 steps).                       |
| i    | 0   | Shift-DR       | Idle               |                                               |
| j    | 1   | Exit1-DR       | Idle               | _                                             |
| k    | 1   | Update-DR      | Idle               | _                                             |
| 1    | 1   | Select-DR-Scan | Idle               | _                                             |
| m    | 0   | Capture-DR     | Idle               | _                                             |

# Table 10-14 TMS Sequencing for Reading Pipeline Registers (Continued)

|      |       |                | ,                                          |                                               |
|------|-------|----------------|--------------------------------------------|-----------------------------------------------|
| Step | TMS   | JTAG Port      | OnCE Module                                | Note                                          |
| n    | 0     | Shift-DR       | Idle                                       | The eight bits of the OnCE command "Read PDB" |
|      | ••••• |                | (10001010) are shifted in.                 |                                               |
| n    | 0     | Shift-DR       | Idle                                       |                                               |
| О    | 1     | Exit1-DR       | Idle                                       | _                                             |
| p    | 1     | Update-DR      | Execute "Read PDB"                         | PDB value is loaded in shifter.               |
| q    | 1     | Select-DR-Scan | Idle                                       | _                                             |
| r    | 0     | Capture-DR     | Idle                                       | _                                             |
| S    | 0     | Shift-DR       | Idle                                       | The 24 bits of the PDB are                    |
|      |       |                |                                            | shifted out (24 steps).                       |
| s    | 0     | Shift-DR       | Idle                                       |                                               |
| t    | 1     | Exit1-DR       | Idle                                       | _                                             |
| u    | 1     | Update-DR      | Idle                                       | _                                             |
| v    | 0     | Run-Test/Idle  | Idle                                       | This step can be repeated,                    |
|      |       |                | enabling an external command controller to |                                               |
| V    | 0     | Run-Test/Idle  | Idle                                       | analyze the information.                      |

During "step v" the external command controller stores the pipeline information. Afterwards, it can proceed with the debug activities as requested by the user.

# SECTION 11 JTAG PORT



# Freescale Semiconductor, Inc.

#### **JTAG Port**

reescale Semiconductor, Inc.

| 11.1 | INTRODUCTION                    | 11-3  |
|------|---------------------------------|-------|
| 11.2 | JTAG SIGNALS                    | 11-4  |
| 11.3 | TAP CONTROLLER                  | 11-6  |
| 11.4 | DSP56300 RESTRICTIONS           | 11-12 |
| 11.5 | DSP56309 BOUNDARY SCAN REGISTER | 11-13 |

Introduction

#### 11.1 INTRODUCTION

The DSP56300 core provides a dedicated user-accessible test access port (TAP) that is fully compatible with the *I*EEE 1149.1 Standard Test Access Port and Boundary Scan Architecture. Problems associated with testing high density circuit boards have led to development of this proposed standard under the sponsorship of the Test Technology Committee of IEEE and the JTAG. The DSP56300 core implementation supports circuit-board test strategies based on this standard.

The test logic includes a TAP that consists of five dedicated signals, a 16-state controller, and three test data registers. A Boundary Scan Register (BSR) links all device signals into a single shift register. The test logic, implemented utilizing static logic design, is independent of the device system logic. The DSP56300 core implementation provides the following capabilities:

- Performs boundary scan operations to test circuit-board electrical continuity (EXTEST)
- Bypasses the DSP56300 core for a given circuit-board test by effectively reducing the BSR to a single cell (BYPASS)
- Samples the DSP56300 core-based device system signals during operation and transparently shifts out the result in the BSR
- Preloads values to output signals prior to invoking the EXTEST instruction (SAMPLE/PRELOAD)
- Disables the output drive to signals during circuit-board testing (HI-Z)
- Provides a means of accessing the OnCE controller and circuits to control a target system (ENABLE\_ONCE)
- Provides a means of entering debug Mode (DEBUG\_REQUEST)
- Queries identification information (manufacturer, part number and version) from a DSP56300 core-based device (IDCODE)
- Forces test data onto the outputs of a DSP56300 core-based device while replacing its boundary scan register in the serial data path with a single bit register (CLAMP)

This section, which includes aspects of the JTAG implementation that are specific to the DSP56300 core, is intended to be used with the supporting IEEE 1149.1 document. The discussion includes those items required by the standard to be defined and, in certain cases, provides additional information specific to the DSP56300 core implementation. For internal details and applications of the standard, refer to the IEEE 1149.1 document. **Figure 11-1** shows a block diagram of the TAP port.

**JTAG Signals** 



Figure 11-1 TAP Block Diagram

# 11.2 JTAG SIGNALS

As described in the IEEE 1149.1 document, the JTAG port requires a minimum of four signals to support TDI, TDO, TCK, and TMS signals. The DSP56300 family also provides

**JTAG Signals** 

the optional  $\overline{TRST}$  signal. On the DSP56309, the debug event ( $\overline{DE}$ ) signal is provided for use by the OnCE module; it is documented in **Section 10—On-Chip Emulation Module**. The signal functions are described in the following paragraphs.

# 11.2.1 Test Clock (TCK)

The TCK signal is used to synchronize the test logic.

## 11.2.2 Test Mode Select (TMS)

The TMS signal is used to sequence the test controller's state machine. The TMS is sampled on the rising edge of TCK, and it has an internal pull-up resistor.

# 11.2.3 Test Data Input (TDI)

Serial test instruction and data are received through the Test Data Input (TDI) signal. TDI is sampled on the rising edge of TCK, and it has an internal pull-up resistor.

# 11.2.4 Test Data Output (TDO)

The TDO signal is the serial output for test instructions and data. TDO is tri-stateable and is actively driven in the Shift-IR and Shift-DR controller states. TDO changes on the falling edge of TCK.

# 11.2.5 Test Reset (TRST)

The TRST signal is used to asynchronously initialize the test controller. The TRST signal has an internal pullup resistor.

#### 11.3 TAP CONTROLLER

The TAP controller is responsible for interpreting the sequence of logical values on the TMS signal. It is a synchronous state machine that controls the operation of the JTAG logic. The state machine is shown in **Figure 11-2**. The TAP controller responds to changes at the TMS and TCK signals. Transitions from one state to another occur on the rising edge of TCK. The value shown adjacent to each state transition represents the value of the TMS signal sampled on the rising edge of TCK signal. For a description of the TAP controller states, refer to the IEEE 1149.1 document.



Figure 11-2 TAP Controller State Machine

## 11.3.1 Boundary Scan Register (BSR)

The BSR in the DSP56309 JTAG implementation contains bits for all device signal and clock signals and associated control signals. All DSP56309 bidirectional signals have a single register bit in the BSR for signal data; each such signal is controlled by an associated control bit in the BSR. The DSP56309 BSR bit definitions are described in **Table 11-2** on page 11-13.

# 11.3.2 Instruction Register

The DSP56309 JTAG implementation includes the three mandatory public instructions (EXTEST, SAMPLE/PRELOAD, and BYPASS), and also supports the optional CLAMP instruction defined by IEEE 1149.1. The HI-Z public instruction provides the capability for disabling all device output drivers. The ENABLE\_ONCE public instruction enables the JTAG port to communicate with the OnCE circuitry. The DEBUG\_REQUEST public instruction enables the JTAG port to force the DSP56300 core into debug mode. The DSP56300 core includes a 4-bit instruction register without parity consisting of a shift register with four parallel outputs. Data is transferred from the shift register to the parallel outputs during the Update-IR controller state. **Figure 11-3** shows the JTAG instruction register.



Figure 11-3 JTAG Instruction Register

The four bits are used to decode the eight unique instructions shown in **Table 11-1**. All other encodings are reserved for future enhancements and are decoded as BYPASS.

# **Table 11-1** JTAG Instructions

|    | Со | de |    | Instruction    |  |
|----|----|----|----|----------------|--|
| В3 | B2 | B1 | В0 |                |  |
| 0  | 0  | 0  | 0  | EXTEST         |  |
| 0  | 0  | 0  | 1  | SAMPLE/PRELOAD |  |
| 0  | 0  | 1  | 0  | IDCODE         |  |
| 0  | 0  | 1  | 1  | CLAMP          |  |
| 0  | 1  | 0  | 0  | HI-Z           |  |
| 0  | 1  | 0  | 1  | RESERVED       |  |
| 0  | 1  | 1  | 0  | ENABLE_ONCE    |  |
| 0  | 1  | 1  | 1  | DEBUG_REQUEST  |  |
| 1  | 0  | х  | х  | RESERVED       |  |
| 1  | 1  | 0  | х  | RESERVED       |  |
| 1  | 1  | 1  | 0  | RESERVED       |  |
| 1  | 1  | 1  | 1  | BYPASS         |  |

The parallel output of the instruction register is reset to 0010 in the Test-Logic-Reset controller state, which is equivalent to the IDCODE instruction.

During the Capture-IR controller state, the parallel inputs to the instruction shift register are loaded with 01 in the LSBs as required by the standard. The two MSBs are loaded with the values of the core status bits OS1 and OS0 from the OnCE controller. See **Section 10—On-Chip Emulation Module** for a description of the status bits.

# 11.3.2.1 EXTEST (B[3:0] = 0000)

The external test (EXTEST) instruction selects the BSR. EXTEST also asserts internal reset for the DSP56300 core system logic to force a predictable internal state while performing external boundary scan operations.

By using the TAP, the BSR is capable of the following:

- Scanning user-defined values into the output buffers
- Capturing values presented to input signals

- Controlling the direction of bidirectional signals
- Controlling the output drive of tri-stateable output signals

For more details on the function and use of the EXTEST instruction, please refer to the IEEE 1149.1 document.

#### 11.3.2.2 SAMPLE/PRELOAD (B[3:0] = 0001)

The SAMPLE/PRELOAD instruction provides two separate functions. First, it provides a means to obtain a snapshot of system data and control signals. The snapshot occurs on the rising edge of TCK in the Capture-DR controller state. The data can be observed by shifting it transparently through the BSR.

Note:

Because there is no internal synchronization between the JTAG clock (TCK) and the system clock (CLK), the user must provide some form of external synchronization to achieve meaningful results.

The second function of the SAMPLE/PRELOAD instruction is to initialize the BSR output cells prior to selection of EXTEST. This initialization insures that known data appears on the outputs when entering the EXTEST instruction.

### 11.3.2.3 IDCODE (B[3:0] = 0010)

The IDCODE instruction selects the ID register. This instruction is provided as a public instruction to allow the manufacturer, part number, and version of a component to be determined through the TAP. **Figure 11-4** shows the ID register configuration.

| 31 | 28              | 27 22                      | <sub>1</sub> 21 17 | , 16 12                      | 11 1                     | , 0 |
|----|-----------------|----------------------------|--------------------|------------------------------|--------------------------|-----|
|    | rsion<br>mation | Customer Part Number       |                    |                              | Manufacturer<br>Identity | 1   |
|    |                 | Design<br>Center<br>Number | Core<br>Number     | Chip<br>Derivative<br>Number |                          |     |
| 00 | 1 0             | 000110                     | 00000              | 00010                        | 00000001110              | 1   |

AA0718

Figure 11-4 JTAG ID Register

One application of the ID register is to distinguish the manufacturer(s) of components on a board when multiple sourcing is used. As more components emerge which conform to the IEEE 1149.1 standard, it is desirable to allow for a system diagnostic controller unit to blindly interrogate a board design in order to determine the type of each component in

each location. This information is also available for factory process monitoring and for failure mode analysis of assembled boards.

Motorola's manufacturer identity is 00000001110. The customer part number consists of two parts: Motorola design center number (bits 27:22) and a sequence number (bits 21:12). The sequence number is divided into two parts: core number (bits 21:17) and chip derivative number (bits 16:12). Motorola Semiconductor Israel (MSIL) design center number is 000110 and DSP56300 core number is 00001.

Once the IDCODE instruction is decoded, it selects the ID register, which is a 32-bit data register. Since the Bypass register loads a logical 0 at the start of a scan cycle, whereas the ID register loads a logical 1 into its LSB, examination of the first bit of data shifted out of a component during a test data scan sequence immediately following exit from Test-Logic-Reset controller state shows whether such a register is included in the design. When the IDCODE instruction is selected, the operation of the test logic has no effect on the operation of the on-chip system logic as required by the IEEE 1149.1 standard.

#### 11.3.2.4 CLAMP (B[3:0] = 0011)

The CLAMP instruction is not included in the IEEE 1149.1 standard. It is provided as a public instruction that selects the 1-bit bypass register as the serial path between TDI and TDO while allowing signals driven from the component signals to be determined from the BSR. During testing of ICs on PCB, it may be necessary to place static guarding values on signals that control operation of logic not involved in the test. The EXTEST instruction could be used for this purpose, but because it selects the BSR, the required guarding signals would be loaded as part of the complete serial data stream shifted in, both at the start of the test and each time a new test pattern is entered. Since the CLAMP instruction allows guarding values to be applied using the BSR of the appropriate ICs while selecting their bypass registers, it allows much faster testing than does the EXTEST instruction. Data in the boundary scan cell remains unchanged until a new instruction is shifted in or the JTAG state machine is set to its reset state. The CLAMP instruction also asserts internal reset for the DSP56300 core system logic to force a predictable internal state while performing external boundary scan operations.

#### 11.3.2.5 HI-Z (B[3:0] = 0100)

The HI-Z instruction is not included in the IEEE 1149.1 standard. It is provided as a manufacturer's optional public instruction to prevent having to backdrive the output signals during circuit-board testing. When HI-Z is invoked, all output drivers, including the two-state drivers, are turned off (i.e., high impedance). The instruction selects the bypass register. The HI-Z instruction also asserts internal reset for the DSP56300 core system logic to force a predictable internal state while performing external boundary scan operations.

#### 11.3.2.6 ENABLE\_ONCE(B[3:0] = 0110)

The ENABLE\_ONCE instruction is not included in the IEEE 1149.1 standard. It is provided as a public instruction to allow you to perform system debug functions. When the ENABLE\_ONCE instruction is decoded the TDI and TDO signals are connected directly to the OnCE registers. The particular OnCE register connected between TDI and TDO at a given time is selected by the OnCE controller depending on the OnCE instruction being currently executed. All communication with the OnCE controller is done through the Select-DR-Scan path of the JTAG TAP controller. See Section 10—On-Chip Emulation Module for more information.

#### 11.3.2.7 DEBUG\_REQUEST(B[3:0] = 0111)

The DEBUG\_REQUEST instruction is not included in the IEEE 1149.1 standard. It is provided as a public instruction to allow you to generate a debug request signal to the DSP56300 core. When the DEBUG\_REQUEST instruction is decoded, the TDI and TDO signals are connected to the instruction registers. Due to the fact that in the Capture-IR state of the TAP the OnCE status bits are captured in the Instruction shift register, the external JTAG controller must continue to shift-in the DEBUG\_REQUEST instruction while polling the status bits that are shifted-out until debug mode is entered (acknowledged by the combination 11 on OS1–OS0). After the acknowledgment of debug mode is received, the external JTAG controller must issue the ENABLE\_ONCE instruction to allow the user to perform system debug functions.

## 11.3.2.8 BYPASS (B[3:0] = 1111)

The BYPASS instruction selects the single-bit bypass register, as shown in **Figure 11-5**. This choice creates a shift-register path from TDI to the bypass register, and finally to TDO, circumventing the BSR. This instruction is used to enhance test efficiency when a component other than the DSP56300 core-based device becomes the device under test. When the bypass register is selected by the current instruction, the shift-register stage is set to a logical 0 on the rising edge of TCK in the Capture-DR controller state. Therefore, the first bit shifted out after selecting the bypass register is always a logical 0.



Figure 11-5 Bypass Register

**DSP56300 Restrictions** 

#### 11.4 DSP56300 RESTRICTIONS

The control afforded by the output enable signals using the BSR and the EXTEST instruction requires a compatible circuit-board test environment to avoid device-destructive configurations. You must avoid situations in which the DSP56300 core output drivers are enabled into actively driven networks. In addition, the EXTEST instruction can be performed only after power-up or a regular hardware  $\overline{\text{RESET}}$  signal while EXTAL was provided. Then during the execution of EXTEST, EXTAL can remain inactive.

There are two constraints related to the JTAG interface. First, the TCK input does not include an internal pullup resistor and should not be left unconnected. The second constraint is to insure that the JTAG test logic is kept transparent to the system logic by forcing the TAP into the Test-Logic-Reset controller state, using either of two methods. During power-up,  $\overline{\text{TRST}}$  must be externally asserted to force the TAP controller into this state. After power-up is concluded, TMS must be sampled as a logical 1 for five consecutive TCK rising edges. If TMS either remains unconnected or is connected to  $V_{CC}$ , then the TAP controller cannot leave the Test-Logic-Reset state, regardless of the state of TCK.

The DSP56300 core features a low-power stop mode, which is invoked using the STOP instruction. The interaction of the JTAG interface with low-power Stop mode is as follows:

- 1. The TAP controller must be in the Test-Logic-Reset state to either enter or remain in the low-power stop mode. Leaving the TAP controller Test-Logic-Reset state negates the ability to achieve low-power, but does not otherwise affect device functionality.
- 2. The TCK input is not blocked in low-power stop mode. To consume minimal power, the TCK input should be externally connected to  $V_{CC}$  or GND.
- 3. The TMS and TDI signals include on-chip pullup resistors. In low-power stop mode, these two signals should remain either unconnected or connected to  $V_{CC}$  to achieve minimal power consumption.

Since during stop mode all DSP56309 core clocks are disabled, the JTAG interface provides the means of polling the device status (sampled in the Capture-IR state).

## 11.5 DSP56309 BOUNDARY SCAN REGISTER

**Table 11-2** provides a listing of the contents of the BSR for the DSP56309.

**Table 11-2** DSP56309 BSR Bit Definitions

| Bit # | Cell Type | Signal Name | Signal Type  | BSR Cell Type |
|-------|-----------|-------------|--------------|---------------|
| 0     | BC_1      | MODA        | Input        | Data          |
| 1     | BC_1      | MODB        | Input        | Data          |
| 2     | BC_1      | MODC        | Input        | Data          |
| 3     | BC_1      | MODD        | Input        | Data          |
| 4     | BC_6      | D23         | Input/Output | Data          |
| 5     | BC_6      | D22         | Input/Output | Data          |
| 6     | BC_6      | D21         | Input/Output | Data          |
| 7     | BC_6      | D20         | Input/Output | Data          |
| 8     | BC_6      | D19         | Input/Output | Data          |
| 9     | BC_6      | D18         | Input/Output | Data          |
| 10    | BC_6      | D17         | Input/Output | Data          |
| 11    | BC_6      | D16         | Input/Output | Data          |
| 12    | BC_6      | D15         | Input/Output | Data          |
| 13    | BC_1      | D[23:12]    | _            | Control       |
| 14    | BC_6      | D14         | Input/Output | Data          |
| 15    | BC_6      | D13         | Input/Output | Data          |
| 16    | BC_6      | D12         | Input/Output | Data          |
| 17    | BC_6      | D11         | Input/Output | Data          |
| 18    | BC_6      | D10         | Input/Output | Data          |
| 19    | BC_6      | D9          | Input/Output | Data          |
| 20    | BC_6      | D8          | Input/Output | Data          |
| 21    | BC_6      | D7          | Input/Output | Data          |

**Table 11-2** DSP56309 BSR Bit Definitions (Continued)

| Bit # | Cell Type | Signal Name | Signal Type  | BSR Cell Type |
|-------|-----------|-------------|--------------|---------------|
| 22    | BC_6      | D6          | Input/Output | Data          |
| 23    | BC_6      | D5          | Input/Output | Data          |
| 24    | BC_6      | D4          | Input/Output | Data          |
| 25    | BC_6      | D3          | Input/Output | Data          |
| 26    | BC_1      | D[11:0]     | _            | Control       |
| 27    | BC_6      | D2          | Input/Output | Data          |
| 28    | BC_6      | D1          | Input/Output | Data          |
| 29    | BC_6      | D0          | Input/Output | Data          |
| 30    | BC_2      | A15         | Output 2     | Data          |
| 31    | BC_2      | A14         | Output 2     | Data          |
| 32    | BC_2      | A13         | Output 2     | Data          |
| 33    | BC_2      | A12         | Output 2     | Data          |
| 34    | BC_2      | A11         | Output 2     | Data          |
| 35    | BC_2      | A10         | Output 2     | Data          |
| 36    | BC_2      | A9          | Output 2     | Data          |
| 37    | BC_2      | A8          | Output 2     | Data          |
| 38    | BC_2      | A7          | Output 2     | Data          |
| 39    | BC_2      | A6          | Output 2     | Data          |
| 40    | BC_2      | A5          | Output 2     | Data          |
| 41    | BC_2      | A4          | Output 2     | Data          |
| 42    | BC_2      | A3          | Output 2     | Data          |
| 43    | BC_2      | A2          | Output 2     | Data          |
| 44    | BC_2      | A1          | Output 2     | Data          |
| 45    | BC_2      | A0          | Output 2     | Data          |

**Table 11-2** DSP56309 BSR Bit Definitions (Continued)

| Bit # | Cell Type | Signal Name | Signal Type  | BSR Cell Type |
|-------|-----------|-------------|--------------|---------------|
| 46    | BC_2      | MCS         | Output       | Data          |
| 47    | BC_2      | RD          | Output       | Data          |
| 48    | BC_2      | WR          | Output       | Data          |
| 49    | BC_2      | ĀT          | Output       | Data          |
| 50    | BC_2      | CLKOUT      | Output       | Data          |
| 51    | BC_1      | EXTAL       | Input        | Data          |
| 52    | BC_1      | RESET       | Input        | Data          |
| 53    | BC_1      | HAD0        | _            | Control       |
| 54    | BC_6      | HAD0        | Input/Output | Data          |
| 55    | BC_1      | HAD1        | _            | Control       |
| 56    | BC_6      | HAD1        | Input/Output | Data          |
| 57    | BC_1      | HAD2        | _            | Control       |
| 58    | BC_6      | HAD2        | Input/Output | Data          |
| 59    | BC_1      | HAD3        | _            | Control       |
| 60    | BC_6      | HAD3        | Input/Output | Data          |
| 61    | BC_1      | HAD4        | _            | Control       |
| 62    | BC_6      | HAD4        | Input/Output | Data          |
| 63    | BC_1      | HAD5        | _            | Control       |
| 64    | BC_6      | HAD5        | Input/Output | Data          |
| 65    | BC_1      | HAD6        | _            | Control       |
| 66    | BC_6      | HAD6        | Input/Output | Data          |
| 67    | BC_1      | HAD7        | _            | Control       |
| 68    | BC_6      | HAD7        | Input/Output | Data          |
| 69    | BC_1      | HAS/A0      | _            | Control       |

 Table 11-2
 DSP56309 BSR Bit Definitions (Continued)

| Bit # | Cell Type | Signal Name | Signal Type  | BSR Cell Type |
|-------|-----------|-------------|--------------|---------------|
| 70    | BC_6      | HAS/A0      | Input/Output | Data          |
| 71    | BC_1      | HA8/A1      | _            | Control       |
| 72    | BC_6      | HA8/A1      | Input/Output | Data          |
| 73    | BC_1      | HA9/A2      | _            | Control       |
| 74    | BC_6      | HA9/A2      | Input/Output | Data          |
| 75    | BC_1      | HCS/A10     | _            | Control       |
| 76    | BC_6      | HCS/A10     | Input/Output | Data          |
| 77    | BC_1      | TIO0        | _            | Control       |
| 78    | BC_6      | TIO0        | Input/Output | Data          |
| 79    | BC_1      | TIO1        | _            | Control       |
| 80    | BC_6      | TIO1        | Input/Output | Data          |
| 81    | BC_1      | TIO2        |              | Control       |
| 82    | BC_6      | TIO2        | Input/Output | Data          |
| 83    | BC_1      | HREQ/TRQ    | _            | Control       |
| 84    | BC_6      | HREQ/TRQ    | Input/Output | Data          |
| 85    | BC_1      | HACK/RRQ    | _            | Control       |
| 86    | BC_6      | HACK/RRQ    | Input/Output | Data          |
| 87    | BC_1      | HRW/RD      | _            | Control       |
| 88    | BC_6      | HRW/RD      | Input/Output | Data          |
| 89    | BC_1      | HDS/WR      | _            | Control       |
| 90    | BC_6      | HDS/WR      | Input/Output | Data          |
| 91    | BC_1      | SCK0        | _            | Control       |
| 92    | BC_6      | SCK0        | Input/Output | Data          |
| 93    | BC_1      | SCK1        | _            | Control       |

Table 11-2 DSP56309 BSR Bit Definitions (Continued)

| Bit # | Cell Type | Signal Name | Signal Type  | BSR Cell Type |
|-------|-----------|-------------|--------------|---------------|
| 94    | BC_6      | SCK1        | Input/Output | Data          |
| 95    | BC_1      | GPIO2       | _            | Control       |
| 96    | BC_6      | GPIO2       | Input/Output | Data          |
| 97    | BC_1      | GPIO1       | _            | Control       |
| 98    | BC_6      | GPIO1       | Input/Output | Data          |
| 99    | BC_1      | GPIO0       | _            | Control       |
| 100   | BC_6      | GPIO0       | Input/Output | Data          |
| 101   | BC_1      | SC00        | _            | Control       |
| 102   | BC_6      | SC00        | Input/Output | Data          |
| 103   | BC_1      | SC10        | _            | Control       |
| 104   | BC_6      | SC10        | Input/Output | Data          |
| 105   | BC_1      | STD0        | _            | Control       |
| 106   | BC_6      | STD0        | Input/Output | Data          |
| 107   | BC_1      | SRD0        | _            | Control       |
| 108   | BC_6      | SRD0        | Input/Output | Data          |
| 109   | BC_1      | PINIT       | _            | Control       |
| 110   | BC_6      | PINIT       | Input/Output | Data          |
| 111   | BC_1      | DE          | _            | Control       |
| 112   | BC_6      | DE          | Input/Output | Data          |
| 113   | BC_1      | SC01        | _            | Control       |
| 114   | BC_6      | SC01        | Input/Output | Data          |
| 115   | BC_1      | SC02        | _            | Control       |
| 116   | BC_6      | SC02        | Input/Output | Data          |
| 117   | BC_1      | STD1        | _            | Control       |

 Table 11-2
 DSP56309 BSR Bit Definitions (Continued)

| Bit # | Cell Type | Signal Name | Signal Type  | BSR Cell Type |
|-------|-----------|-------------|--------------|---------------|
| 118   | BC_6      | STD1        | Input/Output | Data          |
| 119   | BC_1      | SRD1        | _            | Control       |
| 120   | BC_6      | SRD1        | Input/Output | Data          |
| 121   | BC_1      | SC11        | _            | Control       |
| 122   | BC_6      | SC11        | Input/Output | Data          |
| 123   | BC_1      | SC12        | _            | Control       |

# APPENDIX A BOOTSTRAP PROGRAMS

```
; BOOTSTRAP CODE FOR DSP56309 - (C) Copyright 1997 Motorola Inc.
; Revised March, 18 1997.
; Bootstrap through the Host Interface, External EPROM or SCI.
; This is the Bootstrap program contained in the DSP56309 192-word Boot
; ROM. This program can load any program RAM segment from an external
 EPROM, from the Host Interface or from the SCI serial interface.
; If MD:MC:MB:MA=x000, then the Boot ROM is bypassed and the DSP56309
; will start fetching instructions beginning with address $C00000 (MD=0)
; or $008000 (MD=1) assuming that an external memory of SRAM type is
; used. The accesses will be performed using 31 wait states with no
; address attributes selected (default area).
; Operation modes MD:MC:MB:MA=0001-0111 are reserved.
; If MD:MC:MB:MA=1001, then it loads a program RAM segment from consecutive
; byte-wide P memory locations, starting at P:$D00000 (bits 7-0).
; The memory is selected by the Address Attribute AA1 and is accessed with
; 31 wait states.
; The EPROM bootstrap code expects to read 3 bytes
; specifying the number of program words, 3 bytes specifying the address
; to start loading the program words and then 3 bytes for each program
; word to be loaded. The number of words, the starting address and the
; program words are read least significant byte first followed by the
; mid and then by the most significant byte.
; The program words will be condensed into 24-bit words and stored in
; contiguous PRAM memory locations starting at the specified starting address.
; After reading the program words, program execution starts from the same
; address where loading started.
; If MD:MC:MB:MA=1010, then it loads the program RAM from the SCI interface.
; The number of program words to be loaded and the starting address must
; be specified. The SCI bootstrap code expects to receive 3 bytes
; specifying the number of program words, 3 bytes specifying the address
; to start loading the program words and then 3 bytes for each program
; word to be loaded. The number of words, the starting address and the
; program words are received least significant byte first followed by the
; mid and then by the most significant byte. After receiving the
; program words, program execution starts in the same address where
; loading started. The SCI is programmed to work in asynchronous mode
; with 8 data bits, 1 stop bit and no parity. The clock source is
; external and the clock frequency must be 16x the baud rate.
; After each byte is received, it is echoed back through the SCI
```

```
; transmitter.
; Operation mode MD:MC:MB:MA=1011 is reserved.
; If MD:MC:MB:MA=1100, then it loads the program RAM from the Host
; Interface programmed to operate in the ISA mode.
; The HOST ISA bootstrap code expects to read a 24-bit word
; specifying the number of program words, a 24-bit word specifying the address
; to start loading the program words and then a 24-bit word for each program
; word to be loaded. The program words will be stored in
; contiguous PRAM memory locations starting at the specified starting address.
; After reading the program words, program execution starts from the same
; address where loading started.
; The Host Interface bootstrap load program may be stopped by
; setting the Host Flag 0 (HF0). This will start execution of the loaded
; program from the specified starting address.
; If MD:MC:MB:MA=1101, then it loads the program RAM from the Host
; Interface programmed to operate in the HC11 non multiplexed mode.
; The HOST HC11 bootstrap code expects to read a 24-bit word
; specifying the number of program words, a 24-bit word specifying the address
; to start loading the program words and then a 24-bit word for each program
; word to be loaded. The program words will be stored in
; contiguous PRAM memory locations starting at the specified starting address.
; After reading the program words, program execution starts from the same
; address where loading started.
; The Host Interface bootstrap load program may be stopped by
; setting the Host Flag 0 (HFO). This will start execution of the loaded
; program from the specified starting address.
;
; If MD:MC:MB:MA=1110, then it loads the program RAM from the Host
; Interface programmed to operate in the 8051 multiplexed bus mode,
; in double-strob pin configuration.
; The HOST 8051 bootstrap code expects accesses that are byte wide.
; The HOST 8051 bootstrap code expects to read 3 bytes forming a 24-bit word
; specifying the number of program words, 3 bytes forming a 24-bit word
; specifying the address to start loading the program words and then 3 bytes
; forming 24-bit words for each program word to be loaded.
; The program words will be stored in contiguous PRAM memory locations
; starting at the specified starting address.
; After reading the program words, program execution starts from the same
; address where loading started.
; The Host Interface bootstrap load program may be stopped by setting the
; Host Flag 0 (HFO). This will start execution of the loaded program from
```

```
; the specified starting address.
; The base address of the HIO8 in multiplexed mode is 0x80 and is not
; modified by the bootstrap code. All the address lines are enabled
; and should be connected accordingly.
; If MD:MC:MB:MA=1111, then it loads the program RAM from the Host
; Interface programmed to operate in the MC68302 (IMP) bus mode,
; in single-strob pin configuration.
; The HOST MC68302 bootstrap code expects accesses that are byte wide.
; The HOST MC68302 bootstrap code expects to read 3 bytes forming a 24-bit word
; specifying the number of program words, 3 bytes forming a 24-bit word
; specifying the address to start loading the program words and then 3 bytes
; forming 24-bit words for each program word to be loaded.
; The program words will be stored in contiguous PRAM memory locations
; starting at the specified starting address.
; After reading the program words, program execution starts from the same
; address where loading started.
; The Host Interface bootstrap load program may be stopped by setting the
; Host Flag 0 (HFO). This will start execution of the loaded program from
; the specified starting address.
132,55,0,0,0
       page
              opt
EQUALDATA
              equ
                     1
                             ;; 1 if xram and yram are of equal
                             ;; size and addresses, 0 otherwise.
              (EQUALDATA)
       if
start dram
                             ;; 24k X and Y RAM
              equ
length dram
                     $1c00
                             ;; same addresses
              equ
       else
start xram
                     0
                             ;; 7k XRAM
              equ
                     $1c00
length xram
              equ
start yram
                             ;; 7k YRAM
              equ
length yram
              equ
                     $1c00
       endif
                             ;; 20k PRAM
start_pram
                     0
              equ
length pram
                     $5000
              equ
;;
BOOT
              $D00000
                             ; this is the location in P memory
       equ
                             ; on the external memory bus
                             ; where the external byte-wide
                             ; EPROM would be located
```

```
$D00409
                               ; AAR1 selects the EPROM as CE~
AARV
        equ
                               ; mapped as P from $D00000 to
                               ; $DFFFFF, active low
M PDRC EQU
               $FFFFBD
                               ;; Port C GPIO Data Register
M PRRC EQU
               $FFFFBE
                               ;; Port C Direction Register
M SSR
       EQU
               $FFFF93
                               ; SCI Status Register
M STXL EQU
               $FFFF95
                              ; SCI Transmit Data Register (low)
M SRXL EQU
               $FFFF98
                              ; SCI Receive Data Register (low)
                              ; SCI Clock Control Register
M SCCR EQU
               $FFFF9B
M SCR EQU
               $FFFF9C
                             ; SCI Control Register
M PCRE EQU
               $FFFF9F
                             ; Port E Control register
M AAR1 EQU
               $FFFFF8
                              ; Address Attribute Register 1
M HPCR EQU
                              ; Host Polarity Control Register
               $FFFFC4
M HSR
       EQU
               $FFFFC3
                              ; Host Status Rgister
M HRX
       EOU
               $FFFFC6
                              ; Host Recceive Register
               $0
HRDF
        EQU
                               ; Host Receive Data Full
HF0
        EQU
               $3
                               ; Host Flag 0
        EOU
                               ; Host Enable
HEN
               $6
SCK0
        EQU
               $3
                               ;; SCKO is bit #3 as GPIO
        ORG PL:$ff0000,PL:$ff0000
                                    ; bootstrap code starts at $ff0000
START
        clr a
                               ; clear a
        jclr #3,omr,OMR0XXX
                               ; If MD:MC:MB:MA=0xxx, go to OMR0XXX
        jclr #2,omr,EPRSCILD
                               ; If MD:MC:MB:MA=10xx, load from EPROM/SCI
                               ; IF MD:MC:MB:MA=110x, look for ISA/HC11
        jclr #1,omr,OMR1IS0
        jclr #0,omr, I8051HOSTLD; If MD:MC:MB:MA=1110, load from 8051 Host
                               ; If MD:MC:MB:MA=1111, load from MC68302 Host
; This is the routine which loads a program through the HI08 host port
; The program is downloaded from the host MCU with the following rules:
; 1) 3 bytes - Define the program length.
; 2) 3 bytes - Define the address to which to start loading the program to.
; 3) 3n bytes (while n is any integer number)
; The program words will be stroed in contiguous PRAM memory locations starting
; at the specified starting address.
; After reading the program words, program execution starts from the same
; address where loading started.
; The host MCU may terminate the loading process by setting the HF1=0 and HF0=1.
; When the downloading is terminated, the program will start execution of the
; loaded program from the specified starting address.
; The HI08 boot ROM program enables the following busses to download programs
; through the HI08 port:
;
```

```
1 - ISA
                     - Dual strobes non-multiplexed bus with negative strobe
                     pulses duale positive request
  2 - HC11
                     - Single strobe non-multiplexed bus with positive strobe
                     pulse single negative request.
  4 - i8051
                     - Dual strobes multiplexed bus with negative strobe pulses
                     dual negative request.
  5 - MC68302
                     - Single strobe non-multiplexed bus with negative strobe
                     pulse single negative request.
MC68302HOSTLD
                #%000000000111000,x:M HPCR
       movep
                                ; Configure the following conditions:
                                       = 0 Negative host acknowledge
                                ; HRP = 0 Negative host request
                                ; HCSP = 0 Negatice chip select input
                                ; HD/HS = 0 Single strobe bus (R/W~ and DS)
                                ; HMUX = 0 Non multiplexed bus
                                ; HASP = 0 (address strobe polarity has no
                                            meaning in non-multiplexed bus)
                                ; HDSP = 0 Negative data stobes polarity
                                 HROD = 0 Host request is active when enabled
                                  spare = 0 This bit should be set to 0 for
                                            future compatability
                                        = 0 When the HPCR register is modified
                                            HEN should be cleared
                                ; HAEN = 1 Host acknowledge is enabled
                                ; HREN = 1 Host requests are enabled
                                ; HCSEN = 1 Host chip select input enabled
                                ; HA9EN = 0 (address 9 enable bit has no
                                            meaning in non-multiplexed bus)
                                 HA8EN = 0 (address 8 enable bit has no
                                            meaning in non-multiplexed bus)
                                ; HGEN = 0 Host GPIO pins are disabled
                <HI08CONT
       bra
OMR1IS0
        jset #0,omr, HC11HOSTLD ; If MD:MC:MB:MA=1101, go load from HC11 Host
                                ; If MD:MC:MB:MA=1100, go load from ISA HOST
ISAHOSTLD
               #%0101000000011000,x:M HPCR
                                ; Configure the following conditions:
                                       = 0 Negative host acknowledge
                                        = 1 Positive host request
                                ; HCSP = 0 Negatice chip select input
                                ; HD/HS = 1 Dual strobes bus (RD and WR)
                                ; HMUX = 0 Non multiplexed bus
                                ; HASP = 0 (address strobe polarity has no
                                            meaning in non-multiplexed bus)
                                ; HDSP = 0 Negative data stobes polarity
                                ; HROD = 0 Host request is active when enabled
                                ; spare = 0 This bit should be set to 0 for
                                            future compatability
```

```
= 0 When the HPCR register is modified
                                           HEN should be cleared
                                ; HAEN = 0 Host acknowledge is disabled
                                ; HREN = 1 Host requests are enabled
                                ; HCSEN = 1 Host chip select input enabled
                                ; HA9EN = 0 (address 9 enable bit has no
                                           meaning in non-multiplexed bus)
                                ; HA8EN = 0 (address 8 enable bit has no
                                           meaning non-multiplexed bus)
                                ; HGEN = 0 Host GPIO pins are disabled
                <HI08CONT
       bra
HC11HOSTLD
       movep
               #%000001000011000,x:M HPCR
                                ; Configure the following conditions:
                                ; HAP = 0 Negative host acknowledge
                                ; HRP = 0 Negative host request
                                : HCSP = 0 Negatice chip select input
                                ; HD/HS = 0 Single strobe bus (R/W~ and DS)
                                ; HMUX = 0 Non multiplexed bus
                                ; HASP = 0 (address strobe polarity has no
                                           meaning in non-multiplexed bus)
                                ; HDSP = 1 Negative data stobes polarity
                                ; HROD = 0 Host request is active when enabled
                                ; spare = 0 This bit should be set to 0 for
                                           future compatability
                                ; HEN
                                      = 0 When the HPCR register is modified
                                           HEN should be cleared
                                ; HAEN = 0 Host acknowledge is disabled
                                ; HREN = 1 Host requests are enabled
                                ; HCSEN = 1 Host chip select input enabled
                                ; HA9EN = 0 (address 9 enable bit has no
                                           meaning in non-multiplexed bus)
                                 HA8EN = 0 (address 8 enable bit has no
                                           meaning in non-multiplexed bus)
                                ; HGEN = 0 Host GPIO pins are disabled
       bra
                <HI08CONT
I8051HOSTLD
               #%0001110000011110,x:M HPCR
                                ; Configure the following conditions:
                                       = 0 Negative host acknowledge
                                ; HRP
                                       = 0 Negatice host request
                                ; HCSP = 0 Negatice chip select input
                                ; HD/HS = 1 Dual strobes bus (RD and WR)
                                ; HMUX = 1 Multiplexed bus
                                ; HASP = 1 Positive address strobe polarity
                                ; HDSP = 0 Negative data stobes polarity
                                ; HROD = 0 Host request is active when enabled
                                ; spare = 0 This bit should be set to 0 for
                                           future compatability
                                       = 0 When the HPCR register is modified
                                           HEN should be cleared
                                ; HAEN = 0 Host acknowledge is disabled
                                ; HREN = 1 Host requests are enabled
```

Go to: www.freescale.com

```
; HCSEN = 1 Host chip select input enabled
                                 ; HA9EN = 1 Enable address 9 input
                                ; HA8EN = 1 Enable address 8 input
                                ; HGEN = 0 Host GPIO pins are disabled
HI08CONT
        bset
                #HEN, x:M HPCR
                                         ; Enable the HI08 to operate as host
                                         ; interface (set HEN=1)
                #HRDF,x:M HSR,*
                                         ; wait for the program length to be
        jclr
                                         ; written
                x:M HRX,a0
        movep
                #HRDF,x:M HSR,*
                                         ; wait for the program starting address
        jclr
                                         ; to be written
        movep
                x:M HRX,r0
        move
                r0,r1
        do
                a0,HI08LOOP
                                         ; set a loop with the downloaded length
HI08LL
                #HRDF,x:M HSR,HI08NW
                                         ; If new word was loaded then jump to
        jset
                                         ; read that word
        jclr
                #HF0,x:M HSR,HI08LL
                                         ; If HF0=0 then continue with the
                                         ; downloading
        enddo
                                         ; Must terminate the do loop
        bra
                <HI08LOOP
MI08NW
                                         ; Move the new word into its destination
        movep
                x:M HRX,p:(r0)+
                                         ; location in the program RAM
        nop
                                         ; pipeline delay
HI08LOOP
                <FINISH
        bra
EPRSCILD
        jclr #1,omr,EPROMLD
                                ; If MD:MC:MB:MA=1001, go load from EPROM
        jset #0,omr,SCILD
                                ; If MD:MC:MB:MA=1011, reserved, default to SCI
; This is the routine that loads from the SCI.
; MD:MC:MB:MA=1010 - external SCI clock
SCILD
        movep #$0302,X:M SCR
                                ; Configure SCI Control Reg
        movep #$C000,X:M SCCR
                                ; Configure SCI Clock Control Reg
        movep #7,X:M PCRE
                                ; Configure SCLK, TXD and RXD
        do #6, LOOP6
                                ; get 3 bytes for number of
                                ; program words and 3 bytes
                                ; for the starting address
        jclr #2,X:M SSR,*
                                ; Wait for RDRF to go high
        movep X:M SRXL,A2
                                ; Put 8 bits in A2
        jclr #1,X:M SSR,*
                                ; Wait for TDRE to go high
        movep A2,X:M STXL
                                ; echo the received byte
        asr #8,a,a
LOOP6
        move al,r0
                                ; starting address for load
```

```
move al,rl
                                ; save starting address
        do a0, LOOP7
                                ; Receive program words
        do #3, LOOP8
        jclr #2,X:M SSR,*
                                ; Wait for RDRF to go high
        movep X:M SRXL,A2
                                ; Put 8 bits in A2
                                ; Wait for TDRE to go high
        jclr #1,X:M SSR,*
        movep a2,X:M STXL
                                ; echo the received byte
        asr #8,a,a
LOOP8
                                ; Store 24-bit result in P mem.
        movem a1,p:(r0)+
                                ; pipeline delay
LOOP7
        bra <FINISH
                                ; Boot from SCI done
; This is the routine that loads from external EPROM.
; MD:MC:MB:MA=1001
EPROMLD
        move #BOOT, r2
                                ; r2 = address of external EPROM
        movep #AARV,X:M AAR1
                                ; aarl configured for SRAM types of access
        do #6,_LOOP9
                                ; read number of words and starting address
                                ; Get the 8 LSB from ext. P mem.
        movem p:(r2)+,a2
        asr #8,a,a
                                ; Shift 8 bit data into Al
LOOP9
       move al,r0
                                ; starting address for load
        move al,rl
                                ; save it in r1
                                ; a0 holds the number of words
        do a0, LOOP10
                                ; read program words
        do #3,_LOOP11
                                ; Each instruction has 3 bytes
                                ; Get the 8 LSB from ext. P mem.
        movem p:(r2)+,a2
        asr #8,a,a
                                ; Shift 8 bit data into Al
_LOOP11
                                ; Go get another byte.
                                ; Store 24-bit result in P mem.
        movem a1,p:(r0)+
                                ; pipeline delay
        nop
                                ; and go get another 24-bit word.
LOOP10
                                ; Boot from EPROM done
FINISH
; This is the exit handler that returns execution to normal
; expanded mode and jumps to the RESET vector.
        andi #$0,ccr
                                ; Clear CCR as if RESET to 0.
        jmp (r1)
                                ; Then go to starting Prog addr.
; The following modes are reserved, some of which are used for internal testing
```

```
; Can be implemented in future.
OMR0XXX
        jclr #2,omr,EPRSCILD ; If MD:MC:MB:MA=00xx, default to EPROM/SCI
        jclr #1,omr,OMR1ISO ; IF MD:MC:MB:MA=010x, default to ISA/HC11
        jclr #0,omr,18051HOSTLD; If MD:MC:MB:MA=0110, default to 8051 Host
                               ; If MD:MC:MB:MA=0111, execute burnin test
; This mode is reserved for internal testing purposes
; MD:MC:MB:MA=0111
;;
;; burnin mode
;;
;; Intended to be used for burn-in test. Wake up from reset
;; with PINIT set for execution in maximum frequency.
;; All RAM locations are validated, arithmetic/logic operations
;; are validated (add, eor) and exercised (mac).
;; While all tests pass, the SCKO pin will continue to toggle.
;; When the test fails the DSP enters DEBUG and stops execution.
                ;; get PATTERN pointer
                clr b #PATTERNS,r6
                                              ;; b is the error accumulator
                       #<(NUM PATTERNS-1),m6 ;; program runs forever in</pre>
                                               ;; cyclic form
                ;; configure SCKO as gpio output. PRRC register is cleared at reset.
                movep b,x:M PDRC
                                        ;; clear GPIO data register
               bset
                       #SCK0,x:M PRRC
                                               ;; Define SCKO as output GPIO pin
                                               ;; SCKO toggles means test pass
                do #9, burn1
                ;;----
                ;; test RAM
                ;; each pass checks 1 pattern
                move
                       p:(r6)+,x1
                                               ;; pattern for x memory
                                               ;; pattern for y memory
               move
                       p:(r6)+,x0
               move
                       p:(r6)+,y0
                                               ;; pattern for p memory
                ;; write pattern to all memory locations
        if
                (EQUALDATA)
                                               ;; x/y ram symmetrical
                ;; write x and y memory
                clr a #start dram,r0
                                              ;; start of x/y ram
                move
                       #>length dram, n0
                                               ;; length of x/y ram
                       n0
                ren
                                               ;; exercise mac, write x/y ram
                mac x0, x1, a x, 1:(r0)+
```

```
else
                                                ;; x/y ram not symmetrical
                ;; write x memory
                clr a #start xram,r0
                                                ;; start of xram
                        #>length xram,n0
                                                ;; length of xram
                        n0
                rep
                                                ;; exercise mac, write xram
                mac x0,y0,a x1,x:(r0)+
                ;; write y memory
                      #start_yram,r1
                                                ;; start of yram
                        #>length yram,n1
                                                ;; length of yram
                rep
                mac x1,y0,a x0,y:(r1)+
                                                ;; exercise mac, write yram
        endif
                ;; write p memory
                clr a #start pram,r2
                                                ;; start of pram
                        #>length pram,n2
                                                ;; length of pram
                rep
                        n2
                        y0,p:(r2)+
                                                ;; write pram
               move
                ;; check memory contents
        if
                (EQUALDATA)
                                                ;; x/y ram symmetrical
                ;; check dram
                        #start dram, r0
                                                ;; restore pointer, clear a
                        n0, loopd
                do
               move
                        x:(r0),a1
                                                ;; a0=a2=0
                eor
                        x1,a
                                                ;; accumulate error in b
                add
                        a,b
                        y:(r0)+,a1
                                                ;; a0=a2=0
                        x0,a
                eor
                add
                                                ;; accumulate error in b
                        a,b
loopd
        else
                                                ;; x/y ram not symmetrical
                ;; check xram
                       #start xram,r0
                                                ;; restore pointer, clear a
                do
                        n0,_loopx
                        x:(r0)+,a1
                                                ;; a0=a2=0
                move
                eor
                        x1,a
                add
                        a,b
                                                ;; accumulate error in b
_loopx
                ;; check yram
                       #start_yram,r1
                                                ;; restore pointer, clear a
                clr a
                        n1, loopy
                                                ;; a0=a2=0
                        y:(r1)+,a1
               move
                eor
                        x0,a
                add
                        a,b
                                                ;; accumulate error in b
```

```
_loopy
        endif
                ;; check pram
                clr a #start pram,r2
                                                ;; restore pointer, clear a
                        n2,_loopp
                                                ;; a0=a2=0
                move
                        p:(r2)+,a1
                eor
                        y0,a
                add
                        a,b
                                                 ;; accumulate error in b
_loopp
                ;; toggle pin if no errors, stop execution otherwise.
                        label1
                beq
                bclr
                        #SCK0,x:M PDRC
                                                 ;; clear sck0 if error,
                                                 ;; terminate the loop normally
                enddo
                                                 ;; and stop execution
                bra
                        <burn1
                                                 ;; if no error
label1
                        #SCK0,x:M PDRC
                                                 ;; toggle pin and keep on looping
                bchg
burn1
                wait
                                                 ;; enter wait after test completion
                ORG PL:,PL:
PATTERNS
                dsm
                                                 ;; align for correct modulo addressing
                ORG
                        PL:PATTERNS, PL:PATTERNS ;; Each value is written to all memories
                dc
                        $55555
                dc
                        $AAAAAA
                dc
                        $333333
                        $F0F0F0
                dc
NUM PATTERNS
                        *-PATTERNS
                equ
                end
```

# APPENDIX B EQUATES



| B.1  | I/O EQUATES                        | B-3  |
|------|------------------------------------|------|
| B.2  | HOST INTERFACE (HI08) EQUATES      | B-3  |
| B.3  | SCI EQUATES                        |      |
|      |                                    | B-4  |
| B.4  | ESSI EQUATES                       | B-5  |
| B.5  | EXCEPTION PROCESSING EQUATES       | B-7  |
| B.6  | TIMER MODULE EQUATES               | B-9  |
| B.7  | DIRECT MEMORY ACCESS (DMA) EQUATES | B-10 |
| B.8  | PHASE-LOCKED LOOP (PLL) EQUATES    | B-12 |
| B.9  | BUS INTERFACE UNIT (BIU) EQUATES   | B-13 |
| B 10 | INTERRUPT FOUATES                  | B-15 |

### B.1 I/O EQUATES

```
;I/O Port Programming
                 Register Addresses
 M HDR EQU
                                    $FFFFC9
                                                                  ; Host port GPIO data Register
 M HDDR EQU
                                    $FFFFC8
                                                                  ; Host port GPIO direction Register
                                                                  ; Port C Control Register
 M PCRC EQU $FFFFBF
M_PCRC EQU $FFFFBF ; Port C Control Register
M_PRRC EQU $FFFFBE ; Port C Direction Register
M_PDRC EQU $FFFFBD ; Port C GPIO Data Register
M_PCRD EQU $FFFFAF ; Port D Control register
M_PRRD EQU $FFFFAF ; Port D Direction Data Register
M_PDRD EQU $FFFFAD ; Port D GPIO Data Register
M_PCRE EQU $FFFFAD ; Port E Control register
M_PCRE EQU $FFFF9F ; Port E Direction Register
M_PDRE EQU $FFFF9D ; Port E Data Register
M_PDRE EQU $FFFF9D ; Port E Data Register
M OGDB EQU $FFFFC
                                                                  ; OnCE GDB Register
```

### **HOST INTERFACE (HI08) EQUATES B.2**

```
Host Interface (HI08) Equates
      Register Addresses
M HCR EQU
              $FFFFC2 ; Host Control Register
M HSR EQU
              $FFFFC3
                          ; Host Status Register
                          ; Host Polarity Control Register
M HPCR EQU
              $FFFFC4
                          ; Host Base Address Register
M_HBAR EQU
              $FFFFC5
              $FFFFC6
$FFFFC7
                          ; Host Receive Register
M_HRX EQU
M HTX EQU
                          ; Host Transmit Register
      HCR bits definition
                  ; Host Receive interrupts Enable
M HRIE EQU $0
                         ; Host Transmit Interrupt Enable
M_HTIE EQU $1
M HCIE EQU $2
                         ; Host Command Interrupt Enable
M HF2
       EQU
             $3
                         ; Host Flag 2
M HF3 EQU $4
                          ; Host Flag 3
      HSR bits definition
M HRDF EQU $0
                         ; Host Receive Data Full
M HTDE EQU $1
                         ; Host Receive Data Empty
M HCP
       EOU $2
                          ; Host Command Pending
```

```
M_HF0
                $3
                                ; Host Flag 0
        EQU
M HF1
        EQU
                $4
                                ; Host Flag 1
       HPCR bits definition
M HGEN
        EOU
                $0
                                ; Host Port GPIO Enable
M HA8EN
        EQU
                $1
                                ; Host Address 8 Enable
M HA9EN
        EQU
                $2
                                ; Host Address 9 Enable
M HCSEN
        EQU
                $3
                                ; Host Chip Select Enable
M HREN
                               ; Host Request Enable
        EQU
                $4
                               ; Host Acknowledge Enable
M HAEN
        EQU
                $5
M HEN
                               ; Host Enable
        EQU
                $6
M HOD
        EQU
                $8
                               ; Host Request Open Drain mode
                               ; Host Data Strobe Polarity
M HDSP
        EQU
                $9
M HASP
        EQU
                $A
                               ; Host Address Strobe Polarity
                               ; Host Multiplexed bus select
M HMUX
        EQU
                $В
                               ; Host Double/Single Strobe select
M HD HS
        EOU
                $C
M HCSP
                                ; Host Chip Select Polarity
        EQU
                $D
M HRP
        EQU
                $E
                                ; Host Request Polarity
M HAP
        EQU
                $F
                                ; Host Acknowledge Polarity
```

### **B.3** SCI EQUATES

```
;Serial Communications Interface (SCI) Equates
        Register Addresses
M STXH
        EQU
                 $FFFF97
                                ; SCI Transmit Data Register (high)
M STXM
        EQU
                 $FFFF96
                                ; SCI Transmit Data Register (middle)
M STXL
                                ; SCI Transmit Data Register (low)
        EQU
                 $FFFF95
M SRXH
        EQU
                 $FFFF9A
                                ; SCI Receive Data Register (high)
M SRXM EQU
                 $FFFF99
                               ; SCI Receive Data Register (middle)
M SRXL
        EQU
                                ; SCI Receive Data Register (low)
                 $FFFF98
M STXA
        EQU
                 $FFFF94
                                ; SCI Transmit Address Register
M SCR
                                ; SCI Control Register
        EQU
                 $FFFF9C
M SSR
                                ; SCI Status Register
        EQU
                 $FFFF93
M SCCR EQU
                 $FFFF9B
                                ; SCI Clock Control Register
        SCI Control Register Bit Flags
M WDS
        EQU
                 $7
                                ; Word Select Mask (WDS0-WDS3)
M WDS0
        EQU
                 0
                                ; Word Select 0
M WDS1
        EQU
                1
                                ; Word Select 1
M WDS2
                2
        EQU
                                ; Word Select 2
M SSFTD EQU
                3
                                ; SCI Shift Direction
M SBK
        EQU
                                ; Send Break
M WAKE
                                ; Wakeup Mode Select
        EQU
```

```
M RWU
        EQU
                              ; Receiver Wakeup Enable
M WOMS
        EQU
               7
                              ; Wired-OR Mode Select
M SCRE
       EQU
               8
                             ; SCI Receiver Enable
M SCTE EQU
               9
                             ; SCI Transmitter Enable
M ILIE EQU 10
                             ; Idle Line Interrupt Enable
M SCRIE EQU 11
                             ; SCI Receive Interrupt Enable
M SCTIE EQU
               12
                             ; SCI Transmit Interrupt Enable
M TMIE
        EQU
                             ; Timer Interrupt Enable
                             ; Timer Interrupt Rate
M TIR
        EQU
               14
M SCKP
        EQU
               15
                              ; SCI Clock Polarity
M REIE EQU
                              ; SCI Error Interrupt Enable (REIE)
       SCI Status Register Bit Flags
M TRNE EQU
               0
                              ; Transmitter Empty
M TDRE
        EOU 1
                             ; Transmit Data Register Empty
M RDRF
                             ; Receive Data Register Full
        EQU 2
M IDLE EQU 3
                              ; Idle Line Flag
M OR
        EQU
                              ; Overrun Error Flag
M PE
        EQU
               5
                             ; Parity Error
        EQU
M FE
                              ; Framing Error Flag
M R8
       EQU
                              ; Received Bit 8 (R8) Address
       SCI Clock Control Register
M_CD
        EQU
               $FFF
                            ; Clock Divider Mask (CD0-CD11)
M COD
        EQU 12
                             ; Clock Out Divider
M SCP
        EQU 13
                             ; Clock Prescaler
        EQU 14
M RCM
                              ; Receive Clock Mode Source Bit
M TCM
        EQU
             15
                              ; Transmit Clock Source Bit
```

# **B.4** ESSI EQUATES

; Enhanced Synchronous Serial Interface (ESSI) Equates Register Addresses Of SSI0 M TX00 EQU ; SSIO Transmit Data Register 0 SFFFFBC M TX01 EQU \$FFFFBB ; SSIO Transmit Data Register 1 M TX02 ; SSIO Transmit Data Register 2 EQU \$FFFFBA ; SSIO Time Slot Register M\_TSR0 EQU \$FFFFB9 ; SSIO Receive Data Register M RXO EQU \$FFFFB8 ; SSIO Status Register M SSISRO EQU \$FFFFB7 M CRBO EQU ; SSIO Control Register B \$FFFFB6 M CRAO EQU \$FFFFB5 ; SSIO Control Register A M TSMAO EQU \$FFFFB4 ; SSIO Transmit Slot Mask Register A \$FFFFB3 ; SSIO Transmit Slot Mask Register B M TSMBO EQU

```
M_RSMA0 EQU
                                  ; SSIO Receive Slot Mask Register A
                 $FFFFB2
M RSMB0 EQU
                 $FFFFB1
                                  ; SSIO Receive Slot Mask Register B
        Register Addresses Of SSI1
M TX10
         EOU
                 SFFFFAC
                                  ; SSI1 Transmit Data Register 0
M TX11
         EQU
                 $FFFFAB
                                  ; SSI1 Transmit Data Register 1
M TX12
         EQU
                 $FFFFAA
                                 ; SSI1 Transmit Data Register 2
M TSR1
         EQU
                 $FFFFA9
                                 ; SSI1 Time Slot Register
                                 ; SSI1 Receive Data Register
M RX1
         EQU
                 $FFFFA8
                                 ; SSI1 Status Register
M SSISR1 EQU
                 $FFFFA7
                                 ; SSI1 Control Register B
M CRB1
         EQU
                 $FFFFA6
M CRA1
         EQU
                 $FFFFA5
                                 ; SSI1 Control Register A
M TSMA1
        EQU
                 $FFFFA4
                                  ; SSI1 Transmit Slot Mask Register A
M TSMB1 EQU
                 $FFFFA3
                                  ; SSI1 Transmit Slot Mask Register B
M RSMA1
        EQU
                 $FFFFA2
                                  ; SSI1 Receive Slot Mask Register A
M RSMB1 EQU
                 SFFFFA1
                                  ; SSI1 Receive Slot Mask Register B
        SSI Control Register A Bit Flags
M PM
         EQU
                 $FF
                                  ; Prescale Modulus Select Mask (PMO-PM7)
M PSR
         EQU
                                  ; Prescaler Range
{\tt M} {\tt DC}
                 $1F000
                                  ; Frame Rate Divider Control Mask (DC0-DC7)
         EQU
M ALC
         EQU
                                  ; Alignment Control (ALC)
                 18
M WL
                 $380000
                                  ; Word Length Control Mask (WL0-WL7)
         EQU
M SSC1
                                  ; Select SC1 as TR #0 drive enable (SSC1)
         EQU
        SSI Control Register B Bit Flags
M OF
         EQU
                 $3
                                  ; Serial Output Flag Mask
M OFO
         EQU
                 0
                                  ; Serial Output Flag 0
M OF1
         EQU
                                  ; Serial Output Flag 1
                 1
M SCD
         EQU
                 $1C
                                  ; Serial Control Direction Mask
                                  ; Serial Control O Direction
M SCD0
         EQU
                 2
M SCD1
                                  ; Serial Control 1 Direction
         EQU
                 3
M SCD2
         EQU
                                  ; Serial Control 2 Direction
M SCKD
                 5
                                  ; Clock Source Direction
         EQU
M SHFD
                                  ; Shift Direction
         EQU
                 6
M FSL
                                  ; Frame Sync Length Mask (FSL0-FSL1)
         EQU
M FSL0
                 7
                                  ; Frame Sync Length 0
         EQU
M FSL1
         EQU
                 8
                                  ; Frame Sync Length 1
M FSR
         EQU
                 9
                                  ; Frame Sync Relative Timing
M FSP
         EQU
                 10
                                  ; Frame Sync Polarity
M CKP
         EQU
                                  ; Clock Polarity
M SYN
         EQU
                                  ; Sync/Async Control
                                  ; SSI Mode Select
M MOD
         EQU
                 13
M SSTE
         EQU
                 $1C000
                                  ; SSI Transmit enable Mask
M SSTE2
         EQU
                 14
                                  ; SSI Transmit #2 Enable
M SSTE1
         EQU
                                  ; SSI Transmit #1 Enable
M SSTE0
                                  ; SSI Transmit #0 Enable
         EQU
M SSRE
                 17
                                  ; SSI Receive Enable
         EQU
M SSTIE EQU
                 18
                                  ; SSI Transmit Interrupt Enable
M SSRIE EQU
                                  ; SSI Receive Interrupt Enable
```

```
M_STLIE EQU
                 20
                                 ; SSI Transmit Last Slot Interrupt Enable
M SRLIE EQU
                 21
                                 ; SSI Receive Last Slot Interrupt Enable
M STEIE EQU
                                 ; SSI Transmit Error Interrupt Enable
                 22
M SREIE EQU
                 23
                                 ; SSI Receive Error Interrupt Enable
        SSI Status Register Bit Flags
M IF
         EQU
                                 ; Serial Input Flag Mask
M IFO
         EOU
                 0
                                ; Serial Input Flag 0
M IF1
         EQU
                                ; Serial Input Flag 1
M TFS
        EQU
                                ; Transmit Frame Sync Flag
M RFS
        EQU
                                ; Receive Frame Sync Flag
                 3
M TUE
        EQU
                 4
                                ; Transmitter Underrun Error FLag
M ROE
        EQU
                 5
                                 ; Receiver Overrun Error Flag
M TDE
        EQU
                                 ; Transmit Data Register Empty
                 6
M RDF
        EQU
                                 ; Receive Data Register Full
        SSI Transmit Slot Mask Register A
M SSTSA EQU
                 $FFFF
                                 ; SSI Transmit Slot Bits Mask A (TS0-TS15)
        SSI Transmit Slot Mask Register B
M SSTSB EQU
                 $FFFF
                                 ; SSI Transmit Slot Bits Mask B (TS16-TS31)
        SSI Receive Slot Mask Register A
M SSRSA EQU
                 $FFFF
                               ; SSI Receive Slot Bits Mask A (RS0-RS15)
        SSI Receive Slot Mask Register B
M SSRSB EQU
                 $FFFF
                                 ; SSI Receive Slot Bits Mask B (RS16-RS31)
```

### **B.5 EXCEPTION PROCESSING EQUATES**

```
Exception Processing Equates
        Register Addresses
M IPRC
        EQU
                                 ; Interrupt Priority Register Core
                 SFFFFFF
                                 ; Interrupt Priority Register Peripheral
M IPRP
        EQU
                 $FFFFFE
        Interrupt Priority Register Core (IPRC)
M IAL
        EQU
                 $7
                                 ; IRQA Mode Mask
M IALO
        EQU
                                 ; IRQA Mode Interrupt Priority Level (low)
                 0
M IAL1
        EQU
                                 ; IRQA Mode Interrupt Priority Level (high)
M IAL2
        EQU
                 2
                                 ; IRQA Mode Trigger Mode
M IBL
                                 ; IRQB Mode Mask
         EQU
                 $38
```

```
M IBLO
         EQU
                                 ; IRQB Mode Interrupt Priority Level (low)
M IBL1
         EQU
                                 ; IRQB Mode Interrupt Priority Level (high)
M IBL2
         EQU
                 5
                                 ; IRQB Mode Trigger Mode
M ICL
                 $1C0
         EQU
                                 ; IRQC Mode Mask
M ICLO
         EOU
                                 ; IRQC Mode Interrupt Priority Level (low)
M ICL1
         EOU
                                 ; IRQC Mode Interrupt Priority Level (high)
M ICL2
         EQU
                                 ; IRQC Mode Trigger Mode
M IDL
         EQU
                 $E00
                                 ; IRQD Mode Mask
M IDLO
         EQU
                                  ; IRQD Mode Interrupt Priority Level
;(low)
                                  ; IRQD Mode Interrupt Priority Level
M IDL1
         EQU
;(high)
M IDL2
         EQU
                                 ; IRQD Mode Trigger Mode
M DOL
         EQU
                 $3000
                                 ; DMAO Interrupt priority Level Mask
M DOLO
         EQU
                 12
                                 ; DMA0 Interrupt Priority Level (low)
M DOL1
         EQU
                                 ; DMAO Interrupt Priority Level (high)
M D1L
         EOU
                 $C000
                                 ; DMA1 Interrupt Priority Level Mask
M D1L0
                                 ; DMA1 Interrupt Priority Level (low)
         EQU
M D1L1
         EQU
                 15
                                 ; DMA1 Interrupt Priority Level (high)
M D2L
         EOU
                 $30000
                                 ; DMA2 Interrupt priority Level Mask
M D2L0
         EQU
                                 ; DMA2 Interrupt Priority Level (low)
                 16
M D2L1
                                 ; DMA2 Interrupt Priority Level (high)
         EQU
M D3L
                 $C0000
                                 ; DMA3 Interrupt Priority Level Mask
         EQU
M D3L0
         EQU
                                 ; DMA3 Interrupt Priority Level (low)
                 18
M D3L1
                                 ; DMA3 Interrupt Priority Level (high)
         EQU
                 19
                 $300000
                                 ; DMA4 Interrupt priority Level Mask
M D4L
         EQU
M D4L0
         EQU
                                 ; DMA4 Interrupt Priority Level (low)
M D4L1
         EQU
                                 ; DMA4 Interrupt Priority Level (high)
M D5L
                 $C00000
                                 ; DMA5 Interrupt priority Level Mask
         EQU
M D5L0
         EQU
                 22
                                 ; DMA5 Interrupt Priority Level (low)
M D5L1
         EQU
                                  ; DMA5 Interrupt Priority Level (high)
        Interrupt Priority Register Peripheral (IPRP)
M HPL
         EQU
                 $3
                                 ; Host Interrupt Priority Level Mask
M HPLO
         EQU
                 0
                                  ; Host Interrupt Priority Level (low)
M HPL1
         EQU
                                 ; Host Interrupt Priority Level (high)
                 1
M SOL
                                 ; SSIO Interrupt Priority Level Mask
         EQU
                 $C
M SOLO
                 2
                                 ; SSIO Interrupt Priority Level (low)
         EQU
M SOL1
                                 ; SSIO Interrupt Priority Level (high)
         EQU
                 3
M S1L
         EQU
                 $30
                                 ; SSI1 Interrupt Priority Level Mask
M S1L0
         EQU
                                 ; SSI1 Interrupt Priority Level (low)
M S1L1
         EQU
                 5
                                 ; SSI1 Interrupt Priority Level (high)
M SCL
         EQU
                 $C0
                                        Interrupt Priority Level Mask
M SCL0
         EQU
                 6
                                 ; SCI
                                        Interrupt Priority Level
M_SCL1
                 7
                                 ; SCI Interrupt Priority Level (high)
         EQU
M TOL
         EQU
                 $300
                                 ; TIMER Interrupt Priority Level Mask
M TOLO
         EQU
                                 ; TIMER Interrupt Priority Level (low)
                                 ; TIMER Interrupt Priority Level (high)
M TOL1
         EQU
```

## **B.6 TIMER MODULE EQUATES**

```
;Timer Module Equates
       Register Addresses Of TIMERO
M TCSR0 EQU
                $FFFF8F
                              ; TIMERO Control/Status Register
M TLRO EQU
                $FFFF8E
                              ; TIMERO Load Register
M TCPR0 EQU
                              ; TIMERO Compare Register
                $FFFF8D
                              ; TIMERO Count Register
M TCRO EQU
                $FFFF8C
       Register Addresses Of TIMER1
M TCSR1 EQU
                              ; TIMER1 Control/Status Register
                $FFFF8B
M TLR1
        EQU
                              ; TIMER1 Load Register
                $FFFF8A
M TCPR1 EQU
                $FFFF89
                              ; TIMER1 Compare Register
                $FFFF88
M_TCR1 EQU
                              ; TIMER1 Count Register
       Register Addresses Of TIMER2
M TCSR2 EQU
                             ; TIMER2 Control/Status Register
                $FFFF87
                             ; TIMER2 Load Register
M TLR2 EQU
                $FFFF86
M TCPR2 EQU
                $FFFF85
                             ; TIMER2 Compare Register
M TCR2 EQU
                $FFFF84
                             ; TIMER2 Count Register
M TPLR EQU
                              ; TIMER Prescaler Load Register
                SFFFF83
M TPCR EQU
                $FFFF82
                              ; TIMER Prescaler Count Register
       Timer Control/Status Register Bit Flags
M TE
        EQU
                              ; Timer Enable
M TOIE
       EQU
                              ; Timer Overflow Interrupt Enable
                1
M_TCIE
                              ; Timer Compare Interrupt Enable
        EQU
                2
M TC
        EQU
                              ; Timer Control Mask TC(3:0)
                $F0
                              ; Inverter Bit
M INV
        EQU 8
M TRM
        EQU 9
                              ; Timer Restart Mode
M DIR
                              : Direction Bit
        EOU 11
M DI
        EQU 12
                              ; Data Input
M DO
        EQU
                              ; Data Output
M PCE
        EQU
               15
                              ; Prescaled Clock Enable
M TOF
        EQU
                20
                               ; Timer Overflow Flag
M TCF
        EQU
                               ; Timer Compare Flag
       Timer Prescaler Register Bit Flags
M PS
        EQU
                $600000
                            ; Prescaler Source Mask
M PSO
        EQU
                21
M PS1
        EQU
        Timer Control Bits
```

```
      M_TC0
      EQU
      4
      ; Timer Control 0

      M_TC1
      EQU
      5
      ; Timer Control 1

      M_TC2
      EQU
      6
      ; Timer Control 2

      M_TC3
      EQU
      7
      ; Timer Control 3
```

# **B.7 DIRECT MEMORY ACCESS (DMA) EQUATES**

```
;Direct Memory Access (DMA) Equates
        Register Addresses Of DMA
M DSTR
        EQU
                                ; DMA Status Register
                 $FFFFF4
M DOR0
        EQU
                 $FFFFF3
                                ; DMA Offset Register 0
M DOR1
                               ; DMA Offset Register 1
        EOU
                 $FFFFF2
M DOR2
        EQU
                 $FFFFF1
                               ; DMA Offset Register 2
M DOR3 EQU
                 $FFFFF0
                                ; DMA Offset Register 3
        Register Addresses Of DMA0
                                ; DMAO Source Address Register
M DSR0
       EQU
                 $FFFFEF
M DDR0
                                ; DMA0 Destination Address Register
        EQU
                 $FFFFEE
M DCOO
                                ; DMA0 Counter
        EQU
                 $FFFFED
M DCR0
                                ; DMA0 Control Register
       EQU
                 $FFFFEC
        Register Addresses Of DMA1
M DSR1
        EQU
                 $FFFFEB
                                ; DMA1 Source Address Register
                                ; DMA1 Destination Address Register
M DDR1
        EQU
                 $FFFFEA
M DCO1
                                ; DMA1 Counter
        EQU
                 $FFFFE9
M DCR1
        EQU
                 $FFFFE8
                                ; DMA1 Control Register
        Register Addresses Of DMA2
M DSR2
                              ; DMA2 Source Address Register
        EQU
                 $FFFFE7
M DDR2
                              ; DMA2 Destination Address Register
        EQU
                 $FFFFE6
M DCO2
        EQU
                 $FFFFE5
                              ; DMA2 Counter
M DCR2
        EQU
                 $FFFFE4
                              ; DMA2 Control Register
        Register Addresses Of DMA4
M DSR3
        EQU
                 $FFFFE3
                                ; DMA3 Source Address Register
M DDR3
        EQU
                 $FFFFE2
                                ; DMA3 Destination Address Register
M DCO3
                                ; DMA3 Counter
        EQU
                 $FFFFE1
M DCR3
                 $FFFFE0
                                ; DMA3 Control Register
        Register Addresses Of DMA4
```

```
M DSR4
         EQU
                 $FFFFDF
                                  ; DMA4 Source Address Register
M DDR4
                                  ; DMA4 Destination Address Register
         EQU
                 $FFFFDE
M DCO4
         EQU
                 $FFFFDD
                                  ; DMA4 Counter
M DCR4
                 $FFFFDC
                                  ; DMA4 Control Register
        Register Addresses Of DMA5
                 $FFFFDB
M DSR5
         EQU
                                  ; DMA5 Source Address Register
M DDR5
         EQU
                                  ; DMA5 Destination Address Register
                 $FFFFDA
M DCO5
         EQU
                 $FFFFD9
                                  ; DMA5 Counter
M DCR5
                 $FFFFD8
                                  ; DMA5 Control Register
         EQU
        DMA Control Register
M DSS
         EOU
                 $3
                                  ; DMA Source Space Mask
;(DSS0-Dss1)
M DSS0
         EQU
                0
                                  ; DMA Source Memory space 0
M DSS1
         EQU
                                  ; DMA Source Memory space 1
M DDS
                $C
                                  ; DMA Destination Space Mask
         EQU
; (DDS-DDS1)
                                  ; DMA Destination Memory Space 0
M DDS0
         EQU
                2
M DDS1
         EQU
                                  ; DMA Destination Memory Space 1
M DAM
         EQU
                $3f0
                                  ; DMA Address Mode Mask
; (DAM5-DAM0)
M DAMO
         EQU
                          ; DMA Address Mode 0
M DAM1
         EQU
                          ; DMA Address Mode 1
M DAM2
                          ; DMA Address Mode 2
         EQU
                6
M DAM3
         EQU
                7
                          ; DMA Address Mode 3
M DAM4
         EQU
                8
                          ; DMA Address Mode 4
M DAM5
         EQU
                9
                          ; DMA Address Mode 5
M D3D
         EQU
                          ; DMA Three Dimensional Mode
M DRS
                $F800
                          ; DMA Request Source Mask (DRS0-DRS4)
         EQU
M DCON
         EQU
                16
                          ; DMA Continuous Mode
M DPR
         EQU
                $60000
                           ; DMA Channel Priority
M DPR0
         EQU
                17
                           ; DMA Channel Priority Level (low)
M DPR1
         EQU
                           ; DMA Channel Priority Level (high)
M DTM
         EQU
                $380000
                          ; DMA Transfer Mode Mask
;(DTM2-DTM0)
M DTMO
         EQU
                19
                           ; DMA Transfer Mode 0
M DTM1
         EQU
                           ; DMA Transfer Mode 1
M DTM2
         EQU
                21
                           ; DMA Transfer Mode 2
                          ; DMA Interrupt Enable bit
M DIE
         EQU
                22
M DE
                23
                           ; DMA Channel Enable bit
```

```
DMA Status Register
M DTD
                $3F
        EQU
                         ;Channel Transfer Done Status MASK
M DTD0
        EQU
                         ; DMA Channel Transfer Done Status 0
M DTD1
                         ; DMA Channel Transfer Done Status 1
        EQU
M DTD2
                         ; DMA Channel Transfer Done Status 2
        EQU
M DTD3
        EQU
                         ; DMA Channel Transfer Done Status 3
                         ; DMA Channel Transfer Done Status 4
M DTD4
        EQU
M DTD5
                         ; DMA Channel Transfer Done Status 5
        EQU
M DACT
        EQU
                         ; DMA Active State
M DCH
                $E00
                         ; DMA Active Channel Mask
        EQU
; (DCH0DCH2)
M DCH0
        EQU
                         ; DMA Active Channel 0
M DCH1
                         ; DMA Active Channel 1
        EQU
                10
M DCH2
                         ; DMA Active Channel 2
        EQU
                11
```

### PHASE-LOCKED LOOP (PLL) EQUATES **B.8**

```
; Phase Locked Loop (PLL) equates
       Register Addresses Of PLL
M PCTL
       EQU
                 $FFFFFD
                                 ; PLL Control Register
        PLL Control Register
M MF
         EQU
                                 ; Multiplication Factor Bit Mask (MF0-MF11)
                 $FFF
M DF
         EQU
                 $7000
                                 ; Division Factor Bit Mask (DF0-DF2)
M XTLR
        EQU
                 15
                                 ; XTAL Range select bit
M XTLD
                                 ; XTAL Disable Bit
        EQU
                 16
M PSTP
         EQU
                 17
                                 ; STOP Processing State Bit
M PEN
                                 ; PLL Enable Bit
         EQU
                 18
M PCOD
                                 ; PLL Clock Output Disable Bit
         EQU
                 19
M PD
                 $F00000
                                 ; PreDivider Factor Bit Mask (PD0-PD3)
```

Go to: www.freescale.com

# **B.9** BUS INTERFACE UNIT (BIU) EQUATES

```
;Bus Interface Unit (BIU) Equates
       Register Addresses Of BIU
M BCR
        EQU
                $FFFFFB
                              ; Bus Control Register
M DCR
        EQU
                $FFFFFA
                               ; DRAM Control Register
M AARO
                               ; Address Attribute Register 0
       EQU
                $FFFFF9
                              ; Address Attribute Register 1
M AAR1
        EQU
                $FFFFF8
M AAR2
       EQU
                $FFFFF7
                              ; Address Attribute Register 2
M AAR3 EQU
                              ; Address Attribute Register 3
                $FFFFF6
M IDR
                $FFFFF5
                               ; ID Register
       Bus Control Register
M BAOW
       EQU
                $1F
                               ; Area 0 Wait Control Mask (BAOW0-BAOW4)
M BA1W
        EQU
                $3E0
                              ; Area 1 Wait Control Mask (BA1W0-BA14)
M BA2W
                $1C00
                              ; Area 2 Wait Control Mask (BA2W0-BA2W2)
        EQU
M_BA3W
                $E000
                               ; Area 3 Wait Control Mask (BA3W0-BA3W3)
        EQU
M BDFW
        EQU
                $1F0000
                               ; Default Area Wait Control Mask (BDFW0-BDFW4)
M BBS
        EQU
                               ; Bus State
M BLH
        EQU
                22
                               ; Bus Lock Hold
M BRH
        EQU
                               ; Bus Request Hold
       DRAM Control Register
M BCW
        EOU
                $3
                               ; In Page Wait States Bit Mask (BCW0-BCW1)
M BRW
        EQU
                $C
                               ; Out Of Page Wait States Bit Mask (BRW0-BRW1)
M BPS
        EQU
                $300
                               ; DRAM Page Size Bit Mask (BPS0-BPS1)
M BPLE EQU
                               ; Page Logic Enable
                11
M BME
        EQU
                12
                               ; Mastership Enable
M BRE
        EQU
                13
                               ; Refresh Enable
M BSTR EQU
             14
                               ; Software Triggered Refresh
                               ; Refresh Rate Bits Mask (BRF0-BRF7)
M BRF
        EQU
                $7F8000
                               ; Refresh prescaler
M BRP
        EQU
       Address Attribute Registers
        EQU
                               ; External Access Type and Pin Definition Bits
M BAT
                $3
      Mask BAT(1:0)
M BAAP
        EQU
                2
                               ; Address Attribute Pin Polarity
M BPEN
        EQU
             3
                               ; Program Space Enable
M BXEN
       EQU 4
                              ; X Data Space Enable
M BYEN
       EQU 5
                               ; Y Data Space Enable
        EQU
                               ; Address Muxing
M BAM
                6
M BPAC EQU
                               ; Packing Enable
```

```
M_BNC
         EQU
                  $F00
                                   ; Number of Address Bits to Compare Mask
M BAC
         EQU
                  $FFF000
                                   ; Address to Compare Bits Mask BAC(11:0)
        control and status bits in SR
                 $c00000
M CP
        EOU
                                   ; mask for CORE-DMA priority bits in SR
M CA
        EQU
                0
                                   ; Carry
M V
        EQU
                1
                                   ; Overflow
ΜZ
        EQU
                2
                                   ; Zero
                3
MN
        EQU
                                   ; Negative
M U
                                   ; Unnormalized
        EQU
                                   ; Extension
M_E
                5
        EQU
M_L
        EQU
                6
                                   ; Limit
M S
        EQU
                7
                                   ; Scaling Bit
                                   ; Interrupt Mask Bit 0
M IO
        EQU
                8
M I1
        EQU
                9
                                   ; Interrupt Mask Bit 1
                                   ; Scaling Mode Bit 0
M SO
        EOU
                10
M S1
        EQU
                                  ; Scaling Mode Bit 1
                11
M SC
        EQU
                13
                                   ; Sixteen Bit Compatibility
M DM
        EQU
                14
                                   ; Double Precision Multiply
                15
M LF
        EQU
                                   ; DO-Loop Flag
M FV
                                   ; DO-Forever Flag
        EQU
                                   ; Sixteen-Bit Arithmetic
M SA
        EQU
                17
M CE
        EQU
                19
                                   ; Instruction Cache Enable
M SM
                20
                                   ; Arithmetic Saturation
        EQU
M RM
                21
                                   ; Rounding Mode
        EQU
M CPO
        EQU
                22
                                   ; bit 0 of priority bits in SR
M CP1
        EQU
                                   ; bit 1 of priority bits in SR
        control and status bits in OMR
M CDP
                $300
                                   ; mask for CORE-DMA priority bits in OMR
        EQU
M MA
        EQU
                0
                                   ; Operating Mode A
M MB
        EQU
                                   ; Operating Mode B
                1
M MC
        EQU
                2
                                   ; Operating Mode C
M MD
        EQU
                3
                                   ; Operating Mode D
M EBD
        EQU
                4
                                   ; External Bus Disable bit in OMR
M SD
        EQU
                                   ; Stop Delay
                6
M MS
                7
                                   ; Memory Switch bit in OMR
                                   ; bit 0 of priority bits in \ensuremath{\mathsf{OMR}}
M CDP0 EQU
                8
M CDP1
                                   ; bit 1 of priority bits in OMR
        EQU
                9
M BEN
        EQU
                10
                                   ; Burst Enable
M_TAS
        EQU
                11
                                   ; TA Synchronize Select
M BRT
        EQU
                12
                                   ; Bus Release Timing
M ATE
        EQU
                15
                                  ; Address Tracing Enable bit in OMR.
M_XYS
                                  ; Stack Extension space select bit in OMR.
        EQU
                16
M EUN
        EQU
                17
                                   ; Extended stack UNderflow flag in OMR.
M EOV
        EQU
                18
                                   ; Extended stack OVerflow flag in OMR.
                19
M WRP
                                   ; Extended WRaP flag in OMR.
        EQU
M SEN
                                   ; Stack Extension Enable bit in OMR.
```

# **B.10 INTERRUPT EQUATES**

```
EQUATES for DSP56309 interrupts
; Non-Maskable interrupts
I RESET EQU I VEC+$00 ; Hardware RESET
I STACK EQU I VEC+$02 ; Stack Error
I ILL EQU I_VEC+$04 ; Illegal Instruction
I_DBG EQU I_VEC+$06 ; Debug Request I_TRAP EQU I_VEC+$08 ; Trap
; Interrupt Request Pins
I IRQA EQU I VEC+$10 ; IRQA
I IRQB EQU I VEC+$12 ; IRQB
I IRQC EQU I VEC+$14 ; IRQC
I_IRQD EQU I_VEC+$16 ; IRQD
; DMA Interrupts
I_DMA0 EQU I_VEC+$18 ; DMA Channel 0
I_DMA1 EQU I_VEC+$1A ; DMA Channel 1
I DMA3 EQU I VEC+$1E ; DMA Channel 3
I DMA4 EQU I VEC+$20 ; DMA Channel 4
I DMA5 EQU I VEC+$22 ; DMA Channel 5
; Timer Interrupts
I_TIMOC EQU I_VEC+$24 ; TIMER 0 compare I_TIMOOF EQU I_VEC+$26 ; TIMER 0 overflow
I_TIM1C EQU I_VEC+$28 ; TIMER 1 compare
I_TIM1OF EQU I_VEC+$2A ; TIMER 1 overflow
I TIM2C EQU I VEC+$2C ; TIMER 2 compare
I_TIM2OF EQU I_VEC+$2E ; TIMER 2 overflow
```

```
; ESSI Interrupts
I SIORD EQU I VEC+$30 ; ESSIO Receive Data
I SIORDE EQU I VEC+$32 ; ESSIO Receive Data With Exception Status
I SIORLS EQU I VEC+$34 ; ESSIO Receive last slot
I_SIOTD EQU I_VEC+$36 ; ESSIO Transmit data
I_SIOTDE EQU I_VEC+$38 ; ESSIO Transmit Data With Exception Status
I_SIOTLS EQU I_VEC+$3A ; ESSIO Transmit last slot
I SI1RD EQU I VEC+$40 ; ESSI1 Receive Data
I_SI1RDE EQU I_VEC+$42 ; ESSI1 Receive Data With Exception Status
I_SI1RLS EQU I_VEC+$44 ; ESSI1 Receive last slot
I_SI1TD EQU I_VEC+$46 ; ESSI1 Transmit data
I SIITDE EQU I VEC+$48 ; ESSII Transmit Data With Exception Status
I SIITLS EQU I VEC+$4A ; ESSII Transmit last slot
; SCI Interrupts
I_SCIRD EQU I_VEC+$50 ; SCI Receive Data
I_SCIRDE EQU I_VEC+$52 ; SCI Receive Data With Exception Status
I_SCITD EQU I_VEC+$54 ; SCI Transmit Data
I_SCIIL EQU I_VEC+$56 ; SCI Idle Line
I SCITM EQU I VEC+$58 ; SCI Timer
; HOST Interrupts
I HRDF
        EQU
               I VEC+$60 ; Host Receive Data Full
I HTDE EQU
               I VEC+$62 ; Host Transmit Data Empty
I HC
        EQU
               I_VEC+$64 ; Default Host Command
; INTERRUPT ENDING ADDRESS
```

I\_INTEND EQU I\_VEC+\$FF ; last address of interrupt vector space

# APPENDIX C DSP56309 BSDL LISTING



```
-- MOTOROLA SSDT JTAG SOFTWARE
-- BSDL File Generated: Tue Mar 3 15:14:41 1998
-- Revision History:
entity DSP56309 is
           generic (PHYSICAL PIN MAP : string := "TQFP144");
           port ( DE_N:inout
                                 bit;
                   SC02:inout
                                 bit;
                   SC01:inout
                                 bit;
                   SC00:inout
                                 bit;
                   STD0:inout
                                 bit;
                   SCK0:inout
                                 bit;
                   SRD0:inout
                                 bit;
                   SRD1:inout
                                 bit;
                   SCK1:inout
                                 bit;
                   STD1:inout
                                 bit;
                   SC10:inout
                                 bit;
                   SC11:inout
                                 bit;
                   SC12:inout
                                 bit;
                    TXD:inout
                                 bit;
                   SCLK:inout
                                 bit;
                    RXD:inout
                                 bit;
                   TIO0:inout
                                 bit;
                   TIO1:inout
                                 bit;
                   TIO2:inout
                    HAD:inout
                                 bit vector(0 to 7);
                   HREQ:inout
                                 bit;
                   MODD:in
                                 bit;
                   MODC:in
                                 bit;
                   MODB:in
                                 bit;
                   MODA:in
                                 bit;
                                 bit vector(0 to 23);
                      D:inout
                      A:out
                                 bit vector(0 to 17);
                  EXTAL:in
                                 bit;
                   XTAL:linkage
                                 bit;
                   RD N:out
                                 bit;
                   WR N:out
                                 bit;
                                 bit vector(0 to 3);
                     AA:out
                   BR N:buffer
                                 bit;
                   BG N:in
                                 bit;
                   BB N:inout
                                 bit;
                   PCAP:linkage
                                 bit;
                RESET_N:in
                                 bit;
                  PINIT:in
                                 bit;
                   TA N:in
                                 bit;
                  CAS N:out
                                 bit;
                   BCLK:out
                                 bit;
                 BCLK N:out
                                 bit;
                 CLKOUT:buffer
                                 bit;
                 TRST N:in
                                 bit;
```

```
TDO:out
                      bit;
         TDI:in
                      bit;
         TCK:in
                      bit;
         TMS:in
                      bit;
    RESERVED: linkage bit vector(0 to 1);
        SGND:linkage bit_vector(0 to 1);
        SVCC:linkage bit_vector(0 to 1);
        QGND:linkage bit vector(0 to 3);
        QVCC:linkage bit vector(0 to 3);
        HGND: linkage bit;
        HVCC: linkage bit;
        DGND:linkage bit_vector(0 to 3);
        DVCC:linkage bit_vector(0 to 3);
        AGND: linkage bit vector(0 to 3);
        AVCC: linkage bit vector(0 to 3);
        JVCC:linkage bit;
       JGND1:linkage bit;
        JGND:linkage bit;
        HACK:inout
                      bit;
         HDS:inout
                      bit:
                      bit;
        HRW:inout
        CVCC:linkage
                      bit vector(0 to 1);
        CGND:linkage bit_vector(0 to 1);
         HCS:inout
                      bit;
         HA9:inout
                      bit;
         HA8:inout
                      bit;
         HAS:inout
                      bit);
use STD 1149 1 1994.all;
attribute COMPONENT CONFORMANCE of DSP56309: entity is "STD 1149 1 1993";
attribute PIN MAP of DSP56309 : entity is PHYSICAL PIN MAP;
constant TQFP144 : PIN MAP STRING :=
             1, " &
"SRD1:
             2, " &
"STD1:
             3, " &
"SC02:
             4, " &
"SC01:
             5, " &
"DE N:
             6, " &
"PINIT:
             7, " &
"SRD0:
"SVCC:
            (8, 25), " &
"SGND:
            (9, 26), " &
"STD0:
             10, " &
             11, " &
"SC10:
             12, " &
"SC00:
             13, " &
"RXD:
             14, " &
"TXD:
             15, " &
"SCLK:
             16, " &
"SCK1:
"SCK0:
             17, " &
"QVCC:
            (18, 56, 91, 126), " &
```

```
"QGND:
            (19, 54, 90, 127), " &
            (49, 20), " &
"RESERVED:
             21, " &
"HDS:
             22, " &
"HRW:
             23, " &
"HACK:
             24, " &
"HREO:
             27, " &
"TIO2:
             28, " &
"TIO1:
             29, " &
"TIO0:
             30, " &
"HCS:
             31, " &
"HA9:
             32, " &
"HA8:
             33, " &
"HAS:
"HAD:
            (43, 42, 41, 40, 37, 36, 35, 34), " &
"HVCC:
             38, " &
             39, " &
"HGND:
             44, " &
"RESET N:
             45, " &
"JVCC:
             46, " &
"PCAP:
"JGND:
             47, " &
"JGND1:
             48, " &
"AA:
            (70, 69, 51, 50),  *&
             52, " &
"CAS N:
             53, " &
"XTAL:
             55, " &
"EXTAL:
"CVCC:
            (57, 65), " &
"CGND:
            (58, 66), " &
"CLKOUT:
             59, " &
             60, " &
"BCLK:
             61, " &
"BCLK_N:
"TA N:
             62, " &
             63, " &
"BR N:
             64, " &
"BB N:
             67, " &
"WR N:
             68, " &
"RD N:
             71, " &
"BG N:
"A:
            (72, 73, 76, 77, 78, 79, 82, 83, 84, 85, 88, 89, 92, 93, 94, 97, 98, 99), " &
"AVCC:
            (74, 80, 86, 95), " &
"AGND:
            (75, 81, 87, 96), " &
"D:
            (100, 101, 102, 105, 106, 107, 108, 109, 110, 113, 114, 115, 116, 117, " &
                       " 118, 121, 122, 123, 124, 125, 128, 131, 132, 133), " &
"DVCC:
            (103, 111, 119, 129), " &
            (104, 112, 120, 130), " &
"DGND:
"MODD:
             134, " &
             135, " &
"MODC:
"MODB:
             136, " &
             137, " &
"MODA:
             138, " &
"TRST N:
"TDO:
             139, " &
             140, " &
"TDI:
"TCK:
             141, " &
             142, " &
"TMS:
"SC12:
             143, " &
```

```
"SC11:
             144 ";
attribute TAP SCAN IN
                                TDI : signal is true;
                         of
                         of
attribute TAP SCAN OUT
                                TDO: signal is true;
attribute TAP SCAN MODE of
                                TMS: signal is true;
attribute TAP SCAN RESET of TRST N : signal is true;
attribute TAP SCAN CLOCK of
                                TCK: signal is (20.0e6, BOTH);
attribute INSTRUCTION LENGTH of DSP56309: entity is 4;
attribute INSTRUCTION OPCODE of DSP56309 : entity is
   "EXTEST
                 (0000)," &
   "SAMPLE
                 (0001)," &
   "IDCODE
                 (0010)," &
   "CLAMP
                 (0101)," &
   "HIGHZ
                 (0100)," &
   "ENABLE ONCE (0110)," &
   "DEBUG_REQUEST(0111)," &
   "BYPASS
                 (1111)'';
attribute INSTRUCTION CAPTURE of DSP56309 : entity is "0001";
attribute IDCODE REGISTER of DSP56309: entity is
   "0010"
                   & -- version
   "000110"
                   & -- manufacturer's use
   "0000000010"
                   & -- sequence number
   "00000001110"
                   & -- manufacturer identity
   "1";
                     -- 1149.1 requirement
attribute REGISTER ACCESS of DSP56309 : entity is
              (ENABLE ONCE, DEBUG REQUEST)";
attribute BOUNDARY LENGTH of DSP56309 : entity is 144;
attribute BOUNDARY REGISTER of DSP56309 : entity is
          cell port func
                                       safe [ccell dis rslt]
   "0
          (BC_1, MODA,
                                           X)," &
                            input,
   "1
          (BC 1, MODB,
                                           X)," &
                            input,
   "2
          (BC 1, MODC,
                            input,
                                           X)," &
                                           X)," &
   "3
          (BC_1, MODD,
                            input,
   4
          (BC 6, D(23),
                            bidir,
                                           Х,
                                                   13,
                                                         1,
                                                              Z)," &
   "5
          (BC_6, D(22),
                            bidir,
                                           Х,
                                                   13,
                                                         1,
                                                              Z)," &
   "6
                            bidir,
          (BC_6, D(21),
                                           Х,
                                                   13,
                                                         1,
                                                              Z)," &
   "7
          (BC 6, D(20),
                            bidir,
                                           Х,
                                                   13,
                                                              Z)," &
                                                              Z)," &
   "8
          (BC_6, D(19),
                            bidir,
                                           Х,
                                                   13,
   "9
                            bidir,
                                                              Z)," &
          (BC_6, D(18),
                                           Х,
                                                   13,
                                                         1,
   "10
                                                              Z)," &
          (BC 6, D(17),
                            bidir,
                                           Х,
                                                   13,
   "11
          (BC_6, D(16),
                            bidir,
                                           Х,
                                                   13,
                                                              Z)," &
   "12
                            bidir,
                                           Х,
                                                   13,
                                                              Z)," &
          (BC_6, D(15),
                                           1)," &
   "13
          (BC 1, *,
                            control,
   "14
                                           Х,
          (BC 6, D(14),
                            bidir,
                                                   13,
                                                              Z)," &
                                                         1,
   "15
                                                              Z)," &
          (BC_6, D(13),
                            bidir,
                                           Х,
                                                   13,
                                                         1,
   "16
                            bidir,
                                           Х,
                                                   13,
          (BC 6, D(12),
                                                              Z)," &
```

```
Z)," &
   "17
           (BC_6, D(11),
                              bidir,
                                               Х,
                                                       26,
                                                              1,
   "18
                                                                   Z)," &
           (BC 6, D(10),
                              bidir,
                                               Х,
                                                       26,
                                                              1,
   "19
                              bidir,
           (BC 6, D(9),
                                               Х,
                                                       26,
                                                              1,
                                                                   Z)," &
                                           safe [ccell dis rslt]
           cell
                  port
                          func
-- num
   "20
           (BC 6, D(8),
                              bidir,
                                               Х,
                                                       26,
                                                              1,
                                                                   Z)," &
                                                       26,
                                                                   Z)," &
   "21
                                                             1,
           (BC 6, D(7),
                              bidir.
                                               Х,
   "22
                                                                   Z)," &
           (BC_6, D(6),
                              bidir,
                                               Х,
                                                       26,
                                                              1,
           (BC_6, D(5),
   "23
                              bidir,
                                               Х,
                                                       26,
                                                              1,
                                                                   Z)," &
                              bidir,
   "24
           (BC_6, D(4),
                                               Х,
                                                       26,
                                                              1,
                                                                   Z)," &
   "25
                                                       26,
                              bidir,
                                               Х,
                                                                   Z)," &
           (BC_6, D(3),
                                                              1,
   "26
                              control,
                                               1)," &
           (BC 1, *,
                              bidir,
   "27
           (BC_6, D(2),
                                                             1,
                                                                   Z)," &
                                               Х,
                                                       26,
   "28
           (BC_6, D(1),
                              bidir,
                                               Х,
                                                       26,
                                                              1,
                                                                   Z)," &
   "29
           (BC 6, D(0),
                              bidir,
                                               Х,
                                                       26,
                                                              1,
                                                                   Z)," &
   "30
           (BC 1, A(17),
                              output3,
                                               Х,
                                                       33,
                                                              1,
                                                                   Z)," &
   "31
           (BC 1, A(16),
                              output3,
                                               Х,
                                                       33,
                                                              1,
                                                                   Z)," &
   "32
           (BC 1, A(15),
                              output3,
                                               Х,
                                                       33,
                                                              1,
                                                                   Z)," &
                                               1)," &
   "33
           (BC 1, *,
                              control,
   "34
           (BC_1, A(14),
                              output3,
                                               Х,
                                                       33,
                                                              1,
                                                                   Z)," &
   "35
           (BC_1, A(13),
                              output3,
                                               Х,
                                                       33,
                                                             1,
                                                                   Z)," &
   "36
           (BC_1, A(12),
                                                       33,
                                                                   Z)," &
                              output3,
                                               Х,
                                                              1,
   "37
           (BC_1, A(11),
                              output3,
                                               Х,
                                                       33,
                                                              1,
                                                                   Z)," &
   "38
           (BC_1, A(10),
                                                       33,
                                                              1,
                                                                   Z)," &
                              output3,
                                               Х,
  "39
                                                                   Z)," &
           (BC_1, A(9),
                              output3,
                                               Х,
                                                       33,
                                                              1,
                                           safe [ccell dis rslt]
 - num
           cell port
   440
                                                                   Z)," &
           (BC 1, A(8),
                              output3,
                                               Х,
                                                       43,
                                                              1,
   41
           (BC 1, A(7),
                              output3,
                                               Х,
                                                       43,
                                                              1,
                                                                   Z)," &
   42
           (BC 1, A(6),
                              output3,
                                               Х,
                                                       43,
                                                              1,
                                                                   Z)," &
                                               1)," &
   43
           (BC 1, *,
                              control,
  444
           (BC 1, A(5),
                              output3,
                                               Х,
                                                       43,
                                                              1,
                                                                   Z)," &
   45
           (BC_1, A(4),
                              output3,
                                               Х,
                                                       43,
                                                              1,
                                                                   Z)," &
   446
                                                       43,
                                                                   Z)," &
           (BC_1, A(3),
                              output3,
                                               Х,
                                                              1,
   447
                                                                   Z)," &
           (BC 1, A(2),
                              output3,
                                               Х,
                                                       43,
                                                              1,
   448
                                                             1,
                                                                   Z)," &
           (BC_1, A(1),
                              output3,
                                               Х,
                                                       43,
  449
                                                                   Z)," &
           (BC 1, A(0),
                              output3,
                                                       43,
                                                              1,
                                               Х,
   "50
                                               X)," &
           (BC 1, BG N,
                              input,
   "51
           (BC_1, AA(0),
                              output3,
                                                       55,
                                                             1,
                                                                   Z)," &
                                               Х,
   "52
                                                             1,
                              output3,
                                                                   Z)," &
           (BC 1, AA(1),
                                               Х,
                                                       56,
   "53
           (BC 1, RD N,
                              output3,
                                               Х,
                                                       64,
                                                              1,
                                                                   Z)," &
                                                                   Z)," &
   "54
           (BC_1, WR_N,
                              output3,
                                               Х,
                                                       64,
                                                              1,
   "55
           (BC_1, *,
                                               1)," &
                              control,
           (BC_1, *,
                                               1)," &
   "56
                              control,
   "57
           (BC_1, *,
                              control,
                                               1)," &
   "58
           (BC 6, BB N,
                              bidir,
                                               Х,
                                                       57,
                                                                   Z)," &
                                               X)," &
   "59
           (BC 1, BR N,
                              output2,
           cell port
                                           safe [ccell dis rslt]
                          func
  num
                                               X)," &
   "60
           (BC 1, TA N,
                              input,
                                                             1,
                                                                   Z)," &
   "61
           (BC 1, BCLK N,
                              output3,
                                               Х,
                                                       64,
   "62
                                                                   Z)," &
           (BC 1, BCLK,
                              output3,
                                               Х,
                                                              1,
                                                       64,
                                               X)," &
   "63
           (BC 1, CLKOUT,
                              output2,
                                               1)," &
   "64
           (BC 1, *,
                              control,
  "65
                                               1)," &
           (BC_1, *,
                              control,
   "66
           (BC 1, *,
                              control,
                                               1)," &
```

```
"67
        (BC_1, *,
                            control,
                                            1)," &
"68
        (BC 1, EXTAL,
                                            X)," &
                            input,
469
        (BC_1, CAS_N,
                                                                 Z)," &
                            output3,
                                            Х,
                                                    65,
                                                           1,
"70
        (BC_1, AA(2),
                            output3,
                                            Х,
                                                    66,
                                                                 Z)," &
                                                           1,
"71
        (BC 1, AA(3),
                            output3,
                                            Х,
                                                    67,
                                                                 Z)," &
                                            X)," &
"72
        (BC 1, RESET N,
                            input,
"73
                                            1)," &
        (BC_1, *,
                            control,
"74
        (BC_6, HAD(0),
                            bidir,
                                            Х,
                                                    73,
                                                           1,
                                                                 Z)," &
"75
        (BC_1, *,
                            control,
                                            1)," &
"76
                            bidir,
        (BC_6, HAD(1),
                                            Х,
                                                    75,
                                                           1,
                                                                 Z)," &
"77
                            control,
                                            1)," &
        (BC 1, *,
                                                    77,
"78
                            bidir,
                                                                 Z)," &
        (BC_6, HAD(2),
                                            Х,
                                                           1,
                                            1)," &
"79
        (BC_1, *,
                            control,
num
        cell port
                      func
                                        safe [ccell dis rslt]
"80
        (BC 6, HAD(3),
                            bidir,
                                                    79,
                                                                 Z)," &
                                            Х,
                                                           1,
"81
                                            1)," &
        (BC 1, *,
                            control,
"82
        (BC 6, HAD(4),
                            bidir.
                                            Х,
                                                    81,
                                                                 Z)," &
                                                           1,
483
                                            1)," &
        (BC 1, *,
                            control,
"84
        (BC_6, HAD(5),
                            bidir,
                                            Х,
                                                    83,
                                                           1,
                                                                 Z)," &
                                            1)," &
"85
                            control,
        (BC_1, *,
"86
                                                                 Z)," &
        (BC_6, HAD(6),
                            bidir,
                                                    85,
                                            Х,
                                                           1,
        (BC_1, *,
                                            1)," &
"87
                            control,
                                                                 Z)," &
488
        (BC_6, HAD(7),
                            bidir,
                                                    87,
                                            Х,
                                                           1,
"89
                                            1)," &
        (BC_1, *,
                            control,
                                                                 Z)," &
"90
        (BC_6, HAS,
                            bidir,
                                                    89,
                                            Х,
                                                           1,
                                            1)," &
"91
        (BC 1, *,
                            control,
"92
        (BC 6, HA8,
                            bidir,
                                            Х,
                                                    91,
                                                           1,
                                                                 Z)," &
                                            1)," &
"93
        (BC 1, *,
                            control,
"94
        (BC 6, HA9,
                            bidir,
                                                    93,
                                                                 Z)," &
                                            Х,
                                                           1,
"95
                                            1)," &
        (BC 1, *,
                            control,
"96
        (BC_6, HCS,
                            bidir,
                                            Х,
                                                    95,
                                                                 Z)," &
                                                           1,
"97
        (BC_1, *,
                            control,
                                            1)," &
"98
        (BC 6, TIO0,
                            bidir,
                                            Х,
                                                    97,
                                                           1,
                                                                 Z)," &
"99
                                            1)," &
        (BC_1, *,
                            control,
        cell port
                                        safe [ccell dis rslt]
num
                       func
        (BC 6, TIO1,
"100
                            bidir,
                                            Х,
                                                    99,
                                                                 Z)," &
                                            1)," &
        (BC_1, *,
"101
                            control,
"102
                                                                 Z)," &
        (BC 6, TIO2,
                            bidir,
                                            Х,
                                                   101,
                                                           1,
                                            1)," &
"103
        (BC 1, *,
                            control,
                            bidir,
"104
        (BC_6, HREQ,
                                            Х,
                                                   103,
                                                           1,
                                                                 Z)," &
"105
                                            1)," &
        (BC 1, *,
                            control,
        (BC_6, HACK,
                                                                 Z)," &
"106
                            bidir,
                                            Х,
                                                   105,
                                                           1,
"107
                                            1)," &
        (BC_1, *,
                            control,
"108
        (BC 6, HRW,
                            bidir,
                                            Х,
                                                   107,
                                                           1,
                                                                 Z)," &
                                            1)," &
"109
        (BC_1, *,
                            control,
"110
        (BC_6, HDS,
                            bidir,
                                            Х,
                                                   109,
                                                                 Z)," &
                                                           1,
                                            1)," &
"111
        (BC 1, *,
                            control,
"112
        (BC 6, SCKO,
                            bidir,
                                            Х,
                                                   111,
                                                                 Z)," &
                                                           1,
"113
                                            1)," &
        (BC_1, *,
                            control,
"114
        (BC 6, SCK1,
                            bidir,
                                                   113,
                                                                 Z)," &
                                            Х,
                                            1)," &
"115
        (BC 1, *,
                            control,
"116
        (BC_6, SCLK,
                            bidir,
                                            Х,
                                                   115,
                                                           1,
                                                                 Z)," &
"117
        (BC 1, *,
                            control,
                                            1)," &
```

```
"118
         (BC_6, TXD,
                           bidir,
                                          Х,
                                                117,
                                                       1,
                                                            Z)," &
  "119
                                          1)," &
         (BC 1, *,
                           control,
                                      safe [ccell dis rslt]
-- num
         cell port
                       func
                                                            Z)," &
  "120
         (BC_6, RXD,
                           bidir,
                                          Х,
                                                119,
                                                       1,
                                          1)," &
  "121
         (BC 1, *,
                           control,
  "122
         (BC 6, SC00,
                           bidir.
                                          Х,
                                                121,
                                                            Z)," &
                                                       1,
         (BC_1, *,
                                          1)," &
  "123
                           control,
  "124
         (BC 6, SC10,
                           bidir,
                                          Х,
                                               123,
                                                            Z)," &
                                          1)," &
  "125
         (BC_1, *,
                           control,
  "126
         (BC_6, STD0,
                           bidir,
                                          X, 125,
                                                            Z)," &
                                          1)," &
  "127
         (BC_1, *,
                           control,
                                                            Z)," &
  "128
         (BC_6, SRD0,
                           bidir,
                                          X, 127,
                                                       1,
                                          X)," &
  "129
         (BC_1, PINIT,
                           input,
  "130
         (BC 1, *,
                           control,
                                          1)," &
                                                            Z)," &
  "131
         (BC 6, DE N,
                           bidir,
                                          X, 130,
                                                       1,
  "132
                                          1)," &
         (BC 1, *,
                           control,
  "133
                                          Х,
                                               132,
         (BC 6, SC01,
                           bidir.
                                                            Z)," &
                                          1)," &
  "134
         (BC 1, *,
                           control,
  "135
         (BC_6, SC02,
                           bidir,
                                          X, 134,
                                                            Z)," &
  "136
         (BC_1, *,
                           control,
                                          1)," &
  "137
                                                            Z)," &
         (BC_6, STD1,
                           bidir,
                                          Х,
                                                136,
                                                       1,
                                          1)," &
  "138
         (BC 1, *,
                           control,
  "139
         (BC_6, SRD1,
                           bidir,
                                                       1,
                                          Х,
                                                138,
                                                            Z)," &
         cell port
                       func
                                      safe [ccell dis rslt]
- num
         (BC_1, *,
  "140
                           control,
                                          1)," &
                                                            Z)," &
  "141
         (BC_6, SC11,
                           bidir,
                                          Х,
                                                140,
                                                       1,
                                          1)," &
  "142
         (BC 1, *,
                           control,
  "143
         (BC 6, SC12,
                           bidir,
                                          Χ,
                                                142,
                                                      1,
                                                            Z)";
```

end DSP56309 TQFP;

```
-- MOTOROLA SSDT JTAG SOFTWARE
-- BSDL File Generated: Wed May 20 10:37:28 1998
```

```
-- Revision History:
```

```
-- 1) Date: Tue Mar 3 15:14:41 1998
-- Changes: Created for dsp56309 rev0, PBGA
-- 2) Date: Wed May 20 10:37:28 1998
-- Changes: Fix in definition of DE_N, it is Pull1 when disabled
-- Updated by Roman Sajman
```

```
entity DSP56309 is
```

```
generic (PHYSICAL_PIN_MAP : string := "TQFP144");
```

```
port ( DE_N: inout bit;
SC02: inout bit;
SC01: inout bit;
SC00: inout bit;
```

```
STD0:
            inout
                     bit;
    SCK0:
            inout
                     bit;
    SRD0:
            inout
                     bit;
    SRD1:
            inout
                     bit;
    SCK1:
            inout
            inout
    STD1:
                     bit;
            inout
    SC10:
                     bit;
    SC11:
            inout
                     bit;
    SC12:
            inout
                     bit;
            inout
     TXD:
                     bit;
    SCLK:
            inout
                     bit;
     RXD:
            inout
                     bit;
    TIOO:
            inout
                     bit;
    TIO1:
            inout
                     bit;
    TIO2:
            inout
                     bit;
                     bit vector(0 to 7);
     HAD:
            inout
            inout
    HREO:
                     bit;
    MODD:
            in
                     bit;
    MODC:
            in
                     bit;
    MODB:
            in
                     bit;
    MODA:
            in
                     bit;
       D:
            inout
                     bit vector(0 to 23);
                     bit_vector(0 to 17);
       A:
            out.
   EXTAL:
                     bit;
            in
    XTAL:
            linkage bit;
    RD N:
            out
                     bit;
    WR N:
            out
                     bit;
      AA:
            out
                     bit vector(0 to 3);
    BR N:
            buffer bit;
    BG N:
            in
                     bit;
    BB N:
            inout
                     bit;
    PCAP:
            linkage bit;
RESET N:
            in
                     bit;
   PINIT:
            in
                     bit;
    TA N:
            in
                     bit;
   CAS N:
            out
                     bit;
    BCLK:
            out
                     bit;
  BCLK N:
            out
                     bit;
  CLKOUT:
            buffer bit;
  TRST N:
            in
                     bit;
     TDO:
            out
                     bit;
     TDI:
            in
                     bit;
     TCK:
            in
                     bit;
     TMS:
                     bit;
RESERVED:
            linkage bit vector(0 to 1);
    SGND:
            linkage bit_vector(0 to 1);
    SVCC:
            linkage bit vector(0 to 1);
    QGND:
            linkage bit vector(0 to 3);
    QVCC:
            linkage bit vector(0 to 3);
    HGND:
            linkage bit;
    HVCC:
            linkage bit;
    DGND:
            linkage bit_vector(0 to 3);
    DVCC:
            linkage bit vector(0 to 3);
```

```
AGND:
                linkage bit_vector(0 to 3);
                linkage bit vector(0 to 3);
        AVCC:
        JVCC:
                linkage bit;
                linkage bit;
       JGND1:
        JGND:
                linkage bit;
                inout bit;
        HACK:
                inout
         HDS:
                        bit;
         HRW:
                inout
                        bit;
        CVCC:
                linkage bit_vector(0 to 1);
                linkage bit_vector(0 to 1);
        CGND:
         HCS:
                inout bit;
         HA9:
                inout
                        bit;
         HA8:
                inout
                        bit;
         HAS:
                inout
                        bit);
use STD 1149 1 1994.all;
attribute COMPONENT CONFORMANCE of DSP56309: entity is "STD 1149 1 1993";
attribute PIN MAP of DSP56309 : entity is PHYSICAL PIN MAP;
constant TQFP144 : PIN MAP STRING :=
                     1, " &
        "SRD1:
                     2, " &
        "STD1:
                     3, " &
        "SC02:
                     4, " &
        "SC01:
                     5, " &
        "DE N:
                     6, " &
        "PINIT:
                     7, " &
        "SRD0:
        "SVCC:
                    (8, 25), "&
                    (9, 26), " &
        "SGND:
        "STD0:
                    10, " &
                     11, " &
        "SC10:
        "SC00:
                     12, " &
                     13, " &
        "RXD:
                     14, " &
        "TXD:
                     15, " &
        "SCLK:
                     16, " &
        "SCK1:
                     17, " &
        "SCK0:
        "OVCC:
                    (18, 56, 91, 126), " &
                    (19, 54, 90, 127), " &
        "QGND:
        "RESERVED:
                    (49, 20), " &
        "HDS:
                     21, " &
                     22, " &
        "HRW:
                     23, " &
        "HACK:
                     24, " &
        "HREQ:
                     27, " &
        "TIO2:
        "TIO1:
                     28, " &
                     29, " &
        "TIO0:
                     30, " &
        "HCS:
                     31, " &
        "HA9:
        "HA8:
                     32, " &
        "HAS:
                     33, " &
```

```
"HAD:
                             (43, 42, 41, 40, 37, 36, 35, 34), " &
                              38, " &
                "HVCC:
                "HGND:
                             39, " &
                "RESET_N:
                             44, " &
                              45, " &
                "JVCC:
                             46, " &
                "PCAP:
                             47, " &
                "JGND:
                             48, " &
                "JGND1:
                "AA:
                             (70, 69, 51, 50), " &
                             52, " &
                "CAS N:
                             53, " &
                "XTAL:
                             55, " &
                "EXTAL:
                "CVCC:
                             (57, 65), " &
                "CGND:
                             (58, 66), " &
                "CLKOUT:
                             59, " &
                             60, " &
                "BCLK:
                              61, " &
                "BCLK N:
                              62, " &
                "TA N:
                              63, " &
                "BR N:
                              64, " &
                "BB N:
                              67, " &
                "WR N:
                              68, " &
                "RD N:
                             71, " &
                "BG N:
                             (72, 73, 76, 77, 78, 79, 82, 83, 84, 85, 88, 89, 92, 93, 94, 97, 98,
                "A:
99), " &
                "AVCC:
                             (74, 80, 86, 95), " &
                "AGND:
                             (75, 81, 87, 96), " &
                "D:
                            (100, 101, 102, 105, 106, 107, 108, 109, 110, 113, 114, 115, 116, 117,
118, 121, " &
                         "122, 123, 124, 125, 128, 131, 132, 133), " &
                "DVCC:
                             (103, 111, 119, 129), " &
                "DGND:
                             (104, 112, 120, 130), " &
                "MODD:
                             134, " &
                             135, " &
                "MODC:
                             136, " &
                "MODB:
                              137, " &
                "MODA:
                             138, " &
                "TRST N:
                             139, " &
                "TDO:
                             140, " &
                "TDI:
                             141, " &
                "TCK:
                              142, " &
                "TMS:
                             143, " &
                "SC12:
                "SC11:
                             144 ";
        attribute TAP SCAN IN
                                  of
                                         TDI : signal is true;
        attribute TAP_SCAN_OUT
                                         TDO: signal is true;
                                  of
        attribute TAP SCAN MODE of
                                         TMS: signal is true;
        attribute TAP SCAN RESET of TRST N : signal is true;
                                         TCK: signal is (20.0e6, BOTH);
        attribute TAP SCAN CLOCK of
        attribute INSTRUCTION LENGTH of DSP56309 : entity is 4;
        attribute INSTRUCTION OPCODE of DSP56309 : entity is
```

```
"EXTEST
                        (0000)," &
   "SAMPLE
                        (0001)," &
   "IDCODE
                        (0010)," &
   "CLAMP
                        (0101)," &
   "HIGHZ
                        (0100)," &
   "ENABLE ONCE
                        (0110)," &
   "DEBUG REQUEST
                        (0111)," &
   "BYPASS
                        (1111)";
attribute INSTRUCTION CAPTURE of DSP56309 : entity is "0001";
attribute IDCODE REGISTER of DSP56309: entity is
   "0010"
                   & -- version
   "000110"
                   & -- manufacturer's use
   "0000000010"
                   & -- sequence number
   "0000001110"
                   & -- manufacturer identity
                     -- 1149.1 requirement
attribute REGISTER ACCESS of DSP56309 : entity is
   "ONCE[8]
              (ENABLE ONCE, DEBUG REQUEST)";
attribute BOUNDARY LENGTH of DSP56309 : entity is 144;
attribute BOUNDARY REGISTER of DSP56309 : entity is
          cell port func
                                       safe [ccell dis rslt]
-- num
   "0
          (BC 1, MODA,
                                           X)," &
                            input,
          (BC 1, MODB,
   "1
                                           X)," &
                            input,
   "2
          (BC_1, MODC,
                            input,
                                           X)," &
                                           X)," &
   "3
          (BC 1, MODD,
                            input,
   44
          (BC 6, D(23),
                            bidir,
                                                              Z)," &
                                           Х,
                                                   13,
                                                         1,
   "5
          (BC 6, D(22),
                            bidir,
                                           Х,
                                                   13,
                                                         1,
                                                              Z)," &
   "6
          (BC_6, D(21),
                            bidir,
                                           Х,
                                                   13,
                                                         1,
                                                              Z)," &
   "7
                            bidir,
                                                   13,
                                                              Z)," &
          (BC_6, D(20),
                                           Х,
                                                         1,
   "8
          (BC 6, D(19),
                            bidir,
                                           Х,
                                                   13,
                                                              Z)," &
   "9
                                                              Z)," &
          (BC_6, D(18),
                            bidir,
                                           Х,
                                                   13,
                                                         1,
   "10
                                                              Z)," &
          (BC 6, D(17),
                            bidir,
                                           Х,
                                                   13,
                                                         1,
   "11
          (BC 6, D(16),
                            bidir,
                                           Х,
                                                   13,
                                                              Z)," &
   "12
          (BC_6, D(15),
                            bidir,
                                           Х,
                                                   13,
                                                              Z)," &
                                                         1,
                                           1)," &
   "13
                            control,
          (BC 1, *,
          (BC_6, D(14),
   "14
                            bidir,
                                           Х,
                                                   13,
                                                         1,
                                                              Z)," &
                                                              Z)," &
   "15
                            bidir,
          (BC_6, D(13),
                                           Х,
                                                   13,
                                                         1,
                                                              Z)," &
   "16
          (BC 6, D(12),
                            bidir,
                                           Х,
                                                   13,
                                                         1,
   "17
          (BC_6, D(11),
                            bidir,
                                           Х,
                                                   26,
                                                         1,
                                                              Z)," &
   "18
                                                   26,
          (BC_6, D(10),
                            bidir,
                                           Х,
                                                         1,
                                                              Z)," &
   "19
          (BC 6, D(9),
                            bidir,
                                           Х,
                                                   26,
                                                         1,
                                                              Z)," &
-- num
          cell port
                        func
                                       safe [ccell dis rslt]
                                                              Z)," &
   "20
          (BC_6, D(8),
                                                   26,
                            bidir,
                                                         1,
                                           Х,
   "21
          (BC 6, D(7),
                            bidir,
                                           Х,
                                                   26,
                                                              Z)," &
   "22
                            bidir,
          (BC_6, D(6),
                                           Х,
                                                   26,
                                                         1,
                                                              Z)," &
   "23
                            bidir,
                                           Х,
                                                   26,
                                                         1,
                                                              Z)," &
          (BC_6, D(5),
   "24
          (BC 6, D(4),
                            bidir,
                                           Х,
                                                   26,
                                                              Z)," &
   "25
          (BC 6, D(3),
                            bidir,
                                           Х,
                                                   26,
                                                         1,
                                                              Z)," &
   "26
          (BC_1, *,
                                           1)," &
                            control,
   "27
          (BC 6, D(2),
                            bidir,
                                                   26,
                                                              Z)," &
```

Х,

```
"28
         (BC_6, D(1),
                             bidir,
                                             Х,
                                                     26,
                                                            1,
                                                                 Z)," &
 "29
                                                                 Z)," &
         (BC 6, D(0),
                             bidir,
                                             Х,
                                                     26,
                                                            1,
 "30
                                                     33,
                                                                 Z)," &
         (BC 1, A(17),
                             output3,
                                             Х,
                                                            1,
 "31
                                                                 Z)," &
         (BC_1, A(16),
                                                     33,
                             output3,
                                             Х,
                                                            1,
 "32
         (BC 1, A(15),
                             output3,
                                             Х,
                                                     33,
                                                            1,
                                                                 Z)," &
                                             1)," &
 "33
         (BC_1, *,
                             control,
 "34
         (BC_1, A(14),
                                                            1,
                             output3,
                                             Х,
                                                     33,
                                                                 Z)," &
 "35
         (BC_1, A(13),
                             output3,
                                             Х,
                                                     33,
                                                            1,
                                                                 Z)," &
                                                            1,
                                                                 Z)," &
 "36
         (BC_1, A(12),
                             output3,
                                             Х,
                                                     33,
 "37
                                             Х,
                                                     33,
                                                                 Z)," &
         (BC_1, A(11),
                             output3,
                                                            1,
                                                                 Z)," &
 "38
         (BC 1, A(10),
                                                     33,
                             output3,
                                             Х,
                                                            1,
 "39
                                                     33,
                                                            1,
                                                                 Z)," &
         (BC_1, A(9),
                             output3,
                                             Х,
 num
         cell port
                        func
                                         safe [ccell dis rslt]
                                                                 Z)," &
 440
         (BC_1, A(8),
                             output3,
                                             Х,
                                                     43,
                                                            1,
                                                                 Z)," &
 41
                                             Х,
                                                     43,
                                                            1,
         (BC 1, A(7),
                             output3,
 42
         (BC 1, A(6),
                             output3,
                                             Х,
                                                     43,
                                                            1,
                                                                 Z)," &
 43
                                             1)," &
         (BC 1, *,
                             control,
 444
         (BC_1, A(5),
                                                     43,
                                                            1,
                                                                 Z)," &
                             output3,
                                             Х,
 445
         (BC_1, A(4),
                             output3,
                                             Х,
                                                     43,
                                                            1,
                                                                 Z)," &
                                                            1,
 446
                                             Х,
                                                     43,
                                                                 Z)," &
         (BC_1, A(3),
                             output3,
 447
                                             Х,
                                                     43,
                                                                 Z)," &
                                                            1,
         (BC_1, A(2),
                             output3,
 448
         (BC_1, A(1),
                                             Х,
                                                     43,
                                                                 Z)," &
                             output3,
                                                            1,
 449
         (BC_1, A(0),
                                                     43,
                                                                 Z)," &
                             output3,
                                             Х,
                                                            1,
                                             X)," &
 "50
         (BC_1, BG_N,
                             input,
         (BC_1, AA(0),
                                                            1,
 "51
                                             Х,
                                                     55,
                                                                 Z)," &
                             output3,
 "52
                                                            1,
                                                                 Z)," &
         (BC 1, AA(1),
                             output3,
                                             Х,
                                                     56,
 "53
                                                            1,
         (BC 1, RD N,
                             output3,
                                             Х,
                                                     64,
                                                                 Z)," &
 "54
         (BC 1, WR N,
                             output3,
                                             Х,
                                                     64,
                                                                 Z)," &
                                             1)," &
 "55
         (BC 1, *,
                             control,
                                             1)," &
 "56
         (BC 1, *,
                             control,
 "57
         (BC_1, *,
                             control,
                                             1)," &
 "58
                             bidir,
                                                                 Z)," &
         (BC 6, BB N,
                                                     57,
                                                            1,
                                             Х,
 "59
                                             X)," &
         (BC 1, BR N,
                             output2,
- num
         cell port
                                         safe [ccell dis rslt]
                        func
 "60
         (BC 1, TA N,
                                             X)," &
                             input,
                                                                 Z)," &
 "61
         (BC 1, BCLK N,
                             output3,
                                             Х,
                                                     64,
                                                            1,
 "62
         (BC_1, BCLK,
                             output3,
                                                                 Z)," &
                                             Х,
                                                     64,
                                                            1,
                                             X)," &
 "63
         (BC 1, CLKOUT,
                             output2,
 "64
         (BC 1, *,
                             control,
                                             1)," &
         (BC_1, *,
 "65
                                             1)," &
                             control,
 "66
         (BC_1, *,
                             control,
                                             1)," &
 "67
         (BC_1, *,
                             control,
                                             1)," &
 "68
                             input,
                                             X)," &
         (BC_1, EXTAL,
 "69
         (BC 1, CAS N,
                             output3,
                                             Х,
                                                     65,
                                                            1,
                                                                 Z)," &
 "70
         (BC_1, AA(2),
                             output3,
                                             Х,
                                                     66,
                                                            1,
                                                                 Z)," &
 "71
                                                                 Z)," &
         (BC_1, AA(3),
                             output3,
                                             Х,
                                                     67,
                                                            1,
                                             X)," &
 "72
         (BC 1, RESET N,
                             input,
 "73
                                             1)," &
         (BC_1, *,
                             control,
 "74
                                                                 Z)," &
         (BC_6, HAD(0),
                             bidir,
                                             Х,
                                                     73,
                                                            1,
                                             1)," &
 "75
         (BC 1, *,
                             control,
 "76
                                                                 Z)," &
         (BC 6, HAD(1),
                             bidir,
                                             Х,
                                                     75,
                                                            1,
 "77
                                             1)," &
         (BC_1, *,
                             control,
 "78
         (BC 6, HAD(2),
                             bidir,
                                                     77,
                                                            1,
                                                                 Z)," &
                                             Х,
```

```
1)," &
   479
          (BC_1, *,
                              control,
-- num
          cell
                 port
                         func
                                          safe [ccell dis rslt]
   "80
          (BC 6, HAD(3),
                              bidir,
                                              Х,
                                                      79,
                                                            1,
                                                                  Z)," &
                                              1)," &
   "81
          (BC_1, *,
                              control,
   "82
          (BC 6, HAD(4),
                              bidir,
                                              Х,
                                                      81,
                                                                  Z)," &
                                                            1,
                                              1)," &
   "83
          (BC_1, *,
                              control,
                              bidir,
   "84
                                              Х,
                                                      83,
                                                                  Z)," &
          (BC_6, HAD(5),
                                                            1,
          (BC_1, *,
   "85
                              control,
                                              1)," &
                                              Х,
                              bidir,
   "86
          (BC_6, HAD(6),
                                                      85,
                                                            1,
                                                                  Z)," &
   "87
                                              1)," &
                              control,
          (BC_1, *,
  488
          (BC 6, HAD(7),
                              bidir,
                                              Х,
                                                      87,
                                                            1,
                                                                  Z)," &
                                              1)," &
   489
          (BC_1, *,
                              control,
   "90
          (BC_6, HAS,
                              bidir,
                                              Х,
                                                      89,
                                                            1,
                                                                  Z)," &
                                              1)," &
   "91
          (BC_1, *,
                              control,
                                                                  Z)," &
   "92
          (BC 6, HA8,
                              bidir,
                                              Х,
                                                      91,
                                                            1,
   "93
                                              1)," &
          (BC 1, *,
                              control,
   "94
                                              Х,
          (BC 6, HA9,
                              bidir.
                                                      93,
                                                                  Z)," &
                                                            1,
   495
          (BC 1, *,
                                              1)," &
                              control,
   "96
          (BC_6, HCS,
                              bidir,
                                              Х,
                                                      95,
                                                                  Z)," &
   "97
          (BC_1, *,
                              control,
                                              1)," &
   498
                              bidir,
                                                                  Z)," &
          (BC_6, TIO0,
                                              Х,
                                                      97,
                                                            1,
                                              1)," &
   "99
          (BC_1, *,
                              control,
          cell port
                                          safe [ccell dis rslt]
                         func
-- num
          (BC 6, TIO1,
                                                                  Z)," &
   "100
                              bidir,
                                                      99,
                                              Х,
                                                            1,
   "101
          (BC_1, *,
                              control,
                                              1)," &
                                                                  Z)," &
  "102
          (BC 6, TIO2,
                              bidir,
                                              Х,
                                                     101,
                                                            1,
                                              1)," &
  "103
          (BC 1, *,
                              control,
   "104
          (BC 6, HREQ,
                              bidir,
                                              Х,
                                                     103,
                                                            1,
                                                                  Z)," &
                                              1)," &
   "105
          (BC 1, *,
                              control,
   "106
          (BC 6, HACK,
                              bidir,
                                              Х,
                                                    105,
                                                            1,
                                                                  Z)," &
   "107
          (BC_1, *,
                              control,
                                              1)," &
  "108
                              bidir,
                                                                  Z)," &
          (BC_6, HRW,
                                              Х,
                                                     107,
                                                            1,
  "109
                                              1)," &
          (BC_1, *,
                              control,
                                              Х,
   "110
          (BC_6, HDS,
                              bidir,
                                                     109,
                                                                  Z)," &
                                                            1,
  "111
                                              1)," &
          (BC 1, *,
                              control,
   "112
          (BC 6, SCKO,
                              bidir,
                                              Х,
                                                            1,
                                                                  Z)," &
                                                     111,
                                              1)," &
   "113
          (BC_1, *,
                              control,
  "114
          (BC_6, SCK1,
                                                                  Z)," &
                              bidir,
                                              Х,
                                                     113,
                                                            1,
  "115
          (BC_1, *,
                              control,
                                              1)," &
                                                                  Z)," &
   "116
          (BC_6, SCLK,
                              bidir,
                                              Х,
                                                     115,
                                                            1,
   "117
                                              1)," &
          (BC 1, *,
                              control,
   "118
          (BC 6, TXD,
                              bidir,
                                              Х,
                                                    117,
                                                            1,
                                                                  Z)," &
   "119
          (BC_1, *,
                              control,
                                              1)," &
-- num
          cell port
                          func
                                          safe [ccell dis rslt]
   "120
          (BC 6, RXD,
                              bidir,
                                              Х,
                                                    119,
                                                                  Z)," &
                                              1)," &
   "121
          (BC_1, *,
                              control,
   "122
          (BC 6, SC00,
                              bidir,
                                              Х,
                                                     121,
                                                            1,
                                                                  Z)," &
   "123
                              control,
                                              1)," &
          (BC_1, *,
  "124
                              bidir,
                                                                  Z)," &
          (BC_6, SC10,
                                              Х,
                                                     123,
                                                            1,
  "125
          (BC 1, *,
                              control,
                                              1)," &
                                                     125,
  "126
          (BC 6, STD0,
                              bidir.
                                              Х,
                                                                  Z)," &
                                                            1,
                                              1)," &
   "127
          (BC_1, *,
                              control,
   "128
          (BC 6, SRD0,
                              bidir,
                                                    127,
                                                                  Z)," &
                                              Х,
                                                            1,
```

```
"129
                 (BC_1, PINIT,
                                                 X)," &
                                   input,
          "130
                 (BC 1, *,
                                   control,
                                                  1)," &
          "131
                 (BC_6, DE_N,
                                   bidir,
                                                                   Pull1)," &
                                                  Х,
                                                       130,
          "132
                                                 1)," &
                                   control,
                 (BC_1, *,
          "133
                 (BC 6, SC01,
                                   bidir,
                                                 Х,
                                                       132,
                                                                    Z)," &
          "134
                                                 1)," &
                 (BC 1, *,
                                   control,
          "135
                                   bidir,
                                                                    Z)," &
                 (BC_6, SC02,
                                                 Х,
                                                       134,
                                                 1)," &
          "136
                 (BC_1, *,
                                   control,
          "137
                 (BC_6, STD1,
                                   bidir,
                                                 Х,
                                                       136,
                                                               1,
                                                                   Z)," &
          "138
                                                 1)," &
                 (BC_1, *,
                                   control,
          "139
                 (BC 6, SRD1,
                                   bidir,
                                                  Х,
                                                               1,
                                                       138,
                                                                   Z)," &
                 cell port
                               func
                                              safe [ccell dis rslt]
        -- num
          "140
                 (BC_1, *,
                                   control,
                                                  1)," &
          "141
                 (BC_6, SC11,
                                   bidir,
                                                  Х,
                                                       140,
                                                                   Z)," &
                                                 1)," &
          "142
                 (BC_1, *,
                                   control,
          "143
                                   bidir,
                 (BC 6, SC12,
                                                  Х,
                                                       142,
                                                                    Z)";
end DSP56309;
-- MOTOROLA SSDT
                              JTAG SOFTWARE
-- BSDL File Generated: Wed May 20 09:48:32 1998
-- Revision History:
entity DSP56309 is
       generic (PHYSICAL PIN MAP : string := "PBGA196");
       port ( DE N:
                       inout
                               bit;
               SC02:
                       inout
                               bit;
               SC01:
                      inout
                               bit;
                      inout
               SC00:
                               bit;
               STD0: inout
                               bit;
               SCK0:
                       inout
                               bit;
               SRD0:
                       inout
                               bit;
               SRD1:
                      inout
                               bit;
               SCK1:
                      inout
                               bit;
               STD1:
                       inout
               SC10:
                       inout
                               bit;
               SC11:
                       inout
                               bit;
               SC12:
                       inout
                               bit;
                       inout
                TXD:
                               bit;
               SCLK:
                       inout
                               bit;
                RXD:
                       inout
                               bit;
               TIOO:
                       inout
                               bit;
               TIO1:
                       inout
                               bit;
               TIO2:
                       inout
                               bit;
                HAD:
                       inout
                               bit vector(0 to 7);
               HREQ:
                       inout
               MODD:
                       in
                               bit;
               MODC:
                       in
                               bit;
               MODB:
                               bit;
```

```
MODA:
                in
                        bit;
                        bit vector(0 to 23);
           D:
                inout
                        bit vector(0 to 17);
           A:
                        bit;
       EXTAL:
                in
        XTAL:
                linkage bit;
        RD N:
                out
                        bit;
        WR N:
                out
                        bit;
                        bit vector(0 to 3);
          AA:
                out
        BR N:
                buffer bit;
        BG N:
                in
                        bit;
        BB N:
                inout
                        bit;
        PCAP:
                linkage bit;
     RESET_N:
                in
                        bit;
       PINIT:
                in
                        bit;
        TA N:
                in
                        bit;
       CAS N:
                out
                        bit;
        BCLK:
                out
                        bit;
      BCLK N:
                        bit;
                out
      CLKOUT:
                buffer bit;
      TRST N:
                in
                        bit;
         TDO:
                out
                        bit;
         TDI:
                in
                        bit;
         TCK:
                        bit;
                in
         TMS:
                        bit;
    RESERVED:
                linkage bit vector(0 to 4);
        SVCC:
                linkage bit vector(0 to 1);
                linkage bit;
        HVCC:
        DVCC:
                linkage bit vector(0 to 3);
        AVCC:
                linkage bit vector(0 to 2);
        HACK:
                inout
                        bit;
         HDS:
                inout
                        bit;
                inout
                        bit;
         HRW:
                linkage bit vector(0 to 1);
        CVCC:
         HCS:
                inout bit;
         HA9:
                inout
                        bit;
         HA8:
                inout
                        bit;
         HAS:
                inout
                        bit;
         GND:
                linkage bit vector(0 to 63);
       QVCCL:
                linkage bit vector(0 to 3);
       QVCCH:
                linkage bit_vector(0 to 2);
        PVCC:
                linkage bit;
        PGND:
                linkage bit;
       PGND1:
                linkage bit);
use STD_1149_1_1994.all;
attribute COMPONENT CONFORMANCE of DSP56309: entity is "STD 1149 1 1993";
attribute PIN MAP of DSP56309 : entity is PHYSICAL PIN MAP;
constant PBGA196 : PIN MAP STRING :=
        "RESERVED: (A1, A14, B14, P1, P14), " &
        "SC11:
                     A2, " &
```

```
"TMS:
                              A3, " &
                              A4, " &
                "TDO:
                "MODB:
                              A5, " &
                            (E14, D12, D13, C13, C14, B13, C12, A13, B12, A12, B11, A11, C10, B10,
                "D:
A10, B9, " &
                         "A9, B8, C8, A8, B7, B6, C6, A6), " &
                "DVCC:
                             (A7, C9, C11, D14), " &
                "SRD1:
                              B1, " &
                              B2, " &
                "SC12:
                              B3, " &
                "TDI:
                              B4, " &
                "TRST N:
                              B5, " &
                "MODD:
                              C1, " &
                "SC02:
                "STD1:
                              C2, " &
                              C3, " &
                "TCK:
                              C4, " &
                "MODA:
                              C5, " &
                "MODC:
                             (C7, G13, H2, N9), " &
                "QVCCL:
                "PINIT:
                              D1, " &
                "SC01:
                              D2, " &
                              D3, " &
                "DE N:
                "GND:
                             (E8, E9, E10, E11, F4, F5, F11, G4, G5, G6, G7, G8, G9, G10, G11, H4,
Н5, Н6,
                         "H7, H8, H9, H10, H11, J4, J5, J6, J7, J8, J9, J10, J11, K4, K5, K6, K7,
K8, K9,
                        "K10, K11, L4, L5, L6, L7, L8, L9, L10, L11, D4, D5, D6, D7, D8, D9, D10,
D11, E4,
                         "E5, E6, E7, F6, F7, F8, F9, F10), " &
                              E1, " &
                "STD0:
                "SVCC:
                             (E2, K1), " &
                "SRD0:
                            (N14, M13, M14, L13, L14, K13, K14, J13, J12, J14, H13, H14, G14, G12,
                "A:
F13, F14, " &
                         "E13, E12), " &
                              F1, " &
                "RXD:
                              F2, " &
                "SC10:
                "SC00:
                              F3, " &
                "QVCCH:
                             (F12, H1, M7), " &
                "SCK1:
                              G1, " &
                              G2, " &
                "SCLK:
                              G3, " &
                "TXD:
                              H3, " &
                "SCK0:
                "AVCC:
                             (H12, K12, L12), " &
                "HACK:
                              J1, "&
                              J2, " &
                "HRW:
                              J3, " &
                "HDS:
                              K2, " &
                "HREQ:
                              K3, " &
                "TIO2:
                              L1, " &
                "HCS:
                              L2, " &
                "TIO1:
                              L3, " &
                "TIO0:
                              M1, " &
                "HA8:
                "HA9:
                              M2, " &
```

```
"HAS:
                     M3, " &
                     M4, " &
        "HVCC:
                    (M5, P4, N4, P3, N3, P2, N1, N2), " &
        "HAD:
        "PVCC:
                    M6, " &
                    M8, " &
        "EXTAL:
                    M9, "&
        "CLKOUT:
                    M10, " &
        "BCLK N:
                     M11, " &
        "WR N:
                     M12, " &
        "RD N:
                     N5, " &
        "RESET N:
                     N6, " &
        "PGND:
                    (N13, P12, P7, N7), " &
        "AA:
                     N8, " &
        "CAS N:
                     N10, " &
        "BCLK:
        "BR N:
                     N11, " &
                    (N12, P9), " &
        "CVCC:
                    P5, " &
        "PCAP:
                    P6, " &
        "PGND1:
                     P8, " &
        "XTAL:
                     P10, " &
        "TA N:
                     P11, " &
        "BB N:
        "BG N:
                     P13 ";
attribute TAP SCAN IN
                                TDI : signal is true;
                         of
attribute TAP SCAN OUT
                         of
                                TDO: signal is true;
attribute TAP SCAN MODE of
                                TMS: signal is true;
attribute TAP SCAN RESET of TRST N: signal is true;
attribute TAP SCAN CLOCK of
                                TCK: signal is (20.0e6, BOTH);
attribute INSTRUCTION LENGTH of DSP56309 : entity is 4;
attribute INSTRUCTION OPCODE of DSP56309 : entity is
  "EXTEST
                        (0000)," &
  "SAMPLE
                        (0001)," &
  "IDCODE
                        (0010)," &
   "CLAMP
                        (0101)," &
   "HIGHZ
                        (0100)," &
  "ENABLE ONCE
                        (0110)," &
  "DEBUG REQUEST
                        (0111)," &
   "BYPASS
                        (1111)";
attribute INSTRUCTION CAPTURE of DSP56309: entity is "0001";
attribute IDCODE REGISTER of DSP56309 : entity is
   "0010"
                   & -- version
  "000110"
                   & -- manufacturer's use
   "0000000010"
                   & -- sequence number
   "00000001110"
                   & -- manufacturer identity
                     -- 1149.1 requirement
   "1";
attribute REGISTER ACCESS of DSP56309: entity is
              (ENABLE ONCE, DEBUG_REQUEST)";
attribute BOUNDARY LENGTH of DSP56309 : entity is 144;
```

```
attribute BOUNDARY REGISTER of DSP56309 : entity is
                                          safe [ccell dis rslt]
-- num
          cell
                  port
                          func
   "0
                                               X)," &
           (BC 1, MODA,
                              input,
   "1
           (BC 1, MODB,
                              input,
                                               X)," &
   "2
                                               X)," &
           (BC 1, MODC,
                              input,
   "3
           (BC_1, MODD,
                              input,
                                               X)," &
   4
           (BC 6, D(23),
                              bidir,
                                               Х,
                                                       13,
                                                             1,
                                                                   Z)," &
   "5
                                                             1,
           (BC_6, D(22),
                              bidir,
                                               Х,
                                                       13,
                                                                   Z)," &
   "6
                              bidir,
                                                                   Z)," &
           (BC_6, D(21),
                                               Х,
                                                       13,
                                                             1,
   "7
           (BC 6, D(20),
                              bidir,
                                                                   Z)," &
                                               Х,
                                                       13,
                                                             1,
                                                                   Z)," &
   "8
                              bidir,
           (BC_6, D(19),
                                               Х,
                                                       13,
                                                             1,
   "9
                                                                   Z)," &
           (BC_6, D(18),
                              bidir,
                                               Х,
                                                       13,
                                                             1,
                                                                   Z)," &
   "10
           (BC 6, D(17),
                              bidir,
                                               Х,
                                                       13,
                                                             1,
   "11
           (BC 6, D(16),
                              bidir,
                                               Х,
                                                       13,
                                                             1,
                                                                   Z)," &
   "12
           (BC 6, D(15),
                              bidir,
                                               Х,
                                                       13,
                                                                   Z)," &
   "13
                                               1)," &
           (BC 1, *,
                              control.
   "14
           (BC 6, D(14),
                              bidir,
                                                                   Z)," &
                                               Х,
                                                       13,
                                                             1,
   "15
           (BC_6, D(13),
                              bidir,
                                               Х,
                                                       13,
                                                             1,
                                                                   Z)," &
                                                             1,
   "16
           (BC_6, D(12),
                              bidir,
                                               Х,
                                                       13,
                                                                   Z)," &
   "17
                              bidir,
                                                                   Z)," &
           (BC_6, D(11),
                                               Х,
                                                       26,
                                                             1,
   "18
           (BC_6, D(10),
                              bidir,
                                               Х,
                                                       26,
                                                                   Z)," &
                                                             1,
   "19
                              bidir,
                                                       26,
                                                             1,
                                                                   Z)," &
           (BC_6, D(9),
                                               Х,
          cell port
  num
                          func
                                          safe [ccell dis rslt]
                                                                   Z)," &
   "20
                              bidir,
           (BC 6, D(8),
                                               Х,
                                                       26,
                                                             1,
                                                                   Z)," &
   "21
                                                             1,
           (BC 6, D(7),
                              bidir,
                                               Х,
                                                       26,
   "22
                                                             1,
           (BC 6, D(6),
                              bidir,
                                               Х,
                                                       26,
                                                                   Z)," &
                                                                   Z)," &
   "23
           (BC 6, D(5),
                              bidir,
                                               Х,
                                                       26,
                                                             1,
                                                                   Z)," &
   "24
           (BC 6, D(4),
                              bidir,
                                               Х,
                                                       26,
                                                             1,
   "25
           (BC 6, D(3),
                              bidir,
                                               Х,
                                                       26,
                                                             1,
                                                                   Z)," &
   "26
           (BC_1, *,
                              control,
                                               1)," &
   "27
                              bidir,
                                                             1,
                                                                   Z)," &
           (BC_6, D(2),
                                               Х,
                                                       26,
   "28
           (BC 6, D(1),
                              bidir,
                                               Х,
                                                       26,
                                                             1,
                                                                   Z)," &
   "29
                                                                   Z)," &
           (BC_6, D(0),
                              bidir,
                                                       26,
                                               Х,
                                                             1,
   "30
                                                                   Z)," &
           (BC_1, A(17),
                              output3,
                                                       33,
                                                             1,
                                               Х,
                                                                   Z)," &
   "31
           (BC 1, A(16),
                              output3,
                                               Х,
                                                       33,
                                                             1,
   "32
           (BC_1, A(15),
                              output3,
                                               Х,
                                                       33,
                                                                   Z)," &
                                               1)," &
   "33
           (BC 1, *,
                              control,
   "34
           (BC 1, A(14),
                              output3,
                                               Х,
                                                       33,
                                                             1,
                                                                   Z)," &
                                                                   Z)," &
   "35
                                                             1,
           (BC_1, A(13),
                              output3,
                                               Х,
                                                       33,
   "36
                                                                   Z)," &
           (BC 1, A(12),
                              output3,
                                               Х,
                                                       33,
                                                             1,
                                                                   Z)," &
   "37
           (BC_1, A(11),
                              output3,
                                               Х,
                                                       33,
                                                             1,
   "38
           (BC_1, A(10),
                              output3,
                                               Х,
                                                       33,
                                                             1,
                                                                   Z)," &
   "39
           (BC 1, A(9),
                              output3,
                                               Х,
                                                       33,
                                                             1,
                                                                   Z)," &
-- num
          cell port
                          func
                                          safe [ccell dis rslt]
                                                                   Z)," &
   40
           (BC_1, A(8),
                              output3,
                                               Х,
                                                       43,
                                                             1,
   41
                                                                   Z)," &
           (BC 1, A(7),
                              output3,
                                               Х,
                                                       43,
                                                             1,
   442
           (BC_1, A(6),
                              output3,
                                               Х,
                                                       43,
                                                             1,
                                                                   Z)," &
                                               1)," &
   443
                              control,
           (BC_1, *,
   44
           (BC 1, A(5),
                              output3,
                                               Х,
                                                       43,
                                                             1,
                                                                   Z)," &
                                                                   Z)," &
   445
                                                             1,
           (BC_1, A(4),
                              output3,
                                               Х,
                                                       43,
   446
                                                                   Z)," &
           (BC_1, A(3),
                              output3,
                                               Х,
                                                       43,
                                                             1,
   47
                                               Х,
                                                       43,
           (BC_1, A(2),
                              output3,
                                                                   Z)," &
```

```
448
        (BC_1, A(1),
                           output3,
                                            Х,
                                                    43,
                                                          1,
                                                                Z)," &
449
        (BC 1, A(0),
                           output3,
                                            Х,
                                                    43,
                                                          1,
                                                                Z)," &
"50
                                            X)," &
        (BC_1, BG_N,
                           input,
"51
                                                                Z)," &
        (BC_1, AA(0),
                           output3,
                                            Х,
                                                    55,
                                                          1,
"52
        (BC 1, AA(1),
                           output3,
                                            Х,
                                                    56,
                                                          1,
                                                                Z)," &
"53
                                                                Z)," &
        (BC 1, RD N,
                           output3,
                                            Х,
                                                    64,
                                                          1,
"54
        (BC_1, WR_N,
                                                                Z)," &
                           output3,
                                            Х,
                                                    64,
                                                          1,
                                            1)," &
"55
        (BC_1, *,
                           control,
"56
        (BC_1, *,
                           control,
                                            1)," &
"57
                           control,
                                            1)," &
        (BC_1, *,
"58
        (BC 6, BB N,
                           bidir,
                                                                Z)," &
                                            Х,
                                                    57,
                                                          1,
                                            X)," &
"59
        (BC_1, BR_N,
                           output2,
       cell port
num
                       func
                                        safe [ccell dis rslt]
        (BC_1, TA_N,
"60
                           input,
                                            X)," &
"61
        (BC 1, BCLK N,
                           output3,
                                            Х,
                                                    64,
                                                                Z)," &
                                                          1,
                                                                Z)," &
"62
        (BC 1, BCLK,
                           output3,
                                            Х,
                                                    64,
                                                          1,
                                            X)," &
"63
        (BC 1, CLKOUT,
                           output2,
"64
        (BC 1, *,
                                            1)," &
                           control,
                                            1)," &
"65
        (BC_1, *,
                           control,
        (BC_1, *,
"66
                           control,
                                            1)," &
                                            1)," &
"67
        (BC_1, *,
                           control,
"68
        (BC_1, EXTAL,
                           input,
                                            X)," &
                                                                Z)," &
"69
        (BC_1, CAS_N,
                           output3,
                                            Х,
                                                    65,
                                                          1,
"70
                                                                Z)," &
        (BC_1, AA(2),
                           output3,
                                            Х,
                                                    66,
                                                          1,
                                                                Z)," &
"71
        (BC_1, AA(3),
                           output3,
                                            Х,
                                                    67,
                                                          1,
        (BC_1, RESET N,
                           input,
                                            X)," &
"72
                                            1)," &
"73
        (BC 1, *,
                           control,
"74
        (BC 6, HAD(0),
                           bidir,
                                            Х,
                                                    73,
                                                                Z)," &
                                                          1,
"75
        (BC 1, *,
                           control,
                                            1)," &
"76
        (BC 6, HAD(1),
                           bidir,
                                            Х,
                                                    75,
                                                          1,
                                                                Z)," &
"77
        (BC_1, *,
                           control,
                                            1)," &
"78
                           bidir,
                                                                Z)," &
        (BC 6, HAD(2),
                                            Х,
                                                    77,
                                                          1,
"79
                                            1)," &
        (BC 1, *,
                           control,
        cell port
                       func
                                        safe [ccell dis rslt]
num
        (BC 6, HAD(3),
                                                                Z)," &
"80
                                                    79,
                           bidir,
                                            Х,
                                                          1,
                                            1)," &
"81
        (BC 1, *,
                           control,
                           bidir,
                                                                Z)," &
"82
        (BC_6, HAD(4),
                                            Х,
                                                    81,
                                                          1,
                                            1)," &
"83
                           control,
        (BC 1, *,
"84
        (BC 6, HAD(5),
                           bidir,
                                            Х,
                                                    83,
                                                                Z)," &
                                                          1,
"85
                                            1)," &
        (BC_1, *,
                           control,
"86
        (BC 6, HAD(6),
                           bidir,
                                            Х,
                                                    85,
                                                          1,
                                                                Z)," &
"87
        (BC_1, *,
                           control,
                                            1)," &
488
        (BC_6, HAD(7),
                           bidir,
                                            Х,
                                                    87,
                                                                Z)," &
                                                          1,
                                            1)," &
489
        (BC_1, *,
                           control,
"90
        (BC_6, HAS,
                           bidir,
                                            Х,
                                                    89,
                                                          1,
                                                                Z)," &
"91
        (BC_1, *,
                           control,
                                            1)," &
"92
        (BC 6, HA8,
                           bidir,
                                            Х,
                                                    91,
                                                          1,
                                                                Z)," &
"93
                                            1)," &
        (BC_1, *,
                           control,
                           bidir,
"94
                                                                Z)," &
        (BC_6, HA9,
                                            Х,
                                                    93,
                                                          1,
"95
        (BC 1, *,
                           control,
                                            1)," &
                                                    95,
"96
        (BC 6, HCS,
                           bidir.
                                            Х,
                                                                Z)," &
                                                          1,
        (BC_1, *,
                                            1)," &
"97
                           control,
"98
        (BC 6, TIO0,
                           bidir,
                                                    97,
                                                                Z)," &
                                            Х,
                                                          1,
```

```
"99
          (BC_1, *,
                             control,
                                             1)," &
-- num
          cell port
                                         safe [ccell dis rslt]
  "100
          (BC_6, TIO1,
                             bidir,
                                             Х,
                                                    99,
                                                           1,
                                                                Z)," &
  "101
                                             1)," &
          (BC_1, *,
                             control,
  "102
          (BC 6, TIO2,
                             bidir,
                                             Х,
                                                   101,
                                                                Z)," &
                                             1)," &
  "103
          (BC 1, *,
                             control.
  "104
                             bidir,
                                                                Z)," &
          (BC_6, HREQ,
                                             Х,
                                                   103,
                                                           1,
  "105
          (BC 1, *,
                             control,
                                             1)," &
  "106
          (BC_6, HACK,
                             bidir,
                                             Х,
                                                   105,
                                                           1,
                                                                Z)," &
  "107
                                             1)," &
          (BC_1, *,
                             control,
  "108
          (BC 6, HRW,
                             bidir,
                                             Х,
                                                   107,
                                                                Z)," &
                                             1)," &
  "109
          (BC_1, *,
                             control,
  "110
          (BC_6, HDS,
                             bidir,
                                             Х,
                                                   109,
                                                                Z)," &
  "111
          (BC 1, *,
                             control,
                                             1)," &
                                                                Z)," &
  "112
          (BC 6, SCKO,
                             bidir,
                                             Х,
                                                   111,
                                                           1,
                                             1)," &
  "113
          (BC 1, *,
                             control,
  "114
          (BC 6, SCK1,
                             bidir.
                                             Х,
                                                   113,
                                                                Z)," &
                                                           1,
  "115
          (BC 1, *,
                                             1)," &
                             control,
  "116
          (BC 6, SCLK,
                             bidir,
                                             Х,
                                                   115,
                                                                Z)," &
  "117
          (BC_1, *,
                             control.
                                             1)," &
                             bidir,
  "118
                                                                Z)," &
          (BC_6, TXD,
                                             Х,
                                                   117,
                                                           1,
                                             1)," &
  "119
          (BC_1, *,
                             control,
          cell port
                                         safe [ccell dis rslt]
__ nւm
                         func
          (BC_6, RXD,
  "120
                                                                Z)," &
                             bidir,
                                                   119,
                                                           1,
                                             Х,
  "121
          (BC 1, *,
                             control,
                                             1)," &
                                                                Z)," &
  "122
          (BC 6, SC00,
                             bidir,
                                             Х,
                                                   121,
                                                           1,
                                             1)," &
  "123
          (BC 1, *,
                             control,
  "124
          (BC 6, SC10,
                             bidir,
                                             Χ,
                                                   123,
                                                           1,
                                                                Z)," &
                                             1)," &
  "125
          (BC 1, *,
                             control,
  "126
          (BC 6, STD0,
                             bidir,
                                             Х,
                                                   125,
                                                           1,
                                                                Z)," &
  "127
          (BC_1, *,
                             control,
                                             1)," &
  "128
                             bidir,
                                                                Z)," &
          (BC 6, SRD0,
                                             Х,
                                                   127,
                                                           1,
                                             X)," &
  "129
          (BC 1, PINIT,
                             input,
  "130
                                             1)," &
          (BC_1, *,
                             control,
  "131
          (BC_6, DE N,
                             bidir,
                                             Х,
                                                           1,
                                                                Pull1)," &
                                                   130,
                                             1)," &
  "132
          (BC 1, *,
                             control,
  "133
          (BC_6, SC01,
                             bidir,
                                             Х,
                                                   132,
                                                           1,
                                                                Z)," &
                                             1)," &
  "134
          (BC_1, *,
                             control,
  "135
          (BC 6, SC02,
                             bidir,
                                             Х,
                                                   134,
                                                                Z)," &
                             control,
  "136
          (BC_1, *,
                                             1)," &
  "137
          (BC_6, STD1,
                             bidir,
                                             Х,
                                                   136,
                                                           1,
                                                                Z)," &
  "138
          (BC_1, *,
                             control,
                                             1)," &
  "139
                             bidir,
          (BC_6, SRD1,
                                             Х,
                                                   138,
                                                           1,
                                                                Z)," &
-- num
          cell port
                                         safe [ccell dis rslt]
  "140
          (BC 1, *,
                             control,
                                             1)," &
  "141
          (BC_6, SC11,
                             bidir,
                                             Х,
                                                   140,
                                                           1,
                                                                Z)," &
                                             1)," &
  "142
          (BC 1, *,
                             control,
  "143
          (BC 6, SC12,
                             bidir,
                                             Х,
                                                   142,
                                                           1,
                                                                Z)";
```

end DSP56309;

# APPENDIX D PROGRAMMING REFERENCE



| D.1 | INTRODUCTION                          | D-3  |
|-----|---------------------------------------|------|
| D.2 | INTERNAL I/O MEMORY MAP               | D-4  |
| D.3 | INTERRUPT ADDRESSES AND SOURCES       | D-11 |
| D.4 | INTERRUPT PRIORITIES                  | D-13 |
| D.5 | PROGRAMMING REFERENCE:                |      |
|     | CENTRAL PROCESSOR                     | D-15 |
|     | PLL                                   | D-19 |
|     | HOST INTERFACE (HI08)                 | D-20 |
|     | ENHANCED SYNCHRONOUS SERIAL INTERFACE |      |
|     | (ESSI)                                | D-26 |
|     | SERIAL COMMUNICATIONS INTERFACE       | D-30 |
|     | TIMERS                                | D-33 |
|     | GENERAL PURPOSE I/O (GPIO)            | D-36 |

### D.1 INTRODUCTION

This section has been compiled as a reference for programmers. It contains a table showing the addresses of all the DSP's memory-mapped peripherals, an exception priority table, and programming sheets for the major programmable registers on the DSP. The programming sheets are grouped in the following order: central processor, Phase-Locked Loop (PLL), Host Interface (HI08), Enhanced Synchronous Serial Interface (ESSI), Serial Communication Interface (SCI), Timer, and GPIO. Each sheet provides room to write in the value of each bit and the hexadecimal value for each register. The programmer can photocopy these sheets and reuse them for each application development project. For details about the instruction set of the DSP56300 family chips, see the DSP56300 Family Manual.

## **D.1.1** Peripheral Addresses

**Table D-1** lists the memory addresses of all on-chip peripherals.

# D.1.2 Interrupt Addresses

Table D-2 on page -11 lists the interrupt starting addresses and sources.

# **D.1.3** Interrupt Priorities

**Table D-3** on page -13 lists the priorities of specific interrupts within interrupt priority levels.

# D.1.4 Programming Sheets

The remaining figures show the major programmable registers on the DSP56309.

# D.2 INTERNAL I/O MEMORY MAP

**Table D-1** Internal I/O Memory Map

| Peripheral | 16-Bit<br>Address | 24-Bit<br>Address | Register Name                                  |
|------------|-------------------|-------------------|------------------------------------------------|
| IPR        | \$FFFF \$FFFFF    |                   | Interrupt Priority Register Core (IPR-C)       |
|            | \$FFFE            | \$FFFFE           | Interrupt Priority Register Peripheral (IPR-P) |
| PLL        | \$FFFD            | \$FFFFD           | PLL Control Register (PCTL)                    |
| OnCE       | \$FFFC            | \$FFFFC           | OnCE GDB Register (OGDB)                       |
| BIU        | \$FFFB            | \$FFFFB           | Bus Control Register (BCR)                     |
|            | \$FFFA            | \$FFFFA           | DRAM Control Register (DCR)                    |
|            | \$FFF9            | \$FFFFF9          | Address Attribute Register 0 (AAR0)            |
|            | \$FFF8            | \$FFFFF8          | Address Attribute Register 1 (AAR1)            |
|            | \$FFF7            | \$FFFFF7          | Address Attribute Register 2 (AAR2)            |
|            | \$FFF6            | \$FFFF6           | Address Attribute Register 3 (AAR3)            |
|            | \$FFF5            | \$FFFF5           | ID Register (IDR)                              |
| DMA \$FFF4 |                   | \$FFFFF4          | DMA Status Register (DSTR)                     |
|            | \$FFF3            | \$FFFFF3          | DMA Offset Register 0 (DOR0)                   |
|            | \$FFF2            | \$FFFFF2          | DMA Offset Register 1 (DOR1)                   |
|            | \$FFF1            | \$FFFFF1          | DMA Offset Register 2 (DOR2)                   |
|            | \$FFF0            | \$FFFFF0          | DMA Offset Register 3 (DOR3)                   |
| DMA0       | \$FFEF            | \$FFFFEF          | DMA Source Address Register (DSR0)             |
|            | \$FFEE            | \$FFFFEE          | DMA Destination Address Register (DDR0)        |
|            | \$FFED            | \$FFFED           | DMA Counter (DCO0)                             |
|            | \$FFEC            | \$FFFEC           | DMA Control Register (DCR0)                    |

Table D-1 Internal I/O Memory Map (Continued)

| Peripheral | 16-Bit<br>Address  | 24-Bit<br>Address | Register Name                           |
|------------|--------------------|-------------------|-----------------------------------------|
| DMA1       | DMA1 \$FFEB \$FFFF |                   | DMA Source Address Register (DSR1)      |
|            | \$FFEA             | \$FFFFEA          | DMA Destination Address Register (DDR1) |
|            | \$FFE9             | \$FFFE9           | DMA Counter (DCO1)                      |
|            | \$FFE8             | \$FFFFE8          | DMA Control Register (DCR1)             |
| DMA2       | \$FFE7             | \$FFFFE7          | DMA Source Address Register (DSR2)      |
|            | \$FFE6             | \$FFFE6           | DMA Destination Address Register (DDR2) |
|            | \$FFE5             | \$FFFFE5          | DMA Counter (DCO2)                      |
|            | \$FFE4             | \$FFFFE4          | DMA Control Register (DCR2)             |
| DMA3       | \$FFE3             | \$FFFFE3          | DMA Source Address Register (DSR3)      |
|            | \$FFE2             | \$FFFFE2          | DMA Destination Address Register (DDR3) |
|            | \$FFE1             | \$FFFFE1          | DMA Counter (DCO3)                      |
|            | \$FFE0             | \$FFFFE0          | DMA Control Register (DCR3)             |
| DMA4       | \$FFDF             | \$FFFFDF          | DMA Source Address Register (DSR4)      |
|            | \$FFDE             | \$FFFFDE          | DMA Destination Address Register (DDR4) |
|            | \$FFDD             | \$FFFFDD          | DMA Counter (DCO4)                      |
|            | \$FFDC             | \$FFFFDC          | DMA Control Register (DCR4)             |
| DMA5       | \$FFDB             | \$FFFFDB          | DMA Source Address Register (DSR5)      |
|            | \$FFDA             | \$FFFFDA          | DMA Destination Address Register (DDR5) |
|            | \$FFD9             | \$FFFFD9          | DMA Counter (DCO5)                      |
|            | \$FFD8             | \$FFFFD8          | DMA Control Register (DCR5)             |

Table D-1 Internal I/O Memory Map (Continued)

| Peripheral | 16-Bit<br>Address | 24-Bit<br>Address | Register Name                            |
|------------|-------------------|-------------------|------------------------------------------|
| _          | \$FFD7            | \$FFFFD7          | Reserved                                 |
|            | \$FFD6            | \$FFFD6           | Reserved                                 |
|            | \$FFD5            | \$FFFD5           | Reserved                                 |
|            | \$FFD4            | \$FFFD4           | Reserved                                 |
|            | \$FFD3            | \$FFFD3           | Reserved                                 |
|            | \$FFD2            | \$FFFD2           | Reserved                                 |
|            | \$FFD1            | \$FFFD1           | Reserved                                 |
|            | \$FFD0            | \$FFFD0           | Reserved                                 |
| _          | \$FFCF            | \$FFFFCF          | Reserved                                 |
|            | \$FFCE            | \$FFFFCE          | Reserved                                 |
|            | \$FFCD            | \$FFFCD           | Reserved                                 |
|            | \$FFCC            | \$FFFCC           | Reserved                                 |
|            | \$FFCB            | \$FFFCB           | Reserved                                 |
|            | \$FFCA            | \$FFFCA           | Reserved                                 |
| PORT B     | \$FFC9            | \$FFFC9           | Host Port GPIO Data Register (HDR)       |
|            | \$FFC8            | \$FFFC8           | Host Port GPIO Direction Register (HDDR) |
| HI08       | \$FFC7            | \$FFFC7           | Host Transmit Register (HTX)             |
|            | \$FFC6            | \$FFFC6           | Host Receive Register (HRX)              |
|            | \$FFC5            | \$FFFC5           | Host Base Address Register (HBAR)        |
|            | \$FFC4            | \$FFFC4           | Host Polarity Control Register (HPCR)    |
|            | \$FFC3            | \$FFFFC3          | Host Status Register (HSR)               |
|            | \$FFC2            | \$FFFFC2          | Host Control Register (HCR)              |
|            | \$FFC1            | \$FFFC1           | Reserved                                 |
|            | \$FFC0            | \$FFFC0           | Reserved                                 |

Table D-1 Internal I/O Memory Map (Continued)

| Peripheral | 16-Bit<br>Address      | 24-Bit<br>Address | Register Name                                |
|------------|------------------------|-------------------|----------------------------------------------|
| PORT C     | PORT C \$FFBF \$FFFFBF |                   | Port C Control Register (PCRC)               |
|            | \$FFBE                 | \$FFFBE           | Port C Direction Register (PRRC)             |
|            | \$FFBD                 | \$FFFBD           | Port C GPIO Data Register (PDRC)             |
| ESSI 0     | \$FFBC                 | \$FFFBC           | ESSI 0 Transmit Data Register 0 (TX00)       |
|            | \$FFBB                 | \$FFFBB           | ESSI 0 Transmit Data Register 1 (TX01)       |
|            | \$FFBA                 | \$FFFBA           | ESSI 0 Transmit Data Register 2 (TX02)       |
|            | \$FFB9                 | \$FFFFB9          | ESSI 0 Time Slot Register (TSR0)             |
|            | \$FFB8                 | \$FFFFB8          | ESSI 0 Receive Data Register (RX0)           |
|            | \$FFB7                 | \$FFFFB7          | ESSI 0 Status Register (SSISR0)              |
|            | \$FFB6                 | \$FFFB6           | ESSI 0 Control Register B (CRB0)             |
|            | \$FFB5                 | \$FFFFB5          | ESSI 0 Control Register A (CRA0)             |
|            | \$FFB4                 | \$FFFFB4          | ESSI 0 Transmit Slot Mask Register A (TSMA0) |
|            | \$FFB3                 | \$FFFFB3          | ESSI 0 Transmit Slot Mask Register B (TSMB0) |
|            | \$FFB2                 | \$FFFFB2          | ESSI 0 Receive Slot Mask Register A (RSMA0)  |
|            | \$FFB1                 | \$FFFFB1          | ESSI 0 Receive Slot Mask Register B (RSMB0)  |
| _          | — \$FFB0 \$FFFFB0      |                   | Reserved                                     |
| PORT D     | \$FFAF                 | \$FFFFAF          | Port D Control Register (PCRD)               |
|            | \$FFAE                 | \$FFFFAE          | Port D Direction Register (PRRD)             |
|            | \$FFAD                 | \$FFFFAD          | Port C GPIO Data Register (PDRD)             |

**Table D-1** Internal I/O Memory Map (Continued)

| Peripheral | 16-Bit<br>Address | 24-Bit<br>Address | Register Name                                |
|------------|-------------------|-------------------|----------------------------------------------|
| ESSI 1     | \$FFAC            | \$FFFFAC          | ESSI 1 Transmit Data Register 0 (TX10)       |
|            | \$FFAB            | \$FFFFAB          | ESSI 1 Transmit Data Register 1 (TX11)       |
|            | \$FFAA            | \$FFFFAA          | ESSI 1 Transmit Data Register 2 (TX12)       |
|            | \$FFA9            | \$FFFFA9          | ESSI 1 Time Slot Register (TSR1)             |
|            | \$FFA8            | \$FFFFA8          | ESSI 1 Receive Data Register (RX1)           |
|            | \$FFA7            | \$FFFFA7          | ESSI 1 Status Register (SSISR1)              |
|            |                   | \$FFFFA6          | ESSI 1 Control Register B (CRB1)             |
|            |                   | \$FFFFA5          | ESSI 1 Control Register A (CRA1)             |
|            | \$FFA4            | \$FFFFA4          | ESSI 1 Transmit Slot Mask Register A (TSMA1) |
| \$FFA3     |                   | \$FFFFA3          | ESSI 1 Transmit Slot Mask Register B (TSMB1) |
|            | \$FFA2            | \$FFFFA2          | ESSI 1 Receive Slot Mask Register A (RSMA1)  |
|            | \$FFA1            | \$FFFFA1          | ESSI 1 Receive Slot Mask Register B (RSMB1)  |
| _          | — \$FFA0 \$FFFFA0 |                   | Reserved                                     |
| PORT E     | \$FF9F            | \$FFFF9F          | Port E Control Register (PCRE)               |
|            | \$FF9E            | \$FFFF9E          | Port E Direction Register (PRRE)             |
|            | \$FF9D            | \$FFFF9D          | Port E GPIO Data Register (PDRE)             |

Table D-1 Internal I/O Memory Map (Continued)

| Peripheral | 16-Bit<br>Address   | 24-Bit<br>Address | Register Name                              |
|------------|---------------------|-------------------|--------------------------------------------|
| SCI        | SCI \$FF9C \$FFFF9C |                   | SCI Control Register (SCR)                 |
|            | \$FF9B              | \$FFFF9B          | SCI Clock Control Register (SCCR)          |
|            | \$FF9A              | \$FFFF9A          | SCI Receive Data Register - High (SRXH)    |
|            | \$FF99              | \$FFFF99          | SCI Receive Data Register - Middle (SRXM)  |
|            | \$FF98              | \$FFFF98          | SCI Recieve Data Register - Low (SRXL)     |
|            | \$FF97              | \$FFFF97          | SCI Transmit Data Register - High (STXH)   |
|            | \$FF96              | \$FFFF96          | SCI Transmit Data Register - Middle (STXM) |
|            | \$FF95              | \$FFFF95          | SCI Transmit Data Register - Low (STXL)    |
|            | \$FF94              | \$FFFF94          | SCI Transmit Address Register (STXA)       |
|            | \$FF93              | \$FFFF93          | SCI Status Register (SSR)                  |
| _          | \$FF92              | \$FFFF92          | Reserved                                   |
|            | \$FF91              | \$FFFF91          | Reserved                                   |
|            | \$FF90              | \$FFFF90          | Reserved                                   |

**Table D-1** Internal I/O Memory Map (Continued)

| Peripheral | 16-Bit<br>Address | 24-Bit<br>Address | Register Name                           |
|------------|-------------------|-------------------|-----------------------------------------|
| TRIPLE     | \$FF8F            | \$FFFF8F          | Timer 0 Control/Status Register (TCSR0) |
| TIMER      | \$FF8E            | \$FFFF8E          | Timer 0 Load Register (TLR0)            |
|            | \$FF8D            | \$FFFF8D          | Timer 0 Compare Register (TCPR0)        |
|            | \$FF8C            | \$FFFF8C          | Timer 0 Count Register (TCR0)           |
|            | \$FF8B            | \$FFFF8B          | Timer 1 Control/Status Register (TCSR1) |
|            | \$FF8A            | \$FFFF8A          | Timer 1 Load Register (TLR1)            |
|            | \$FF89            | \$FFFF89          | Timer 1 Compare Register (TCPR1)        |
|            | \$FF88            | \$FFFF88          | Timer 1 Count Register (TCR1)           |
|            | \$FF87            | \$FFFF87          | Timer 2 Control/Status Register (TCSR2) |
|            | \$FF86            | \$FFFF86          | Timer 2 Load Register (TLR2)            |
|            | \$FF85            | \$FFFF85          | Timer 2 Compare Register (TCPR2)        |
|            | \$FF84            | \$FFFF84          | Timer 2 Count Register (TCR2)           |
|            | \$FF83            | \$FFFF83          | Timer Prescaler Load Register (TPLR)    |
|            | \$FF82            | \$FFFF82          | Timer Prescaler Count Register (TPCR)   |
| _          | \$FF81            | \$FFFF81          | Reserved                                |
|            | \$FF80            | \$FFFF80          | Reserved                                |

## D.3 INTERRUPT ADDRESSES AND SOURCES

 Table D-2
 Interrupt Sources

|                                  | Table B 2 Interrupt Sources             |                                          |  |  |  |
|----------------------------------|-----------------------------------------|------------------------------------------|--|--|--|
| Interrupt<br>Starting<br>Address | Interrupt<br>Priority<br>Level<br>Range | Interrupt Source                         |  |  |  |
| VBA:\$00                         | 3                                       | Hardware RESET                           |  |  |  |
| VBA:\$02                         | 3                                       | Stack Error                              |  |  |  |
| VBA:\$04                         | 3                                       | Illegal Instruction                      |  |  |  |
| VBA:\$06                         | 3                                       | Debug Request Interrupt                  |  |  |  |
| VBA:\$08                         | 3                                       | Trap                                     |  |  |  |
| VBA:\$0A                         | 3                                       | Non-Maskable Interrupt (NMI)             |  |  |  |
| VBA:\$0C                         | 3                                       | Reserved                                 |  |  |  |
| VBA:\$0E                         | 3                                       | Reserved                                 |  |  |  |
| VBA:\$10                         | 0–2                                     | ĪRQĀ                                     |  |  |  |
| VBA:\$12                         | 0–2                                     | ĪRQB                                     |  |  |  |
| VBA:\$14                         | 0–2                                     | ĪRQC                                     |  |  |  |
| VBA:\$16                         | 0–2                                     | ĪRQD                                     |  |  |  |
| VBA:\$18                         | 0–2                                     | DMA Channel 0                            |  |  |  |
| VBA:\$1A                         | 0–2                                     | DMA Channel 1                            |  |  |  |
| VBA:\$1C                         | 0–2                                     | DMA Channel 2                            |  |  |  |
| VBA:\$1E                         | 0–2                                     | DMA Channel 3                            |  |  |  |
| VBA:\$20                         | 0–2                                     | DMA Channel 4                            |  |  |  |
| VBA:\$22                         | 0–2                                     | DMA Channel 5                            |  |  |  |
| VBA:\$24                         | 0–2                                     | TIMER 0 Compare                          |  |  |  |
| VBA:\$26                         | 0–2                                     | TIMER 0 Overflow                         |  |  |  |
| VBA:\$28                         | 0–2                                     | TIMER 1 Compare                          |  |  |  |
| VBA:\$2A                         | 0–2                                     | TIMER 1 Overflow                         |  |  |  |
| VBA:\$2C                         | 0–2                                     | TIMER 2 Compare                          |  |  |  |
| VBA:\$2E                         | 0–2                                     | TIMER 2 Overflow                         |  |  |  |
| VBA:\$30                         | 0–2                                     | ESSI0 Receive Data                       |  |  |  |
| VBA:\$32                         | 0–2                                     | ESSI0 Receive Data With Exception Status |  |  |  |
| VBA:\$34                         | 0–2                                     | ESSI0 Receive Last Slot                  |  |  |  |
| VBA:\$36                         | 0–2                                     | ESSI0 Transmit Data                      |  |  |  |

Table D-2 Interrupt Sources (Continued)

| Interrupt<br>Starting<br>Address | Interrupt<br>Priority<br>Level<br>Range | Interrupt Source                          |
|----------------------------------|-----------------------------------------|-------------------------------------------|
| VBA:\$38                         | 0–2                                     | ESSI0 Transmit Data With Exception Status |
| VBA:\$3A                         | 0–2                                     | ESSI0 Transmit Last Slot                  |
| VBA:\$3C                         | 0–2                                     | Reserved                                  |
| VBA:\$3E                         | 0–2                                     | Reserved                                  |
| VBA:\$40                         | 0–2                                     | ESSI1 Receive Data                        |
| VBA:\$42                         | 0–2                                     | ESSI1 Receive Data With Exception Status  |
| VBA:\$44                         | 0–2                                     | ESSI1 Receive Last Slot                   |
| VBA:\$46                         | 0–2                                     | ESSI1 Transmit Data                       |
| VBA:\$48                         | 0–2                                     | ESSI1 Transmit Data With Exception Status |
| VBA:\$4A                         | 0–2                                     | ESSI1 Transmit Last Slot                  |
| VBA:\$4C                         | 0–2                                     | Reserved                                  |
| VBA:\$4E                         | 0–2                                     | Reserved                                  |
| VBA:\$50                         | 0–2                                     | SCI Receive Data                          |
| VBA:\$52                         | 0–2                                     | SCI Receive Data With Exception Status    |
| VBA:\$54                         | 0–2                                     | SCI Transmit Data                         |
| VBA:\$56                         | 0–2                                     | SCI Idle Line                             |
| VBA:\$58                         | 0–2                                     | SCI Timer                                 |
| VBA:\$5A                         | 0–2                                     | Reserved                                  |
| VBA:\$5C                         | 0–2                                     | Reserved                                  |
| VBA:\$5E                         | 0–2                                     | Reserved                                  |
| VBA:\$60                         | 0–2                                     | Host Receive Data Full                    |
| VBA:\$62                         | 0–2                                     | Host Transmit Data Empty                  |
| VBA:\$64                         | 0–2                                     | Host Command (Default)                    |
| VBA:\$66                         | 0–2                                     | Reserved                                  |
| :                                | :                                       | :                                         |
| VBA:\$FE                         | 0–2                                     | Reserved                                  |

# D.4 INTERRUPT PRIORITIES

 Table D-3
 Interrupt Source Priorities within an IPL

| Priority | Interrupt Source                       |  |  |  |  |
|----------|----------------------------------------|--|--|--|--|
|          | Level 3 (Nonmaskable)                  |  |  |  |  |
| Highest  | Hardware RESET                         |  |  |  |  |
| _        | Stack Error                            |  |  |  |  |
| _        | Illegal Instruction                    |  |  |  |  |
| _        | Debug Request Interrupt                |  |  |  |  |
| _        | Trap                                   |  |  |  |  |
| Lowest   | Non-Maskable Interrupt                 |  |  |  |  |
|          | Levels 0, 1, 2 (Maskable)              |  |  |  |  |
| Highest  | IRQA (External Interrupt)              |  |  |  |  |
| _        | IRQB (External Interrupt)              |  |  |  |  |
| _        | IRQC (External Interrupt)              |  |  |  |  |
| _        | IRQD (External Interrupt)              |  |  |  |  |
| _        | DMA Channel 0 Interrupt                |  |  |  |  |
| _        | DMA Channel 1 Interrupt                |  |  |  |  |
| _        | DMA Channel 2 Interrupt                |  |  |  |  |
| _        | DMA Channel 3 Interrupt                |  |  |  |  |
| _        | DMA Channel 4 Interrupt                |  |  |  |  |
| _        | DMA Channel 5 Interrupt                |  |  |  |  |
| _        | Host Command Interrupt                 |  |  |  |  |
| _        | Host Transmit Data Empty               |  |  |  |  |
| _        | Host Receive Data Full                 |  |  |  |  |
| _        | ESSI0 RX Data with Exception Interrupt |  |  |  |  |

 Table D-3
 Interrupt Source Priorities within an IPL (Continued)

| Priority | Interrupt Source                          |
|----------|-------------------------------------------|
| _        | ESSI0 RX Data Interrupt                   |
| _        | ESSI0 Receive Last Slot Interrupt         |
| _        | ESSI0 TX Data With Exception Interrupt    |
| _        | ESSI0 Transmit Last Slot Interrupt        |
| _        | ESSI0 TX Data Interrupt                   |
| _        | ESSI1 RX Data With Exception Interrupt    |
| _        | ESSI1 RX Data Interrupt                   |
| _        | ESSI1 Receive Last Slot Interrupt         |
| _        | ESSI1 TX Data With Exception Interrupt    |
| _        | ESSI1 Transmit Last Slot Interrupt        |
| _        | ESSI1 TX Data Interrupt                   |
| _        | SCI Receive Data With Exception Interrupt |
| _        | SCI Receive Data                          |
| _        | SCI Transmit Data                         |
| _        | SCI Idle Line                             |
| _        | SCI Timer                                 |
| _        | TIMER0 Overflow Interrupt                 |
| _        | TIMER0 Compare Interrupt                  |
| _        | TIMER1 Overflow Interrupt                 |
| _        | TIMER1 Compare Interrupt                  |
| _        | TIMER2 Overflow Interrupt                 |
| Lowest   | TIMER2 Compare Interrupt                  |

| pplication:                                                         | Date:                             |              |
|---------------------------------------------------------------------|-----------------------------------|--------------|
|                                                                     | _ Programmer:_                    |              |
|                                                                     |                                   | Sheet 1 of 5 |
| Control Droccock Carry                                              |                                   |              |
| Central Processor Overflow                                          |                                   | <del></del>  |
| Zero —                                                              |                                   |              |
| Unnormalized ( U = Acc(47) xnor Acc(46) )                           |                                   |              |
| Extension —                                                         |                                   |              |
| Limit —                                                             |                                   |              |
| FFT Scaling (S = Acc(46) xor Acc(45))                               | 7                                 |              |
| Interrupt Mask                                                      |                                   |              |
| Scaling Mode I(1:0) Exceptions Masked                               |                                   |              |
| S(1:0) Scaling Mode 00 None                                         |                                   |              |
| 00 No scaling 01 IPL 0 01 Scale down 10 IPL 0, 1                    |                                   |              |
| 01   Scale down   10   IPL 0, 1<br>10   Scale up   11   IPL 0, 1, 2 |                                   |              |
| 11 Reserved                                                         |                                   |              |
| deserved —                                                          |                                   |              |
| ixteen-Bit Compatibilitity ————                                     |                                   |              |
| Pouble Precision Multiply Mode ———                                  |                                   |              |
| oop Flag————————————————————————————————————                        |                                   |              |
| OO-Forever Flag —                                                   |                                   |              |
| Sixteenth-Bit Arithmetic ——                                         |                                   |              |
| Reserved ————————————————————————————————————                       |                                   |              |
| nstruction Cache Enable 7                                           |                                   |              |
| Arithmetic Saturation —                                             |                                   |              |
| Rounding Mode —                                                     |                                   |              |
| Core Priority                                                       |                                   |              |
| CP(1:0) Core Priority                                               |                                   |              |
| 00 0 (lowest)<br>01 1                                               |                                   |              |
| 10   2                                                              |                                   |              |
| 11   3 (highest)                                                    |                                   |              |
|                                                                     |                                   |              |
|                                                                     |                                   |              |
|                                                                     | <b>4 4 4 4</b>                    | * * *        |
| 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8                       | 7 6 5 4 3                         | 2 1 0        |
| CP1 CP0 RM SM CE * SA FV LF DM SC * S1 S0 I1 I0                     | S L E U N                         | ZVC          |
|                                                                     |                                   |              |
|                                                                     |                                   |              |
|                                                                     |                                   | 1 1 1        |
|                                                                     |                                   |              |
|                                                                     |                                   |              |
| Extended Mode Register (MR)  Mode Register (MR)                     | Condition Code Re                 | gister (CCR) |
| Extended Mode Register (MR) Mode Register (MR) Status Register (SR) |                                   |              |
|                                                                     | Condition Code Re *= Reserved, Pr |              |

Figure D-1 Status Register (SR)

| Application:                                  |              |                         | Date:                             |               |
|-----------------------------------------------|--------------|-------------------------|-----------------------------------|---------------|
|                                               |              |                         | Programme                         | er:           |
|                                               |              |                         |                                   | Sheet 2 of 5  |
| Central Process                               | cor          |                         |                                   |               |
| Central Froces                                | 501          |                         |                                   |               |
|                                               |              |                         | ip Operating Modes                |               |
|                                               | MOD(D:A)     | Reset Vector            |                                   | tion          |
|                                               | 0000         | \$C00000                | Expanded mode                     |               |
|                                               | X001         | \$FF0000                | Bootstrap from byte wide          | memory        |
|                                               | X010<br>X011 | \$FF0000<br>—           | Bootstrap through SCI<br>Reserved |               |
|                                               | X100         | \$FF0000                | Host Bootstrap PCI mode           | (32-hit wide) |
|                                               | X100         | \$FF0000                | Host Bootstrap 16-bit wid         | ` '           |
|                                               | X110         | \$FF0000                | Host Bootstrap 8-bit wide         | ` '           |
|                                               | X111         | \$FF0000                | Host Bootstrap 8-bit wide         |               |
|                                               | 1000         | \$008000                | Expanded mode                     |               |
| External Bus Disable                          |              |                         |                                   |               |
| Stop Delay —                                  |              |                         |                                   |               |
| Memory Switch Mode —                          |              |                         |                                   |               |
| Core-DMA Priority                             |              |                         |                                   |               |
| CDP(1:0) Core-DMA Priority                    |              |                         |                                   |               |
| 00 Core vs DMA Priority                       |              |                         |                                   |               |
| 01 DMA accesses > Core                        |              |                         | 1                                 |               |
| 10 DMA accesses = Core                        |              |                         |                                   |               |
| 11 DMA accesses < Core                        |              |                         |                                   |               |
| Burst Mode Enable —                           |              |                         |                                   |               |
| TA Synchronize Select————                     |              | _                       |                                   |               |
| Bus Release Timing ————                       |              |                         |                                   |               |
| Stack Extension Space Select                  |              |                         |                                   |               |
| Extended Stack Underflow Flag                 |              |                         |                                   |               |
| Extended Stack Overflow Flag                  |              |                         |                                   |               |
| Extended Stack Wrap Flag                      |              |                         |                                   |               |
| Stack Extension Enable                        |              |                         |                                   |               |
| Otdok Extension Endole                        |              |                         |                                   |               |
|                                               |              |                         |                                   |               |
|                                               |              | ,                       | <b>,</b>                          | $\downarrow$  |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \         |              | <b>† †</b> ~            | <b>└</b>                          |               |
| 23 22 21 20 19 18 17 16 15                    | 14 13 12     | 11 10 9                 | 8 7 6 5 4                         | 3 2 1 0       |
| * * SEN WRP EOV EUN XYS *                     | * * BRT      | TAS BE CDP1             | CDP0 MS SD 🛨 EBD                  | MD MC MB MA   |
| 0   0   0               0                     | 0 0          |                         |                                   |               |
|                                               |              |                         |                                   |               |
|                                               |              |                         |                                   |               |
|                                               |              |                         |                                   |               |
| System Stack Control<br>Status Register (SCS) | Extended Ch  | ip Operating ster (COM) | Chip Operat<br>Register           | •             |
| Operating Mode Register (OMR)                 |              | ` '                     | served, Program as (              | , ,           |
| Read/Write                                    |              | ·· = ne                 | serveu, Frogram as t              | U             |
| Reset = \$00030X                              |              | <b>X</b> = Lat          | ched from levels on I             | Mode pins     |

Figure D-2 Operating Mode Register (OMR)



Figure D-3 Interrupt Priority Register–Core (IPR–C)



**Figure D-4** Interrupt Priority Register – Peripherals (IPR–P)



Figure D-5 Phase-Locked Loop Control Register (PCTL)

|                                                  | on:      |            |       |          |            |       |       |       |              |                  |       |      |       |     | [ | Date | :          |     |           |   |        |
|--------------------------------------------------|----------|------------|-------|----------|------------|-------|-------|-------|--------------|------------------|-------|------|-------|-----|---|------|------------|-----|-----------|---|--------|
|                                                  |          |            |       |          |            |       |       |       |              |                  |       |      |       |     | F | orog | ıram       | mer | :         |   |        |
|                                                  |          |            |       |          |            |       |       |       |              |                  |       |      |       |     |   | Ŭ    |            |     |           |   | 1 of 6 |
| НО                                               | ST       | ]          |       |          | Hos        | t Red | ceive | Data  | ı (usı       | ually            | Read  | by į | orogr | am) |   |      |            |     |           |   |        |
| 22 22                                            | 21 20    | .10        | 10    | 17       | 16         | . 1 = | 11    | 10    | 10           | . 11             | 10    |      |       | 7   |   |      |            | . 2 |           | 1 |        |
| 23 22                                            | Receive  | 19<br>Hiah | Bvte  | 17       | 10         | 15    | 14    | Rece  | ı∠<br>eive N | ∐ I I<br>∕Iiddle | Byte  | 9    | 8     | /   | 6 |      | eive       |     |           |   | 0      |
|                                                  |          |            |       |          |            |       |       |       |              |                  |       |      |       |     |   |      |            |     |           |   |        |
|                                                  |          |            |       | <u> </u> |            |       |       |       |              |                  |       |      | l     |     | 1 |      | I          |     | l         |   |        |
|                                                  |          |            |       |          |            |       |       |       |              |                  |       |      |       |     |   |      |            |     |           |   |        |
|                                                  |          |            |       |          |            |       |       |       |              | <u></u>          | _oade |      |       |     |   |      |            |     |           |   |        |
| 23 22                                            | 21 20    | 19         | 18    | 17       | 16         | 15    | 14    | 13    | 12           | 11               | 10    | 9    | 8     | 7   | 6 | 5    | 4          | _ 3 | 2         | 1 | 0      |
| <del>                                     </del> | Transmit | High       | Byte  |          |            |       |       | Trans | smit N       | Aiddle<br>T      | Byte  | )    |       |     | Т | Tran | nsmit<br>T | Low | Byte<br>T |   |        |
|                                                  |          |            |       |          |            |       |       |       |              |                  |       |      |       |     |   |      |            |     |           |   |        |
|                                                  |          |            |       |          |            |       |       |       |              |                  |       |      |       |     |   |      |            |     |           |   |        |
| Host Tran:<br>X:\$FFEC7<br>Reset = er            | Write O  |            | giste | r (HT    | <b>(X)</b> |       |       |       |              |                  |       |      |       |     |   |      |            |     |           |   |        |

Figure D-6 Host Receive and Host Transmit Data Registers

| Host Receive Interrupt Enable 0 = Disable 1 = Enable if HRDF = 1  Host Command Interrupt Enable 0 = Disable 1 = Enable if HCP = 1  Host Flag 2  Host Flag 3  Host Flag 3  Host Receive Data Full 0 = Wait 1 = + Read  Host Receive Data Full 0 = Wait 1 = + Ready  Host Command Pending 0 = Wait 1 = + Ready  Host Flags Read Only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Application: |                               | Date:                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------|---------------------------------|
| Host Receive Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |                               | Programmer:Short 3 of 6         |
| Description   Description | HOST         | Host Receive Interrupt Enable | Sneet 2 or 6                    |
| Host Command Interrupt Enable   0 = Disable   1 = Enable   if HCP = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |                               |                                 |
| Host Flag 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |                               |                                 |
| Host Flag 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |                               |                                 |
| Host Control Register (HCR) X:\$FFFFC2 Read Write Reset = \$0  DSP Side  Host Receive Data Full 0 = + Wait 1 = + Read  Host Transmit Data Empty 0 = + Wait 1 = + Write  Host Command Pending 0 = + Wait 1 = + Ready  Host Flags Read Only  Host Staus Register (HSR) X:\$FFFFC3 Read Only Reset = \$2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              | Host Flag 2                   |                                 |
| Host Control Register (HCR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              | Host Flag 3                   |                                 |
| Host Receive Data Full                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              | X:\$FFFFC2 Read /Write        | * + + + HF3 HF2 HCIE HTIE HRIE  |
| Host Transmit Data Empty                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              | DSP Side                      |                                 |
| Host Command Pending   0 = ÷ Wait                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              | L                             |                                 |
| Nost Flags   Read Only     15 7 6 5 4 3 2 1 0     15 7 6 5 4 3 2 1 0     15 7 6 5 4 3 2 1 0     15 7 6 5 4 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |                               |                                 |
| Host Staus Register (HSR)  X:\$FFFFC3 Read Only Reset = \$2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |                               |                                 |
| Host Staus Register (HSR) X:\$FFFFC3 Read Only Reset = \$2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |                               |                                 |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              | X:\$FFFFC3 Read Only          | * O O O O HF1 HF0 HCP HTDE HRDF |

Figure D-7 Host Control and Host Status Registers

| Application                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1:                                                         |                                                   |          |         |                      |        |                         |                                          | Da                | te:                      |          |                                       |                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------|----------|---------|----------------------|--------|-------------------------|------------------------------------------|-------------------|--------------------------|----------|---------------------------------------|---------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                            |                                                   |          |         |                      |        |                         |                                          | Pro               | ogram                    | mer:_    |                                       |                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                            |                                                   |          |         |                      |        |                         |                                          |                   | J                        |          |                                       | et 3 of 6                             |
| HOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ST                                                         |                                                   |          |         |                      | _      |                         | _                                        |                   |                          |          |                                       |                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                            |                                                   | [        | 15<br>* | ;;; <u>8</u><br>1/ * |        | 6<br>0 BA9              | 1                                        | 4<br>BA7          | 3<br>  BA6               | 2<br>BA5 | <b>1</b><br>BA4                       | O<br>BA3                              |
| Hos                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | t Base Address                                             | s Register (HB <i>E</i><br>X:\$FFFF<br>Reset = \$ | C5       | 0       | 0                    |        |                         |                                          |                   |                          |          |                                       |                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                            |                                                   | l        |         |                      |        |                         |                                          |                   | ļ                        |          |                                       |                                       |
| l <del></del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Request Open                                               |                                                   |          |         |                      |        |                         | GPIO Pin                                 |                   |                          | CDIO E   | Din Engl                              | No.                                   |
| HDRQ<br>0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | HROD<br>0                                                  | HREN/HEW                                          |          |         |                      |        |                         |                                          |                   |                          |          | Pin Enat                              |                                       |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                          | 1                                                 |          |         |                      | $\neg$ | 1                       | <b>Addres</b> :<br>A8 = Gl               |                   |                          |          |                                       |                                       |
| 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0<br>1                                                     | 1 1                                               |          |         |                      |        |                         | 7.0 – 0.                                 |                   | - 11710                  | - 11/10  |                                       | ┦┃                                    |
| Host Data Stro<br>0 = Strobe Activ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | bbe Polarity<br>/e Low, 1 = Stro                           | be Active High                                    |          |         | 7                    |        |                         | Addres:<br>A9 = G                        |                   |                          |          |                                       |                                       |
| 0 = Strobe Activ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Strobe Polarity /e Low, 1 = Stro ed Bus exed, 1 = Multiple | be Active High                                    |          |         |                      |        | 0 → H<br>1 → H          | Chip Se<br>CS/HAI<br>CS/HA<br>CS/HA      | 0 = GP<br>10 = H0 | 10,<br>28, if H <b>i</b> |          |                                       |                                       |
| Host Dual Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | a Strobe<br>oke, 1 = Dual Sto                              |                                                   |          | ]       |                      |        | 0 → H                   | <b>Reques</b><br>REQ/H.<br>REQ =         | ACK =             | GPIO,                    | Q = 0    |                                       |                                       |
| 0 = HCS Active<br>HTRQ & HF<br>1 = HCS Active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Low<br>RRQ Enable<br>High                                  |                                                   |          |         |                      |        | 0 → H<br>If HDF         | Acknow<br>ACK = 1<br>RQ & HF<br>= HAC    | GPIÖ<br>REN = 1   |                          |          |                                       |                                       |
| Hos   Hos | HREQ Acti<br>HREQ Acti<br>HTRQ,HRF<br>HTRQ,HRF             | ve Low                                            |          |         |                      |        | Host I<br>0 → H<br>Pi   | Enable<br>108 Disa<br>ns = GF<br>108 Ena | able<br>PIO       |                          |          |                                       |                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | re Low, 1 = HAC                                            | 13 12 1                                           |          | ▼<br>10 | <b>y</b> 9           | ¥<br>8 |                         | <b>∀ ∀</b> 6 5                           |                   | ¥<br>3                   | ¥ 2      | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| Host Port Contr<br>Register (HPC<br>X:\$FFFF(<br>Read/Wri                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R)   C4                                                    | HCSP HDDS HM                                      | /IUX   F | HASP    | HDSP                 | HROD   | <b>*</b>   <sup>+</sup> | EN HA                                    | EN HRE            | EN HCSE                  | EN HA9E  | N HA8EN                               | HGEN                                  |
| Reset =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                            |                                                   |          |         |                      |        |                         |                                          |                   |                          |          |                                       |                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | * = Reser                                                  | ved, Progran                                      | n as     | 0       |                      |        |                         |                                          |                   |                          |          |                                       |                                       |

Figure D-8 Host Base Address and Host Port Control Registers

| Application:                                                                                                         | Date:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                      | Programmer:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                      | Sheet 4 of 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| HOST Pro                                                                                                             | cessor Side                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Receive Request Enable  DMA Off 0 = ÷ Interrupts Disabled  DMA On 0 = Host → DSP                                     | 1 = Interrupts Enabled<br>1 = DSP → Host                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Transmit Request Enable  DMA Off $0 = \prod$ Interrupts Disabled  DMA On $0 = DSP \rightarrow Host$                  | 1 = Interrupts Enabled<br>1 = Host → DSP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| HDRQ         HREQ/HTRQ         HACK/HRRQ           0         HREQ         HACK           1         HTRQ         HRRQ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Host Flags<br>Write Only                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Host Little Endian  Initialize (Write Only)                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| $0 = \div \text{ No Action}$ $1 = \div \text{ Initialize DMA}$                                                       | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Interrupt Contro                                                                                                     | INIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| interrupt Contro                                                                                                     | X:\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                      | Read/Write<br>Reset = \$0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Receive Data Register Full 0 = Wait 1 = Read                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Transmit Data Register Empty                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0 = Wait 1 = Write                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Transmitter Ready 0 = Data in HI 1 = Data Not in HI                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Host Flags<br>Read Only                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| DMA Status 0 = ÷ DMA Disabled 1 = ÷ DMA Enabled                                                                      | led                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Host Request 0 = ÷ HREQ Deasserted 1 = ÷ HREQ Ass                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Interrupt Status                                                                                                     | 7 6 5 4 3 2 1 0    HREQ   DMA   * HF3   HF2   TRDY   TXDE   RXDF     \$ Register (ISR)   \$ Reset = \$06   \$ Reset = \$06   \$ RXDF   \$ RXDF |
|                                                                                                                      | ★ *= Reserved, Program as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Figure D-9 Interrupt Control and Interrupt Status Registers

| Application:                                                                                                       | _ Date:                          |
|--------------------------------------------------------------------------------------------------------------------|----------------------------------|
| · · · · · · · · · · · · · · · · · · ·                                                                              | _ Programmer:                    |
|                                                                                                                    | Sheet 5 of 6                     |
| Interrupt Vector Register (IVR) Reset = \$0F                                                                       | 4 3 2 1 0    IV4                 |
| Host Vector Contains Host Command Interrupt Address ÷ 2  Host Command Handshakes Executing Host Command Interrupts |                                  |
| Command Vector Register (CVR) Reset = \$2A                                                                         | 4 3 2 1 0<br>HC4 HC3 HC2 HC1 HC0 |
| Contains the host                                                                                                  | command interrupt address        |

Figure D-10 Interrupt Vector and Command Vector Registers

| Receive Low Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                         |                             |                        | Date:                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------|------------------------|-----------------------|
| Host Receive Data (usually Read by program)  TO 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                         |                             |                        | _                     |
| Host Receive Data (usually Read by program)    To   To   To   To   To   To   To   T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                         |                             |                        | Sheet 6 of 6          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | HOST                                                    | Process                     | sor Side               |                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                         |                             |                        |                       |
| Receive Low Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                         | Host Receive Data (usi      | ually Read by program) |                       |
| ## Seceive Byte Registers 7, \$6, \$5, \$4 Read Only eset = \$00    Host Transmit Data (usually loaded by program)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                             |                        |                       |
| \$7 \$6 \$5 \$4  ceive Byte Registers \$6, \$5, \$4 Read Only set = \$00  Receive Byte Registers  Host Transmit Data (usually loaded by program)    O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O   7   O | Receive Low Byte                                        | Receive Middle Byte         | Receive High Byte      |                       |
| \$6, \$5, \$4 Read Only set = \$00  Receive Byte Registers  Host Transmit Data (usually loaded by program)  Transmit Low Byte Transmit Middle Byte Transmit High Byte Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | \$7                                                     | \$6                         | \$5                    | <del></del>           |
| \$6, \$5, \$4 Read Only set = \$00  Receive Byte Registers  Host Transmit Data (usually loaded by program)  O 7 O 7 O 7 O 7 O 7 O 7 O 7 O 7 O 7 O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | eive Byte Registers                                     |                             | <u> </u>               |                       |
| Host Transmit Data (usually loaded by program)  O 7 O 7 O 7 O 7  Transmit Low Byte Transmit Middle Byte Transmit High Byte Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | , \$6, \$5, \$4 Read Only                               |                             |                        |                       |
| Host Transmit Data (usually loaded by program)  O 7 O 7 O 7  Transmit Low Byte Transmit Middle Byte Transmit High Byte Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                         | Receive Rv                  | te Registers           |                       |
| 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                         | neceive by                  | ie negisiers           |                       |
| 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                         |                             |                        |                       |
| Transmit Low Byte         Transmit Middle Byte         Transmit High Byte         Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                         |                             |                        |                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                         |                             |                        |                       |
| 0 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                         |                             |                        |                       |
| Transmit Low Byte Transmit Middle Byte Transmit High Byte Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                             |                        |                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                         | Host Transmit Data (usu     | ally loaded by program | )                     |
| <del></del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                         | 17 1 0                      | 7                      | 0   7   0             |
| Ψ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                         | 17 1 0                      | 7                      | 0   7   0<br>Not Used |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Transmit Low Byte                                       | 7 0<br>Transmit Middle Byte | 7 L                    | 0   7   0<br>Not Used |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | \$7  ransmit Byte Registers 7, \$6, \$5, \$4 Write Only | 7 0<br>Transmit Middle Byte | 7 L                    | 0   7                 |
| eset = \$00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | \$7 ansmit Byte Registers 5, \$6, \$5, \$4 Write Only   | 7 0<br>Transmit Middle Byte | 7 L                    | 0   7   0<br>Not Used |
| eset = \$00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Transmit Low Byte                                       | 7 0<br>Transmit Middle Byte | 7 L                    | 0   7   0<br>Not Used |
| eset = \$00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | \$7 ansmit Byte Registers 5, \$6, \$5, \$4 Write Only   | 7 0<br>Transmit Middle Byte | 7 L                    | 0   7   0<br>Not Used |
| eset = \$00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | \$7  ransmit Byte Registers 7, \$6, \$5, \$4 Write Only | 7 0<br>Transmit Middle Byte | 7 L                    | 0   7                 |
| eset = \$00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | \$7  ransmit Byte Registers 7, \$6, \$5, \$4 Write Only | 7 0<br>Transmit Middle Byte | 7 L                    | 0   7   0<br>Not Used |

Figure D-11 Host Receive and Host Transmit Data Registers

| Application: |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Date:                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Programmer: Sheet 1 of 4                                                                                                                                                                                                                                                                                                                                                    |
|              | bits)  Alignment Control  Breset = \$000000  Alignment Control  0 = 16-bit data left aligned to bit 15  Trame Rate Divider Control  DC4:0 = \$00-\$1F (1 to 32)  Divide ratio for Normal mode  # of time slots for Network  Word  Control Register A (CRAx)  ESSI  SFFFFB5 Read/Write  Reset = \$000000  Reset = \$0000000  Reset = \$000000  Reset = \$0000000  Reset = \$000000  Reset = \$0000000  Reset = \$00000000  Reset = \$00000000  Reset = \$000000000  Reset = \$0000000000  Reset = \$00000000000000000000000000000000000 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 DC3 DC3 DC2 DC1 DC0 PSR * PW7 PW6 PW6 PW6 PW7 PW8 PW1 PW0 PW1 PW1 PW0 PW1 |
| ESSI         | Word Length Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 23 22 21 20 19 18 17 16                                                                                                                                                                                                                                                                                                                                                     |

Figure D-12 ESSI Control Register A (CRA)



Figure D-13 ESSI Control Register B (CRB)

| Application:                                                                                                                                                                                      | Date:                     |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|
|                                                                                                                                                                                                   | Programmer:               |      |
| ESSI                                                                                                                                                                                              | Sheet 3                   | of 4 |
| Serial Input Flag 0 If SCD0 = 0, SYN = 1, & TE1 = 0 latch SC0 on FS  Serial Input Flag 1 If SCD1 = 0, SYN = 1, & TE2 = 0 latch SC0 on FS                                                          |                           |      |
| Transmit Frame Sync 0 = ÷ Sync Inactive 1 = ÷ Sync Active  Receive Frame Sync                                                                                                                     |                           |      |
| 0 = ÷ Wait 1 = ÷ Frame Sync Occurred  Transmitter Underrun Error Flag 0 = ÷ OK 1 = ÷ Error  Receiver Overrun Error Flag 0 = ÷ OK 1 = ÷ Error  Transmit Data Register Empty 0 = ÷ Wait 1 = ÷ Write |                           |      |
| Receive Data Register Full 0 = ÷ Wait 1 = ÷ Read  SSI Status Register (SSISRx) ESSI0: \$FFFFB7 (Read) ESSI1: \$FFFFA7 (Read)                                                                      | 23                        |      |
|                                                                                                                                                                                                   | *= Reserved, program as 0 |      |
|                                                                                                                                                                                                   |                           |      |

Figure D-14 ESSI Status Register (SSISR)

| Application:                                                                                                     |             |            |            |            |            |      |            |            |                 |                          |          |          | )ate:    |                 |                   |          |              |               |
|------------------------------------------------------------------------------------------------------------------|-------------|------------|------------|------------|------------|------|------------|------------|-----------------|--------------------------|----------|----------|----------|-----------------|-------------------|----------|--------------|---------------|
|                                                                                                                  |             |            |            |            |            |      |            |            |                 |                          |          | F        | rogr     | amr             | ner:              |          |              |               |
|                                                                                                                  |             |            |            |            |            |      |            |            |                 |                          |          |          | _        |                 |                   |          | heet 4       | 4 of 4        |
| ESSI                                                                                                             |             |            |            |            |            |      |            | 0          | = lgi           | nsmi<br>noreT<br>ctive T | ime S    | Slot     | sk       |                 |                   |          |              |               |
| ESSI Transmit Slot Mask A<br>TSMAx<br>ESSI0: \$FFFFB4 Read/Write<br>ESSI1: \$FFFFA4 Read/Write<br>Reset = \$FFFF | *           | * <b>0</b> | 15<br>TS15 |            | 13<br>TS13 |      | 11<br>TS11 | 10<br>TS10 | <b>9</b><br>TS9 | 8<br>TS8                 | 7<br>TS7 | 6<br>TS6 | 5<br>TS5 | TS4             | 3<br>TS3          | 2<br>TS2 | <b>1</b> TS1 | O<br>TSO      |
|                                                                                                                  | _ ,,        | _          | ES         | SI T       | rans       | smit | t Slo      | t Ma       | isk             | Α                        | * =      | Re       | serv     | ed, I           | Prog              | ram      | as (         | Ö             |
|                                                                                                                  |             |            |            |            |            |      |            | 0          | = Igr           | nsmi<br>noreT<br>ctiveT  | ime S    | Slot     | sk       |                 |                   |          |              |               |
| ESSI Transmit Slot Mask B                                                                                        | 23          |            | 15         | 14<br>TS30 |            | 12   | 11<br>TS27 | 10         | 9               | 8                        | 7        | 6        | 5        | 4               | 3                 | 2        | 1            | 0             |
| TSMBx                                                                                                            | 1 ** 11     | *          | 1531       | ารงบ       | 1529       | 1528 | 1527       | 1526       | 1525            | 1524                     | TS23     | 1522     | TS21     | 1520            | TS19              | 1518     | 1517         | 1516          |
| ESSI0: \$FFFFB3 Read/Write<br>ESSI1: \$FFFFA3 Read/Write<br>Reset = \$FFFF                                       |             |            |            |            | <br>       |      |            |            |                 |                          |          |          |          |                 |                   |          |              |               |
|                                                                                                                  | • •         |            | ES         | SI T       | rans       | smit | t Slo      | t Ma       | ısk I           | В                        | * =      | = Re     | serv     | ed, I           | Prog              | ram      | as (         | J             |
|                                                                                                                  |             |            |            |            |            |      |            | 0          | = Igr           | ceive<br>noreT<br>ctiveT | ime S    | Slot     | k        |                 |                   |          |              |               |
| SSI Receive Slot Mask A                                                                                          | 23          | -          | 15         |            | 13         |      | 11<br>RS11 | 10         | 9               | 8<br>RS8                 | 7<br>RS7 | 6<br>RS6 | 5<br>RS5 | <b>4</b><br>RS4 | <b>3</b><br>  RS3 | 2<br>RS2 | 1<br>RS1     | O RS0         |
| RSMAx<br>ESSI0: \$FFFFB2 Read/Write<br>ESSI1: \$FFFFA2 Read/Write                                                | 0           | <b>*</b>   | hoio       | No 14      | hoio       | hoiz | hoii       | noiu       | hoə             | noo                      | no,      | nou      | noo      | Dù+             | nou               | hoz      | hoi          | hou           |
| Reset = \$FFFF                                                                                                   | $\square_i$ | <u> </u>   |            |            |            |      |            |            | I. A            |                          | <u> </u> |          | un ,     | ~ <b>~</b>      |                   |          |              | $\overline{}$ |
|                                                                                                                  |             |            | ES         | iSI F      | lece       | ive  | Slot       | Was        | SK #            | ,<br>,                   | * =      | = He     | serv     | ea, i           | Prog              | ram      | as (         | J             |
|                                                                                                                  |             |            |            |            |            |      |            | 0          | = Igr           | nore otive               | Time     | Slot     | k        |                 |                   |          |              |               |
| COL Dessive Clet Meek B                                                                                          | 23 -        | <u>;16</u> | 15         |            |            |      | 11         |            | 9               | 8                        | 7        | 6        | 5        | 4               | 3                 | 2        | 1            | 0             |
| SSI Receive Slot Mask B<br>RSMBx<br>ESSI0: \$FFFFB1 Read/Write<br>ESSI1: \$FFFFA1 Read/Write                     | Ô           | *          | RS31       | RS30       | RS29       | RS28 | RS27       | RS26       | RS25            | RS24                     | RS23     | RS22     | RS21     | RS20            | RS19              | RS18     | RS17         | RS16          |
| Reset = \$FFFF                                                                                                   | 1 1         |            | ES         | <br>SSI F  | <br>?есє   | eive | Slot       |            | <br>sk E        | 3                        | * =      | = Re     | serv     | <br>ed, !       | <br>Prog          | <br>ıram | as (         |               |

Figure D-15 ESSR Transmit and Receive Slot Mask Registers (TSM, RSM)

| Application:                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Date:                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Programmer:                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Sheet 1 of 3                                                                                                                                                                                                                                                                                                                                                                                                 |
| Transmitter Enable 0 = Transmitter Disable 1 = Transmitter Enable  Idle Line Interrupt Enable 0 = Idle Line Interrupt Disabled 1 = Idle Line Interrupt Enable 0 = Receive Interrupt Enable 0 = Receive Interrupt Disabled 1 = Idle Line Interrupt Enable 0 = Transmit Interrupt Enable 0 = Transmit Interrupt Enable 1 = Transmit Interrupt Enable 0 = Timer Interrupt Enable 0 = Timer Interrupt Enable 1 = Timer Interrupt Enable 0 = Timer Interrupt Enable 0 = Timer Interrupt Enable | Word Select Bits  0 0 0 = 8-bit Synchronous Data (Shift Register Mode) 0 0 1 = Reserved 0 1 0 = 10-bit Asynchronous (1 Start, 8 Data, 1 Stop) 0 1 1 = Reserved 1 0 0 = 11-bit Asynchronous (1 Start, 8 Data, Even Parity, 1 Stop) 1 0 1 = 11-bit Asynchronous (1 Start, 8 Data, Odd Parity, 1 Stop) 1 1 0 = 11-bit Multidrop (1 Start, 8 Data, Data Type, 1 Stop) 1 1 1 = Reserved    Receiver Wakeup Enable |
| SCI Control Register (SCR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0 = Receiver Disabled 1 = Receiver Enabled 0 = Idle Line Wakeup 1 = Address Bit Wakeup 1 = Address Bit Wakeup 2   11   10   9   8   7   6   5   4   3   2   1   0                                                                                                                                                                                                                                            |
| Address X:\$FFFF9C Read/Write SCI Con                                                                                                                                                                                                                                                                                                                                                                                                                                                     | = Reserved, Program as 0                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                              |

Figure D-16 SCI Control Register (SCR)



Figure D-17 SCI Status and Clock Control Registers (SSR, SCCR)

| Application:                                               |                |              |           | Date:        |          |        |
|------------------------------------------------------------|----------------|--------------|-----------|--------------|----------|--------|
|                                                            |                |              |           | Programr     | mer:     |        |
|                                                            |                |              |           | J            | Sheet    | 3 of 3 |
| SCI                                                        |                |              |           |              |          |        |
|                                                            | X0             | "A"          |           | "B"          | "C"      |        |
|                                                            |                |              | Jnpacking |              |          |        |
| SCI Transmit Data Registers                                | X:\$FFFF97     | 23 STX       | 16 15     | 8            | / \      | 0      |
| Address X:\$FFFF95 - X:\$FFFF97                            | X:\$FFFF96     | JIX          |           | STX          |          |        |
| Write<br>Reset = xxxxxx                                    | X:\$FFFF95     |              |           | <u> </u>     | STX      |        |
|                                                            |                |              |           |              |          |        |
| Note: STX is the same register dec                         | oded at four d | ifferent add | resses    | $\downarrow$ |          |        |
|                                                            |                |              | SCI Tr    | ansmit SR    | TXD      |        |
| SCIT                                                       | ransmit Data   | Registers    |           | <b>†</b>     |          |        |
|                                                            |                | _            |           |              |          |        |
|                                                            | X:\$FFFF94     |              |           |              | STXA     |        |
|                                                            |                | RXD          |           | eceive SR    | ]        |        |
|                                                            |                | 23           | 16 15     | 8            | 7<br>SRX | 0      |
| SCI Receive Data Registers Address X:\$FFFF98 – X:\$FFFF9A | X:\$FFFF9A     |              |           | SRX          | JIIX     |        |
| Read                                                       | X:\$FFFF99     | SRX          |           | OHA          |          |        |
| Reset = xxxxxx                                             | X:\$FFFF98     | 1            | Packing   | <b>T</b>     | 1        |        |
|                                                            |                | "A"          |           | "B"          | "C"      |        |
| Note: STX is the same register dec                         | oded at three  | different ad | dresses   |              |          |        |
| so                                                         | I Receive Dat  | a Register   | s         |              |          |        |
|                                                            |                |              |           |              |          |        |

Figure D-18 SCI Receive and Transmit Data Registers (SRX, TRX)

| plica           | atio                       | n:            |             |                       |      |            |             |    |    |    |    |    |    |   |           | _ |    |      |      |          |      |       |         |
|-----------------|----------------------------|---------------|-------------|-----------------------|------|------------|-------------|----|----|----|----|----|----|---|-----------|---|----|------|------|----------|------|-------|---------|
|                 |                            | _             |             |                       |      |            |             |    |    |    |    |    |    |   |           | _ | Pr | ogra | ımm  | er:_     |      |       |         |
|                 |                            |               |             |                       |      |            |             |    |    |    |    |    |    |   |           |   |    |      |      |          | She  | eet 1 | of (    |
| PS              | 00<br>00<br>01<br>10<br>11 |               |             | <b>scale</b><br>nal C |      |            | ource       |    |    |    |    |    |    |   |           |   |    |      |      |          |      |       |         |
| 23 (            |                            | 21            | , su        | 10                    | 1Ω   | 17         | 16          | 15 | 1/ | 12 | 10 | 11 | 10 | ۵ | Ω         | 7 | 6  | 5    | 1    | 3        | 2    | 1     | (       |
| *<br>0          | PS1                        | PS0           | 20          | 19                    | 10   | 17         | 10          | 13 |    |    |    |    |    |   | ıe (F     |   |    |      |      | <u> </u> |      |       |         |
| <u> </u>        |                            | ļ             |             |                       |      |            |             |    |    |    |    |    |    |   |           |   |    |      |      |          |      |       |         |
| TPL             | R:\$                       | FFI           |             | 3 Re                  |      | Reç<br>Wri | giste<br>te | er |    |    |    | 1  |    |   |           |   | *= | Res  | erve | ed, P    | rogr | am    | as      |
| TPL             | R:\$                       | FFI           | FF8         | 3 Re                  |      |            |             | er |    |    |    |    |    |   |           |   | *= | Res  | erve | ed, P    | rogr | ram   | as      |
| TPL<br>Res      | R:\$                       | 21            | FF8:<br>000 | 3 Re                  | ead/ | Wri        |             |    | 14 | 13 | 12 | 11 | 10 | 9 | 8         | 7 |    |      |      |          |      |       |         |
| TPL<br>Res      | .R:\$<br>et =              | 6FFI<br>= \$0 | FF8:<br>000 | 3 Re                  | ead/ | Wri        | te          |    |    |    |    |    |    |   | 8<br>cale |   | 6  | 5    | 4    | 3        | 2    |       |         |
| TPL<br>Res<br>★ | R:\$ et =                  | 21<br>*       | FF8:<br>000 | 3 Re                  | ead/ | Wri        | te          |    |    |    |    |    |    |   |           |   | 6  | 5    | 4    | 3        | 2    |       | as<br>( |

Figure D-19 Timer Prescaler Load/Count Register (TPLR, TPCR)

| Application:                                                                                                                                                       |                                                  |                      | Date:                |                      |                                      |               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------|----------------------|----------------------|--------------------------------------|---------------|
|                                                                                                                                                                    |                                                  |                      | Progr                | ammer:_              |                                      |               |
|                                                                                                                                                                    |                                                  |                      | J                    |                      | Sheet 2                              |               |
| Inverter Bit 8  0 = 0- to-1 transitions on TIO input or high pulse width measured, or h  1 = 1-to-0 transitions on TIO input i or low pulse width measured, or low | igh pulse outp<br>increment the<br>w pulse outpu | counter,<br>t on TIO | 0                    |                      |                                      |               |
| Timer Reload Mode Bit 9                                                                                                                                            | TC (3:0)                                         | imer Co              | ntrol Bits<br>Clock  | 4 – 7 (TC0           | Mode                                 |               |
| 0 = Timer operates as a free running counter                                                                                                                       | 0000                                             | GPIO                 | Internal             | Timer                | Wode                                 |               |
| 1 = Timer is reloaded when                                                                                                                                         | 0001                                             | Output               | Internal             | Timer Pul            | se                                   |               |
| selected condition occurs                                                                                                                                          | 0010                                             | Output               | Internal             | Timer Too            |                                      |               |
|                                                                                                                                                                    | 0011                                             | Input<br>Input       | External Internal    | Event Cou            |                                      |               |
| Direction Bit 11 0 = TIO pin is input                                                                                                                              | 0100                                             | Input                | Internal             | Input Peri           |                                      |               |
| 1 = TIO pin is input                                                                                                                                               | 0110                                             | Input                | Internal             | Capture              | -                                    |               |
|                                                                                                                                                                    | 0111                                             | Output               | Internal             | Pulse Wic            | th Modula                            | ation         |
| Data Input Bit 12                                                                                                                                                  | 1000                                             |                      | –                    | Reserved             |                                      |               |
| 0 = Zero read on TIO pin                                                                                                                                           | 1001                                             | Output Output        | Internal<br>Internal | Watchdog<br>Watchdog | ,                                    |               |
| 1 = One read on TIO pin                                                                                                                                            | 1010                                             | – Uliput             | - IIILEIIIAI         | Reserved             |                                      |               |
|                                                                                                                                                                    | 1100                                             | -                    | _                    | Reserved             |                                      |               |
| Data Output Bit 13                                                                                                                                                 | 1101                                             | -                    | _                    | Reserved             |                                      |               |
| 0 = Zero written to TIO pin                                                                                                                                        | 1110                                             | -                    | _                    | Reserved             |                                      |               |
| 1 = One written to TIO pin                                                                                                                                         | 1111                                             | _                    |                      | Reserved             |                                      |               |
| Prescaled Clock Enable Bit 15 0 = Clock source is CLK/2 or TIO 1 = Clock source is prescaler output                                                                | -                                                | Timer O              | verflow In           | 0 = -                | er Enable<br>Timer Disa<br>Timer Ena | abled<br>bled |
|                                                                                                                                                                    |                                                  |                      |                      | upts Disab           |                                      | '             |
| Timer Compare Flag Bit 21 0 = "1" has been written to TCSR(TCF),                                                                                                   |                                                  | 1 = Over             | flow Interr          | upts Enabl           | ed                                   |               |
| or timer compare interrupt serviced                                                                                                                                | Timer                                            | Compa                | re Interru           | pt Enable            | Bit 2                                | _             |
| 1 = Timer Compare has occurred                                                                                                                                     |                                                  |                      | nterrupts [          |                      |                                      |               |
|                                                                                                                                                                    | 1 = Co                                           | ompare I             | nterrupts E          | Enabled              |                                      |               |
| Timer Overflow Flag Bit 20                                                                                                                                         |                                                  |                      |                      |                      |                                      |               |
| 0 = "1" has been written to TCSR(TOF), or timer Overflow interrupt serviced                                                                                        | 1                                                |                      |                      |                      |                                      |               |
| 1 = Counter wraparound has occurred                                                                                                                                | 7 l                                              |                      |                      |                      |                                      |               |
|                                                                                                                                                                    | 1 1                                              | Ţ                    | J                    |                      |                                      |               |
| <b>,</b> , , , , , , , , , , , , , , , , , ,                                                                                                                       | <b>y y</b>                                       | \                    |                      |                      | * *                                  | *             |
| 23 22 21 20 19 18 17 16 15 14 13 12                                                                                                                                | $\overline{}$                                    | 8 7                  | 6 5                  |                      | 2 1                                  | 0             |
| ^   ^                                                                                                                                                              | DIR   * TRM                                      | INV TC               | TC2 TC               | <b>^</b>             | 1 1                                  | E TE          |
| 0 0 0 0 0 0 0 0                                                                                                                                                    | 0                                                |                      |                      | 0                    |                                      |               |
|                                                                                                                                                                    |                                                  |                      |                      |                      |                                      |               |
|                                                                                                                                                                    |                                                  |                      |                      |                      |                                      |               |
| Timer Control/Status Register                                                                                                                                      |                                                  |                      | *= Re                | served, F            | rogram                               | as 0          |
| TCSR0:\$FFFF8F Read/Write                                                                                                                                          |                                                  |                      |                      |                      |                                      |               |
| TCSR1:\$FFFF8B Read/Write                                                                                                                                          |                                                  |                      |                      |                      |                                      |               |
| TCSR2:\$FFFF87 Read/Write                                                                                                                                          |                                                  |                      |                      |                      |                                      |               |
| Reset = \$000000                                                                                                                                                   |                                                  |                      |                      |                      |                                      |               |

Figure D-20 Timer Control/Status Register (TCSR)

| Application:                                                                                                          |                                           | Date:         |
|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------|
|                                                                                                                       |                                           | Programmer:   |
|                                                                                                                       |                                           | Sheet 3 of 3  |
| Timers                                                                                                                |                                           |               |
| 23 22 21 20 19 18 17 16                                                                                               | 15 14 13 12 11 10 9 8 7                   | 6 5 4 3 2 1 0 |
|                                                                                                                       | Timer Reload Value                        |               |
|                                                                                                                       |                                           |               |
| Timer Load Register TLR0:\$FFFF8E Write Only TLR1:\$FFFF8A Write Only TLR2:\$FFFF86 Write Only                        |                                           |               |
| Reset = \$000000                                                                                                      |                                           |               |
| 23 22 21 20 19 18 17 16                                                                                               | 15 14 13 12 11 10 9 8 7                   | 6 5 4 3 2 1 0 |
| \                                                                                                                     | /alue Compared to Counter Value           |               |
|                                                                                                                       |                                           |               |
| Timer Compare Register TCPR0:\$FFFF8D Read/Write TCPR1:\$FFFF89 Read/Write TCPR2:\$FFFF85 Read/Write Reset = \$000000 |                                           |               |
| 23 22 21 20 19 18 17 16                                                                                               | 15 14 13 12 11 10 9 8 7 Timer Count Value | 6 5 4 3 2 1 0 |
|                                                                                                                       |                                           |               |
| Timer Count Register TCR0:\$FFFF8C Read Only TCR1:\$FFFF88 Read Only TCR2:\$FFFF84 Read Only Reset = \$000000         |                                           |               |

Figure D-21 Timer Load, Compare, Count Registers (TLR, TCPR, TCR)

| Application:                              |        |        |          |        |      |         |       |        |       |     | _   | Date | : <u> </u> |      |     |          |
|-------------------------------------------|--------|--------|----------|--------|------|---------|-------|--------|-------|-----|-----|------|------------|------|-----|----------|
|                                           |        |        |          |        |      |         |       |        |       |     | _   | Prog | ramm       | ner: |     |          |
|                                           |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     | t 1 of 4 |
| GPIO                                      |        |        |          |        |      | Port    | В (Н  | 108)   |       |     |     |      |            |      |     |          |
|                                           | 15     | 14     | 13       | 12     | . 11 | 10      | 9     | 8      | . 7   | 6   | 5   | 4    | ı 3        | 2    | 1   | 0        |
| Host Data<br>Direction Register<br>(HDDR) | DR15   |        |          |        |      | DR10    | DR9   | DR8    | DR7   | DR6 | DR5 | DR4  | DR3        | DR2  | DR1 | DR0      |
| X:\$FFFC8                                 |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
| Write<br>Reset = \$0                      |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
| · ·                                       |        | 1 → F  | IIx is C | Output |      | DRx     | :=0 → | HIx is | Input |     |     |      |            |      |     |          |
|                                           | 15     | 14     | 13       | 12     | . 11 | 10      | 9     | 8      | ı 7   | 6   | 5   | 4    | . 3        | 2    | 1   | 0        |
| Host Data<br>Register<br>(HDR)            | D15    | D14    | D13      | D12    | D11  | D10     | D9    | D8     | D7    | D6  | D5  | D4   | D3         | D2   | D1  | D0       |
| X:\$FFFC9                                 |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
| Write Reset = Undefined                   |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
|                                           |        |        |          |        |      | ng HI08 | GPIC  | ) pin. |       |     |     |      |            |      |     |          |
|                                           | Functi | on dep | ends o   | on HDI | DR.  |         |       |        |       |     |     |      |            |      |     |          |
|                                           |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
|                                           |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
|                                           |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
|                                           |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
|                                           |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
|                                           |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
|                                           |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
|                                           |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
|                                           |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |
|                                           |        |        |          |        |      |         |       |        |       |     |     |      |            |      |     |          |

Figure D-22 Host Data Direction and Host Data Registers (HDDR, HDR)

| Application:                                                                  |                                                                                                                         | Date:            |
|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------|
|                                                                               |                                                                                                                         | Programmer:      |
|                                                                               |                                                                                                                         | Sheet 2 of 4     |
| GPIO                                                                          | Port C (ESSI0)                                                                                                          |                  |
| Port C Control Register<br>(PCRC)<br>X:\$FFFBF<br>ReadWrite<br>Reset = \$0    |                                                                                                                         | 1 0<br>PC1 PC0   |
|                                                                               | PCn = 1 → Port Pin configured a PCn = 0 → Port Pin configured a                                                         |                  |
| Port C Direction Register<br>(PRRC)<br>X:\$FFFFBE<br>ReadWrite<br>Reset = \$0 |                                                                                                                         | 1 0<br>PDC1 PDC0 |
|                                                                               | PDCn = 1 → Port Pin is Output<br>PDCn = 0 → Port Pin is Input                                                           |                  |
| Port C GPIO Data Register<br>(PDRC)<br>X:\$FFFFBD<br>ReadWrite<br>Reset = \$0 |                                                                                                                         | 1 0<br>PD1 PD0   |
|                                                                               | port pin n is GPIO input, then PD value on port pin n if port pin n is GPIO output, then PDn is reflected on port pin n |                  |
|                                                                               | *= Reserved, Program as 0                                                                                               |                  |

**Figure D-23** Port C Registers (PCRC, PRRC, PDRC)

| Application:                                                                |                                                                      | Date:            |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------|------------------|
|                                                                             |                                                                      | Programmer:      |
|                                                                             |                                                                      | Sheet 3 of 4     |
| GPIO                                                                        | Port D (ESSI1)                                                       |                  |
| B . B                                                                       | 23:::6 5 4 3 2                                                       | 1 0              |
| Port D Control Registe<br>(PCRD<br>X:\$FFFFAF<br>ReadWrite<br>Reset = \$0   |                                                                      | PC1 PC0          |
|                                                                             | PCn = 1 → Port Pin configured<br>PCn = 0 → Port Pin configured       |                  |
| Port D Direction Registe<br>(PRRD<br>X:\$FFFFAE<br>ReadWrite<br>Reset = \$0 |                                                                      | 1 0 PDC1 PDC0    |
|                                                                             | PDCn = 1 → Port Pin is Output<br>PDCn = 0 → Port Pin is Input        |                  |
| Port D GPIO Data Registe<br>(PDRD<br>X:\$FFFFAD<br>ReadWrite<br>Reset = \$0 |                                                                      | 1 O<br>PD1 PD0   |
|                                                                             | port pin n is GPIO input, then P value on port pin n                 | Dn reflects the  |
|                                                                             | if port pin n is GPIO output, then<br>PDn is reflected on port pin n | value written to |
|                                                                             | *= Reserved, Program as 0                                            |                  |

Figure D-24 Port D Registers (PCRD, PRRD, PDRD)

| Application:                                                                  |                                                           | Date:            |
|-------------------------------------------------------------------------------|-----------------------------------------------------------|------------------|
|                                                                               |                                                           | Programmer:      |
|                                                                               |                                                           | Sheet 4 of 4     |
| GPIO                                                                          | Port E (SCI)                                              |                  |
| Port E Control Register<br>(PCRE)<br>X:\$FFFF9F<br>ReadWrite<br>Reset = \$0   |                                                           |                  |
| Port E Direction Register<br>(PRRE)<br>X:\$FFFF9E<br>ReadWrite<br>Reset = \$0 |                                                           | 1 0 PDC1 PDC0    |
| Port E GPIO Data Register<br>(PDRE)<br>X:\$FFFF9D<br>ReadWrite<br>Reset = \$0 |                                                           |                  |
|                                                                               | PDn is reflected on port pin n  *= Reserved, Program as 0 | value without to |

**Figure D-25** Port E Registers (PCRE, PRRE, PDRE)

# Freescale Semiconductor, Inc.

# **INDEX**

| A                                                         | Breakpoint 1 Read/Write Select bits (RW10–RW11) 10-13 |
|-----------------------------------------------------------|-------------------------------------------------------|
| A0–A17 signals 2-9                                        | BSDL listing                                          |
| AA0–AA3 signals 2-10                                      | PBGA C-8                                              |
| adder                                                     | TQFP C-2                                              |
| modulo 1-9                                                | BSR register 11-7                                     |
| offset 1-9                                                | BT0–BT1 bits 10-14                                    |
| reverse-carry 1-9                                         | bus                                                   |
| address attribute signals 2-10                            | address 2-4                                           |
| address bus 2-3                                           | data 2-4                                              |
|                                                           | external address 2-9                                  |
| signals 2-9<br>Address Generation Unit 1-9                | external data 2-9                                     |
|                                                           |                                                       |
| addressing modes 1-10                                     | multiplexed 2-4                                       |
| AGU 1-9                                                   | non-multiplexed 2-4                                   |
| ALC bit 7-13                                              | bus busy signal (BB) 2-13                             |
| Alignment Control bit (ALC) 7-13                          | bus clock not signal (BCLK) 2-13                      |
| applications 1-7                                          | bus clock signal (BCLK) 2-13                          |
| Asynchronous/Synchronous bit (SYN) 7-18                   | bus control 2-3                                       |
| В                                                         | bus grant signal (BG) 2-12                            |
| Ь                                                         | bus parking 2-13                                      |
| BA3–BA10 bits 6-12                                        | bus request signal ( $\overline{BR}$ ) 2-12           |
|                                                           | buses                                                 |
| barrel shifter 1-8                                        | internal 1-13                                         |
| Base Address bits (BA3–BA10) 6-12                         | BYPASS instruction 11-11                              |
| BB signal 2-13                                            | С                                                     |
| BCLK signal 2-13                                          | C                                                     |
| BCLK signal 2-13                                          | $\overline{CAC}$ signal 2.12                          |
| BG signal 2-12                                            | CAS signal 2-13                                       |
| bootstrap 4-4                                             | CC00–CC01 bits 10-13                                  |
| bootstrap from byte-wide external memory 4-7              | CC10-CC11 bits 10-14                                  |
| bootstrap program options                                 | CD0-CD11 bits 8-16                                    |
| invoking 4-5                                              | Central Processing Unit (CPU) 1-3                     |
| bootstrap ROM 3-7                                         | CKP bit 7-18                                          |
| bootstrap through HI08 (68302/68360) 4-9                  | CLAMP instruction 11-10                               |
| bootstrap through HI08 (ISA) 4-8                          | CLKGEN 1-11                                           |
| bootstrap through HI08 (Multiplexed) 4-9                  | CLKOUT signal 2-8                                     |
| bootstrap through HI08 (non-multiplexed) 4-8              | clock 1-7, 2-3                                        |
| bootstrap through SCI 4-7                                 | Clock Divider bits (CD0–CD11) 8-16                    |
| Boundary Scan Description Language                        | Clock Generator (CLKGEN) 1-11                         |
| PBGA C-8                                                  | Clock Out Divider bit (COD) 8-16                      |
| TQFP C-2                                                  | clock output signal (CLKOUT) 2-8                      |
| Boundary Scan Register (BSR) 11-7                         | Clock Polarity bit (CKP) 7-18                         |
| BR signal 2-12                                            | clock signals 2-7                                     |
| break 8-9                                                 | Clock Source Direction bit (SCKD) 7-16                |
| Breakpoint 0 and 1 Event bits (BT0–BT1) 10-14             | CMOS 1-7                                              |
| Breakpoint 0 Condition Code Select bits                   | COD bit 8-16                                          |
| (CC00-CC01) 10-13                                         | code                                                  |
| Breakpoint 0 Read/Write Select bits                       | compatible 1-7                                        |
| (RW00–RW01) 10-12                                         | column address strobe signal (CAS) 2-13               |
| Breakpoint 1 Condition Code Select bits (CC10–CC11) 10-14 | CRA register 7-11                                     |

D

| bits 0–7—Prescale Modulus Select bits          | bit 22—ESSI Transmit Exception Interrupt     |
|------------------------------------------------|----------------------------------------------|
| (PM0–PM7) 7-11                                 | Enable bit (TEIE) 7-27                       |
| bits 8–10—reserved bits 7-11                   | bit 23—ESSI Receive Exception Interrupt      |
| bit 11—Prescaler Range bit (PSR) 7-11          | Enable bit (REIE) 7-27                       |
| bits 12–16—Frame Rate Divider Control bits     | crystal input 2-8                            |
| (DC4–DC0) 7-12                                 | CVR register                                 |
| bit 17—reserved bit 7-13                       | bits 0–6—Host Vector bits (HV0–HV6) 6-25     |
| bit 18—Alignment Control bit (ALC) 7-13        | 51t3 0-0-1103t vector 51t3 (11v0-11v0) 0-25  |
|                                                | D                                            |
| bits 19–21—Word Length Control bits            |                                              |
| (WL0-WL1) 7-14                                 | D0-D23 2-10                                  |
| bit 22—Select SC1 as Transmitter 0 Drive       | data ALU 1-8                                 |
| Enable bit (SSC1) 7-14                         | registers 1-8                                |
| bit 23—reserved bit 7-14                       | data bus 2-3                                 |
| reserved bits—bit 17 7-13                      |                                              |
| reserved bits—bit 23 7-14                      | signals 2-10                                 |
| reserved bits—bits 8–10 7-11                   | Data Output bit (DO) 9-14                    |
| CRB register                                   | DC4–DC0 bits 7-12                            |
| bits 0–1—Serial Output Flag bits               | DE signal 2-37, 10-4                         |
| (OF0-OF1) 7-15                                 | Debug Event signal (DE signal) 10-4          |
| bit 2—Serial Control 0 Direction bit           | Debug mode                                   |
| (SCD0) 7-16                                    | in OnCE module 10-16                         |
| bit 3—Serial Control 1 Direction bit           | DEBUG_REQUEST instruction 11-11              |
| (SCD1) 7-16                                    | executing during Stop state 10-17            |
| bit 4—Serial Control 2 Direction bit           | executing during Wait state 10-17            |
| (SCD2) 7-16                                    | executing in OnCE module 10-17               |
| bit 5—Clock Source Direction bit (SCKD) 7-16   | Direct Memory Access (DMA) 1-15              |
| bit 6—Shift Direction bit (SHFD) 7-17          | Divide Factor (DF) 1-11                      |
| bits 7–8—Frame Sync Length bits                | DMA 1-15                                     |
| (FSL1–FSL0) 7-17                               | triggered by timer 9-27                      |
| bit 9—Frame Sync Relative Timing bit           | DO bit 9-14                                  |
| (FSR) 7-17                                     | DO loop 1-10                                 |
| bit 10—Frame Sync Polarity bit (FSP) 7-17      | Double Data Strobe 2-4                       |
| bit 11—Clock Polarity bit (CKP) 7-18           | Double Host Request bit (HDRQ) 6-23          |
| bit 12—Asynchronous/Synchronous bit            | DRAM 1-13                                    |
| (SYN) 7-18                                     | DS 2-4                                       |
| bit 13—ESSI Mode Select bit (MOD) 7-20         | DSP56300 core 1-3, 1-6                       |
| bit 14—ESSI Transmit 2 Enable bit (TE2) 7-22   | DSP56300 Family Manual 1-3, 1-7              |
| bit 15—ESSI Transmit 1 Enable bit (TE1) 7-23   | DSP56303 Functional Signal Groupings 2-3     |
| bit 16—ESSI Transmit 0 Enable bit (TEO) 7-24   | signal groupings 2-3                         |
| bit 17—ESSI Receive Enable bit (RE) 7-24       | DSP56303 Technical Data 1-3                  |
|                                                |                                              |
| bit 18—ESSI Transmit Interrupt Enable bit      | E                                            |
| (TIE) 7-26                                     | _                                            |
| bit 19—ESSI Receive Interrupt Enable bit       | ENABLE_ONCE instruction 11-11                |
| (RIE) 7-26                                     | Enhanced Synchronous Serial Interface        |
| bit 20—ESSI Transmit Last Slot Interrupt       | (ESSI) 1-16, 2-3, 2-25, 2-28                 |
| Enable bit (TLIE) 7-26                         | Enhanced Synchronous Serial Interface 0 2-24 |
| bit 21—ESSI Receive Last Slot Interrupt Enable | Enhanced Synchronous Serial Interface 1 2-28 |
| bit (RLIE) 7-27                                | equates                                      |
|                                                | BILL B-13                                    |

| bus interface unit B-13                      | ESSI Transmit Data registers (TX2, TX1, TX0) 7-34 |
|----------------------------------------------|---------------------------------------------------|
| direct memory access B-10                    | ESSI Transmit Exception Interrupt Enable bit      |
| DMA B-10                                     | (TEIE) 7-27                                       |
| enhanced serial communication interface B-5  | ESSI Transmit Interrupt Enable bit (TIE) 7-26     |
| ESSI B-5                                     | ESSI Transmit Last Slot Interrupt Enable bit      |
| exception processing B-7                     | (TLIE) 7-26                                       |
| HI08 B-3                                     | ESSI Transmit Shift Registers 7-33                |
| host interface B-3                           | ESSI Transmit Slot Mask Registers (TSMA,          |
| i/o port programming B-3                     | TSMB) 7-34                                        |
| interrupt B-15                               | ESSI0 2-24                                        |
| phase locked loop B-12                       | ESSI0 (GPIO) 5-3                                  |
| PLL B-12                                     | ESSI1 2-28                                        |
| SCI B-4                                      | ESSI1 (GPIO) 5-4                                  |
| serial communication interface B-4           | EX bit 10-5                                       |
| timer module B-9                             | exception processing equates B-7                  |
| ESSI 2-4                                     | Exit Command bit (EX) 10-5                        |
| after reset 7-36                             | expanded mode 4-6                                 |
| asynchronous operating mode 7-40             | EXTAL 2-7                                         |
| frame sync length 7-41                       | EXTAL signal 2-7                                  |
| frame sync polarity 7-42                     | external address bus 2-9                          |
| frame sync selection 7-41                    | external bus control 2-9, 2-11, 2-12              |
| frame sync word length 7-41                  | external clock/crystal input 2-7                  |
| GPIO functionality 7-43                      | external data bus 2-9                             |
| initialization 7-36                          | external interrupt request A signal 2-14          |
| interrupts 7-37                              | external interrupt request B signal 2-15          |
| Network mode 7-40                            | external interrupt request C signal 2-15          |
| Normal mode 7-40                             | external interrupt request D signal 2-16          |
| operating mode 7-36                          | external memory expansion port 2-9                |
| operating modes 7-40                         | EXTEST instruction 11-8                           |
| Port Control Register (PCR) 7-43             | _                                                 |
| Port Data Register (PDR) 7-45                | F                                                 |
| Port Direction Register (PRR) 7-44           |                                                   |
| programming model 7-8                        | FE bit 8-15                                       |
| synchronous operating mode 7-40              | Frame Rate Divider Control bits (DC4–DC0) 7-12    |
| ESSI Control Register A (CRA) 7-11           | Frame Sync Length bits (FSL1–FSL0) 7-17           |
| ESSI Mode Select bit (MOD) 7-20              | Frame Sync Polarity bit (FSP) 7-17                |
| ESSI Receive Data Register (RX) 7-33         | Frame Sync Relative Timing bit (FSR) 7-17         |
| ESSI Receive Enable bit (RE) 7-26            | frame sync selection                              |
| ESSI Receive Exception Interrupt Enable bit  | ESSI 7-41                                         |
| (REIE) 7-27                                  | Framing Error Flag bit (FE) 8-15                  |
| ESSI Receive Interrupt Enable bit (RIE) 7-26 | frequency                                         |
| ESSI Receive Last Slot Interrupt Enable bit  | operation 1-7                                     |
| (RLIE) 7-27                                  | FSL1–FSL0 bits 7-17                               |
| ESSI Receive Shift Register 7-33             | FSP bit 7-17                                      |
| ESSI Receive Slot Mask Registers (RSMA,      | FSR bit 7-17                                      |
| RSMB) 7-35                                   | functional groups 2-4                             |
| ESSI Status Register (SSISR) 7-27            | •                                                 |
| ESSI Time Slot Register (TSR) 7-34           | G                                                 |
| ESSI Transmit 0 Enable bit (TE0) 7-24        | con and many and input / autout (CDIO) 2.24       |
| ESSI Transmit 1 Enable bit (TE1) 7-23        | general purpose input/output (GPIO) 2-34          |
| ESSI Transmit 2 Enable bit (TE2) 7-22        | Global Data Bus 1-13                              |

## Н

| GO Command bit (GO) 10-6                                | bit 2—Host Command Interrupt Enable bit          |
|---------------------------------------------------------|--------------------------------------------------|
| GPIO 1-15, 2-4, 2-34                                    | (HCIE) 6-10                                      |
| on HI08 6-30                                            | bits 3, 4—Host Flag 2 and 3 bits (HF2,           |
| Timers 2-4                                              | HF3) 6-10                                        |
| GPIO (ESSIO, Port C) 5-3                                | reserved bits—bits 5–15 6-10                     |
| GPIO (ESSI1, Port D) 5-4                                | HCS signal 2-21                                  |
| GPIO (HI08, Port B) 5-3                                 | HCSEN bit 6-13                                   |
| GPIO (SCI, Port E) 5-4                                  | HCSP bit 6-16                                    |
| GPIO (Timer) 5-4                                        | HDDR register 6-17                               |
| GPIO functionality                                      | HDDS bit 6-15                                    |
| on ESSI 7-43                                            | HDR register 6-17                                |
| ground 2-3, 2-6                                         | HDRQ bit 6-23                                    |
| address bus 2-6                                         | HDS signal 2-20                                  |
| bus control 2-7                                         | HDSP bit 6-14                                    |
| data bus 2-7                                            | HEN bit 6-14                                     |
| ESSI 2-7                                                | HF0 bit 6-24                                     |
| host interface 2-7                                      | HF0, HF1 bits 6-11                               |
| PLL 2-6                                                 | HF1 bit 6-24                                     |
| quiet 2-6                                               | HF2 bit 6-27                                     |
| SCI 2-7                                                 | HF2, HF3 bits 6-10                               |
| timer 2-7                                               | HF3 bit 6-27                                     |
|                                                         | HGEN bit 6-13                                    |
| Н                                                       | HI08 1-16, 2-3, 2-4, 2-16, 2-18, 2-19, 2-21, 6-3 |
|                                                         | (GPIO) 5-3                                       |
| H0–H7 signals 2-18                                      | data transfer 6-31                               |
| HA0 signal 2-18                                         | DSP side control registers 6-8                   |
| HA1 signal 2-19                                         | DSP side data registers 6-8                      |
| HA2 signal 2-19                                         | DSP side registers after reset 6-18              |
| HA8 signal 2-19                                         | DSP to host                                      |
| HA10 signal 2-21                                        | data word 6-5                                    |
| HA9 signal 2-19                                         | handshaking protocols 6-5                        |
| HA8EN bit 6-13                                          | interrupts 6-5                                   |
| HA9EN bit 6-13                                          | mapping 6-4                                      |
| HAD0–HAD7 signals 2-18                                  | transfer modes 6-5                               |
| HAEN bit 6-14                                           |                                                  |
| HAP bit 6-16                                            | external host programmer's model 6-20            |
| hardware stack 1-10                                     | GPIO 6-30<br>HI08 to DSP core interface 6-3      |
| HAS/HAS 2-18                                            |                                                  |
| HASP bit 6-15                                           | HI08 to host processor interface 6-4             |
| HBAR register 6-12                                      | Host Base Address Register (HBAR) 6-12           |
| bits 0–7—Base Address bits (BA3–BA10) 6-12              | Host Control Register (HCR) 6-9, 6-10            |
| reserved bits—bits 5–15 6-12                            | Host Data Direction Register (HDDR) 6-17         |
| HCIE bit 6-10                                           | Host Data Register (HDR) 6-17                    |
| HCP bit 6-11                                            | Host Port Control Register (HPCR) 6-12           |
|                                                         | Host Receive Data Register (HRX) 6-8             |
| HCR register 6-9, 6-10                                  | host side                                        |
| bit 0—Host Receive Interrupt Enable bit                 | Interface Control Register (ICR) 6-22            |
| (HRIE) 6-10                                             | Interface Status Register (ISR) 6-26             |
| bit 1—Host Transmit Interrupt Enable bit<br>(HTIE) 6-10 | Interface Vector Register (IVR) 6-28             |

| Receive Byte Registers (RXH, RXM,                | Host Flag 2 bit (HF2) 6-27                                                                  |
|--------------------------------------------------|---------------------------------------------------------------------------------------------|
| RXL) 6-28                                        | Host Flag 3 bit (HF3) 6-27                                                                  |
| Transmit Byte Registers (TXH, TXM,               | Host GPIO Port Enable bit (HGEN) 6-13                                                       |
| TXL) 6-29                                        | Host Interface 1-16, 2-3, 2-4, 2-16, 2-18, 2-19, 2-21,                                      |
| host side registers after reset 6-30             | 6-3                                                                                         |
| Host Status Register (HSR) 6-11                  | Host Little Endian bit (HLEND) 6-24                                                         |
| host to DSP                                      | Host Multiplexed Bus bit (HMUX) 6-15                                                        |
| data word 6-3                                    | host port                                                                                   |
| handshaking protocols 6-4                        | configuration 2-17                                                                          |
| instructions 6-4                                 | usage considerations 2-16                                                                   |
| mapping 6-3                                      | Host Port Control Register (HPCR) 6-12                                                      |
| transfer modes 6-3                               | host read data signal (HRD/HRD) signal 2-20                                                 |
| Host Transmit Data Register (HTX) 6-9            | host read/write signal (HRW) 2-20                                                           |
| polling 6-31                                     | Host Receive Data Full bit (HRDF) 6-11                                                      |
| registers 6-7                                    | Host Receive Data Register (HRX) 6-8                                                        |
| servicing interrupts 6-32                        | Host Receive Interrupt Enable bit (HRIE) 6-10                                               |
| HI-Z instruction 11-10                           | Host Request                                                                                |
| HLEND bit 6-24                                   | Double 2-4                                                                                  |
| HMUX bit 6-15                                    | Single 2-4                                                                                  |
| Host Acknowledge Enable bit (HAEN) 6-14          | Host Request Enable bit (HREN) 6-14                                                         |
| Host Acknowledge Polarity bit (HAP) 6-16         | Host Request Open Drain bit (HROD) 6-14                                                     |
| host acknowledge signal (HACK/HACK 2-23          | Host Request Polarity bit (HRP) 6-16                                                        |
| host address 10 signal (HA10) 2-21               | host request signal (HREQ/HREQ 2-22                                                         |
| host address 8 signal (HA8) 2-19                 | Host Status Register (HSR) 6-11                                                             |
| host address 9 signal (HA9) 2-19                 | Host Transmit Data Empty bit (HTDE) 6-11                                                    |
| host address input 0 signal (HA0) 2-18           | Host Transmit Data Register (HTX) 6-9                                                       |
| host address input 1 signal (HA1) 2-19           | Host Transmit Interrupt Enable bit (HTIE) 6-10                                              |
| host address input 2 signal (HA2) 2-19           | Host Vector bits (HV0–HV6) 6-25                                                             |
| Host Address Line 8 Enable bit (HA8EN) 6-13      | host write data signal (HWR/HWR) 2-20                                                       |
| Host Address Line 9 Enable bit (HA9EN) 6-13      | HPCR register 6-12                                                                          |
| host address signal HAD0–HAD7) 2-18              | bit 0—Host GPIO Port Enable bit (HGEN) 6-13                                                 |
| Host Address Strobe Polarity bit (HASP) 6-15     | bit 1—Host Address Line 8 bit (HA8EN) 6-13                                                  |
| host address strobe signal (HAS/HAS) signal 2-18 | bit 2—Host Address Line 9 bit (HA9EN) 6-13                                                  |
| Host Base Address Register (HBAR) 6-12           | bit 3—Host Chip Select Enable bit                                                           |
| Host Chip Select Enable bit (HCSEN) 6-13         | (HCSEN) 6-13                                                                                |
| Host Chip Select Polarity bit (HCSP) 6-16        | bit 4—Host Request Enable bit (HREN) 6-14                                                   |
| host chip select rolarly bit (FICSF) o To        | bit 5—Host Acknowledge Enable bit                                                           |
| Host Command Interrupt Enable bit (HCIE) 6-10    | (HAEN) 6-14                                                                                 |
| Host Command Pending bit (HCP) 6-11              | bit 6—Host Enable bit (HEN) 6-14                                                            |
| Host Control Register (HCR) 6-9, 6-10            | bit 7—reserved bit 6-14                                                                     |
| Host Data Direction Register (HDDR) 6-17         | bit 8—Host Request Open Drain bit                                                           |
| Host Data Register (HDR) 6-17                    | (HROD) 6-14                                                                                 |
| host data signal (H0–H7) 2-18                    | bit 9—Host Data Strobe Polarity bit                                                         |
| Host Data Strobe Polarity bit (HDSP) 6-14        | (HDSP) 6-14                                                                                 |
| host data strobe signal (HDS/HDS) 2-20           | bit 10—Host Address Strobe Polarity bit                                                     |
| Host Dual Data Strobe bit (HDDS) 6-15            | (HASP) 6-15                                                                                 |
| Host Enable bit (HEN) 6-14                       | bit 11—Host Multiplexed Bus bit (HMUX) 6-15                                                 |
| Host Flag 0 and 1 bits (HF0, HF1) 6-11           | bit 12—Host Multiplexed bus bit (HMOX) 6-15<br>bit 12—Host Dual Data Strobe bit (HDDS) 6-15 |
| Host Flag 0 bit (HF0) 6-24                       | bit 13—Host Chip Select Polarity bit                                                        |
| Host Flag 1 bit (HF1) 6-24                       | (HCSP) 6-16                                                                                 |
| Host Flag 2 and 3 bits (HF2 HF3) 6-10            | hit 14—Host Request Polarity hit (HRP) 6-16                                                 |

I-6

| bit 15—Host Acknowledge Polarity bit         | location 3-8                               |
|----------------------------------------------|--------------------------------------------|
| (HAP) 6-16                                   | instruction set 1-7                        |
| reserved bit—bit 7 6-14                      | Interface Control Register (ICR) 6-22      |
| HR 2-4                                       | Interface Status Register (ISR) 6-26       |
| HRD/HRD 2-20                                 | Interface Vector Register (IVR) 6-28       |
| HRDF bit 6-11                                | internal buses 1-13                        |
| HREN bit 6-14                                | interrupt 1-10                             |
| HRIE bit 6-10                                | ESSI 7-37                                  |
| HROD bit 6-14                                | priority levels 4-12                       |
| HRP bit 6-16                                 | servicing on HI08 6-32                     |
| HRRQ/HRRQ 2-23                               | sources 4-9                                |
| HRW 2-20                                     | interrupt and mode control 2-3, 2-14, 2-15 |
| HRX register 6-8                             | interrupt control 2-14, 2-15               |
| HSR register 6-11                            | interrupt equates B-15                     |
| bit 0—Host Receive Data Full bit (HRDF) 6-11 |                                            |
|                                              | Interrupt Mode Enable bit (IME) 10-8       |
| bit 1—Host Transmit Data Empty bit           | Interrupt Priority Register P (IPR—P) 4-13 |
| (HTDE) 6-11                                  | interrupts                                 |
| bit 2—Host Command Pending bit (HCP) 6-11    | DMA equates B-15                           |
| bits 3, 4—Host Flag 0 and 1 bits (HF0,       | ending address B-16                        |
| HF1) 6-11                                    | ESSI equates B-16                          |
| reserved bits—bits 5–15 6-11                 | host equates B-16                          |
| HTDE bit 6-11                                | non-maskable B-15                          |
| HTIE bit 6-10                                | request pins B-15                          |
| HTRQ/HTRQ 2-22                               | SCI equates B-16                           |
| HTX register 6-9                             | timer equates B-15                         |
| <u>HV0</u> –HV6 bits 6-25                    | INV bit 9-11                               |
| HWR/HWR signal 2-20                          | Inverter bit (INV) 9-11                    |
|                                              | IPR—P 4-13                                 |
| I                                            | ISR register 6-26                          |
|                                              | bit 0—Receive Data Register Full bit       |
| ICR register 6-22                            | (RXDF) 6-26                                |
| bit 0—Receive Request Enable bit (RREQ) 6-23 | bit 1—Transmit Data Register Empty bit     |
| bit 1—Transmit Request Enable bit            | (TXDE) 6-27                                |
| (TREQ) 6-23                                  | bit 2—Transmitter Ready bit (TRDY) 6-27    |
| bit 2—Double Host Request bit (HDRQ) 6-23    | bit 3—Host Flag 2 bit (HF2) 6-27           |
| bit 3—Host Flag 0 bit (HF0) 6-24             | bit 4—Host Flag 3 bit (HF3) 6-27           |
| bit 4—Host Flag 1 bit (HF1) 6-24             | bit 5—reserved bit 6-27                    |
| bit 5—Host Little Endian bit (HLEND) 6-24    | bit 6—reserved bit 6-27                    |
| bit 6—reserved bit 6-24                      | reserved bits—bits 5,6 6-27                |
| reserved bit—bit 6 6-24                      | IVR register 6-28                          |
| IDCODE instruction 11-9                      | TVICTEGISTET 0-20                          |
| IDLE bit 8-14                                | J                                          |
| Idle Line Flag bit (IDLE) 8-14               |                                            |
| Idle Line Interrupt Enable bit (ILIE) 8-11   | Joint Test Action Group (JTAG) 11-3        |
| IF0 bit 7-28                                 | JTAG 1-11, 2-35                            |
| IF1 bit 7-28                                 | JTAG instructions                          |
| ILIE bit 8-11                                | BYPASS instruction 11-11                   |
| IME bit 10-8                                 | CLAMP instruction 11-10                    |
| instruction cache 3-3                        | DEBUG REOUEST instruction 11-11            |
|                                              |                                            |

| ENABLE_ONCE instruction 11-11 EXTEST instruction 11-8 HI-Z instruction 11-10 IDCODE instruction 11-9 SAMPLE/PRELOAD instruction 11-9 JTAG/OnCE Interface signals Debug Event signal (DE signal) 10-4 | mode select A signal 2-14 mode select B signal 2-15 mode select C signal 2-15 mode select D signal 2-16 modulo adder 1-9 multiplexed bus 2-4 Multiplication Factor bits (MF) 4-18 multiplier-accumulator (MAC) 1-8, 1-9 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| N.                                                                                                                                                                                                   | N                                                                                                                                                                                                                       |
| keeper, weak 2-24, 2-25, 2-26, 2-27, 2-28, 2-29, 2-30, 2-31, 2-32, 2-33, 2-34, 2-35                                                                                                                  | non-maskable interrupt 2-8, 2-9<br>non-multiplexed bus 2-4                                                                                                                                                              |
| L                                                                                                                                                                                                    | 0                                                                                                                                                                                                                       |
| LA register 1-10                                                                                                                                                                                     |                                                                                                                                                                                                                         |
| LC register 1-10<br>logic 1-7<br>Loop Address register (LA) 1-10<br>Loop Counter register (LC) 1-10                                                                                                  | OBCR register 10-12<br>bits 0–1—Memory Breakpoint Select bits<br>(MBS0–MBS1) 10-12<br>bits 2–3—Breakpoint 0 Read/Write Select bits                                                                                      |
| M                                                                                                                                                                                                    | (RW00–RW01) 10-12<br>bits 4–5—Breakpoint 0 Condition Code Select<br>bits (CC00–CC01) 10-13                                                                                                                              |
| MAC 1-9<br>Manual Conventions 1-5<br>MBO bit 10-8                                                                                                                                                    | bits 6–7—Breakpoint 1 Read/Write Select bits (RW10–RW11) 10-13                                                                                                                                                          |
| MBS0–MBS1 bits 10-12                                                                                                                                                                                 | bits 8–9—Breakpoint 1 Condition Code Select                                                                                                                                                                             |
| memory                                                                                                                                                                                               | bits (CC10–CC11) 10-14<br>bits 10–11—Breakpoint 0 and 1 Event Select                                                                                                                                                    |
| bootstrap ROM 3-7                                                                                                                                                                                    | bits (BT0–BT1) 10-14                                                                                                                                                                                                    |
| enabling breakpoints 10-18                                                                                                                                                                           | reserved bits—bits 12–15 10-15                                                                                                                                                                                          |
| external expansion port 1-13                                                                                                                                                                         | OCR register                                                                                                                                                                                                            |
| maps 3-9                                                                                                                                                                                             | bits 0–4—Register Select bits (RS0–RS4) 10-5                                                                                                                                                                            |
| on-chip 1-12                                                                                                                                                                                         | bit 5—Exit Command bit (EX) 10-5                                                                                                                                                                                        |
| program RAM 3-6<br>X data RAM 3-6                                                                                                                                                                    | bit 6—GO Command bit (GO) 10-6                                                                                                                                                                                          |
| Y data RAM 3-7                                                                                                                                                                                       | bit 7—Read/Write Command bit $(R/\overline{W})$ 10-6                                                                                                                                                                    |
| Memory Breakpoint Occurrence bit (MBO) 10-8                                                                                                                                                          | ODEC 10-8<br>OF0-OF1 bits 7-15                                                                                                                                                                                          |
| Memory Breakpoint Select bits                                                                                                                                                                        | offset adder 1-9                                                                                                                                                                                                        |
| (MBS0–MBS1) 10-12                                                                                                                                                                                    | OGDBR register 10-20                                                                                                                                                                                                    |
| memory configuration 3-7                                                                                                                                                                             | OMAC0 comparator 10-11                                                                                                                                                                                                  |
| memory spaces 3-7                                                                                                                                                                                    | OMAC1 comparator 10-11                                                                                                                                                                                                  |
| RAM 3-8                                                                                                                                                                                              | OMAL register 10-11                                                                                                                                                                                                     |
| MF bits 4-18                                                                                                                                                                                         | OMBC counter 10-14                                                                                                                                                                                                      |
| MIPS 1-7                                                                                                                                                                                             | OMLR0 register 10-11                                                                                                                                                                                                    |
| MOD bit 7-20                                                                                                                                                                                         | OMLR1 register 10-11                                                                                                                                                                                                    |
| $MODA/\overline{IRQA}$ 2-14                                                                                                                                                                          | OMR register 1-11                                                                                                                                                                                                       |
| MODB/IRQB 2-15                                                                                                                                                                                       | OnCE 1-4                                                                                                                                                                                                                |
| MODC/IRQC 2-15                                                                                                                                                                                       | commands 10-23                                                                                                                                                                                                          |
| MODD/IRQD 2-16                                                                                                                                                                                       | controller 10-4                                                                                                                                                                                                         |
| mode control 2-14, 2-15                                                                                                                                                                              | trace logic 10-15                                                                                                                                                                                                       |
| Mode Select bit (MOD) 7-20                                                                                                                                                                           | OnCE Breakpoint Control Register (OBCR) 10-12                                                                                                                                                                           |

|  | ľ | 1 |  |
|--|---|---|--|
|  |   |   |  |
|  |   |   |  |

| OnCE Command Register (OCR) 10-5                | operating mode 4-3                           |
|-------------------------------------------------|----------------------------------------------|
| OnCE Decoder (ODEC) 10-8                        | bootstrap from byte-wide external memory 4-7 |
| OnCE GDB Register (OGDBR) 10-20                 | bootstrap thorugh HI08 (68302/68360) 4-9     |
| OnCE Memory Address Comparator 0                | bootstrap through HI08 (ISA) 4-8             |
| (OMAC0) 10-11                                   | bootstrap through HI08 (multiplexed) 4-9     |
| OnCE Memory Address Comparator 1                | bootstrap through HI08 (non-multiplexed) 4-8 |
| (OMAC1) 10-11                                   | bootstrap through SCI 4-7                    |
| OnCE Memory Address Latch register              | ESSI 7-36, 7-40                              |
| (OMAL) 10-11                                    | expanded 4-6                                 |
| OnCE Memory Breakpoint Counter (OMBC) 10-14     | expanded mode 4-6                            |
| OnCE Memory Limit Register 0 (OMLR0) 10-11      | Operating Mode Register (OMR) 1-11           |
| OnCE Memory Limit Register 1 (OMLR1) 10-11      | operating modes 4-3                          |
| OnCE module 1-12, 10-3                          | OPILR register 10-19                         |
| checking for Debug mode 10-24                   | OR bit 8-14                                  |
| displaying a specified register 10-26           | OSCR register 10-8                           |
| displaying X data memory 10-26                  | bit 0—Trace Mode Enable bit (TME) 10-8       |
| interaction with JTAG port 10-29                | bit 1—Interrupt Mode Enable bit (IME) 10-8   |
| polling the JTAG Instruction Shift              | bit 2—Software Debug Occurrence bit          |
| register 10-24                                  | (SWO) 10-8                                   |
| reading the Trace buffer 10-25                  | bit 3—Memory Breakpoint Occurrence bit       |
| returning to Normal mode 10-28                  | (MBO) 10-8                                   |
| saving pipeline information 10-25               | bit 4—Trace Occurrence bit (TO) 10-9         |
| OnCE PAB Register for Decode Register           | bit 5—reserved bit 10-9                      |
| (OPABDR) 10-20                                  | reserved bits—bits 8-23 10-9                 |
| OnCE PAB Register for Execute (OPABEX) 10-20    | OTC counter 10-16                            |
| OnCE PAB Register for Fetch Register            | Overrun Error Flag bit (OR) 8-14             |
| (OPABFR) 10-20                                  | n.                                           |
| OnCE PIL Register (OPILR) 10-19                 | P                                            |
| OnCE Program Data Bus Register (OPDBR) 10-19    | DAD 4 40                                     |
| OnCE Status and Control Register (OSCR) 10-8    | PAB 1-13                                     |
| OnCE Trace Counter (OTC) 10-16                  | PAG 1-10                                     |
| OnCE/JTAG 2-4                                   | Parity Error bit (PE) 8-14                   |
| debug event signal ( $\overline{\rm DE}$ ) 2-37 | PB0-PB7 signals 2-18                         |
| test clock signal (TCK) 2-35                    | PB10 signal 2-19                             |
| test data input signal (TDI) 2-35               | PB11 signal 2-20                             |
| test data output signal (TDO) 2-36              | PB12 signal 2-20                             |
| test mode select signal (TMS) 2-36              | PB13 signal 2-21                             |
| OnCE/JTAG port 2-3                              | PB14 signal 2-22                             |
| On-Chip Emulation (OnCE) module 1-12            | PB15 signal 2-23                             |
| On-Chip Emulation module 10-3                   | PB8 signal 2-18                              |
| on-chip memory 1-12                             | PB9 signal 2-19                              |
| program 3-6                                     | PC register 1-10                             |
| X data RAM 3-6                                  | PC0 signal 2-24                              |
| Y data RAM 3-7                                  | PC0-PC20 bits 9-9                            |
| OPABDR register 10-20                           | PC1 signal 2-25                              |
| OPABEX register 10-20                           | PC2 signal 2-25                              |
| OPABFR register 10-20                           | PC3 signal 2-26                              |
| OPDBR register 10-19                            | PC4 signal 2-26                              |
| Operating 4-3                                   | PC5 signal 2-27                              |

| PCAP signal 2-8                        | port C 1 signal (PC1) 2-25                  |
|----------------------------------------|---------------------------------------------|
| PCRC register 7-43                     | port C 2 signal (PC2) 2-25                  |
| PCRD register 7-43                     | port C 3 signal (PC3) 2-26                  |
| PCRE register 8-27                     | port C 4 signal (PC4) 2-26                  |
| PCTL register                          | port C 5 signal (PC5) 2-27                  |
| bits 0–11—Multiplication Factor bits   | Port C Control Register (PCRC) 7-43         |
| (MF0–MF11) 4-18                        | Port C Data Register (PDRC) 7-45            |
| bit 16—XTAL Disable bit (XTLD) 4-18    | Port C Direction Register (PRRC) 7-44       |
| bits 20–23—PreDivider Factor bits      | Port D 2-3, 2-4, 2-28, 5-4                  |
| (PD0–PD3) 4-18                         | port D 0 signal (PD0) 2-28                  |
| PCU 1-10                               | port D 1 signal (PD1) 2-28                  |
| PD bits 4-18                           | port D 2 signal (PD2) 2-29                  |
| PD0 signal 2-28                        | port D 3 signal (PD3) 2-30                  |
| PD1 signal 2-28                        | port D 4 signal (PD4) 2-30                  |
| PD2 signal 2-29                        | port D 5 signal (PD5) 2-31                  |
| PD3 signal 2-30                        | Port D Control Register (PCRD) 7-43         |
| PD4 signal 2-30                        | Port D Data Register (PDRD) 7-45            |
| PD5 signal 2-31                        | Port D Direction Register (PRRD) 7-44       |
| PDB 1-13                               | Port E 2-3, 2-32, 5-4                       |
| PDC 1-10                               | port E 0 signal (PE0) 2-32                  |
| PDRC register 7-45                     | port E 1 signal (PE1) 2-32                  |
| PDRD register 7-45                     | port E 2 signal (PE2) 2-33                  |
| PDRE register 8-28                     | Port E Control Register (PCRE) 8-27         |
| PE bit 8-14                            | Port E Data Register (PDRE) 8-28            |
| PE0 signal 2-32                        | Port E Direction Register (PRRE) 8-27       |
| PE1 signal 2-32                        | power 2-3, 2-5                              |
| PE2 signal 2-33                        | ground 2-6                                  |
| Peripheral I/O Expansion Bus 1-13      | low 1-7                                     |
| PIC 1-10                               | management 1-7                              |
| PINIT/NMI 2-9                          | standby modes 1-7                           |
| PLL initial 2-8                        | power input                                 |
| PL0-PL20 bits 9-7                      | address bus 2-5                             |
| PL21-PL22 bits 9-7                     | bus control 2-5                             |
| PLL 1-11, 2-3                          | data bus 2-5                                |
| PLL capacitor signal 2-8               | ESSI 2-6                                    |
| PLL initialize signal 2-9              | host interface 2-5                          |
| PLL signals 2-7                        | PLL 2-5                                     |
| PM0–PM7 bits 7-11                      | quiet 2-5                                   |
| Port A 2-3, 2-9                        | SCI 2-6                                     |
| Port B 2-3, 2-4, 2-19, 5-3             | timer 2-6                                   |
| port B 10 signal (PB10) 2-19           | PreDivider Factor bits (PD) 4-18            |
| port B 11 signal (PB11) 2-20           | Prescale Modulus Select bits (PM0–PM7) 7-11 |
| port B 12 signal (PB12) 2-20           | Prescaler Counter 9-7                       |
| port B 13 signal (PB13) 2-21           | Prescaler Counter Value bits (PC0-PC20) 9-9 |
| port B 14 signal (PB14) 2-22           | Prescaler Load Value bits (PL0-PL20) 9-7    |
| port B 15 signal (PB15) 2-23           | Prescaler Range bit (PSR) 7-11              |
| port B 8 signal (PB8) 2-18             | Prescaler Source bits (PL21-PL22) 9-7       |
| port B 9 signal (PB9) 2-19             | Program Address Bus (PAB) 1-13              |
| port B signal (PB0–PB7) 2-18           | Program Address Generator (PAG) 1-10        |
| Port C 2-3, 2-4, 2-24, 2-25, 2-28, 5-3 | Program Control Unit (PCU) 1-10             |
| nort C () signal (PC()) 2-24           | Program Counter register (PC) 1-10          |

### R

| Program Decode Controller (PDC) 1-10 Program Interrupt Controller (PIC) 1-10 Program Memory Expansion Bus 1-13 program RAM 3-6 PRRC register 7-44 PRRD register 7-44 PRRD register 8-27 PSR bit 7-11  R  R/W bit 10-6 R8 bit 8-15 RASO-RASS signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDF bit 7-30 RDF bit 8-14 RE bit 7-26, 8-10 Read/ Write Command bit (R/W) 10-6 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Last Slot Interrupt Enable bit (REE) 7-27 Receive Request Enable bit (RRE) 7-28 Receive Slot Mask Registers (RXM, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 8-9 Register Select bits (RSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bit 5-15 6-11 in ICR register bit 5-15 6-11 in ICR register bit 6-24 in ISR register bit 5-15 6-11 in ICR register bit 6-24 in ISR register bit 6-27 bit 6-28 in OSCR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 in TPC |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Program Memory Expansion Bus 1-13 program RAM 3-6 Programming Sheets — See Appendix B PRRC register 7-44 PRRD register 7-44 PRRD register 8-27 PRS bit 7-11  R R/W bit 10-6 R8 bit 8-15 RASD-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-26, 8-10 PRBCR gister St 8-14 RE bit 7-26, 8-10 Programming Sheets — See Appendix B PRE register 7-44 PRRD register 7-44 PRRD register 8-27 PSR bit 7-11  R R/W bit 10-6 Res bit 8-15 RASD-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 8-14 RE bit 7-26, 8-10 Pread enable signal (RD) 2-10 Pread Park Command bit (R/W) 10-6 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-26 Receive Data Register Full bit (RDF) 8-27 Receive Data Register Full bit (RDF) 7-28 Receive Data Register Full bit (RDF) 7-28 Receive Data Register Full bit (RDF) 7-28 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RS | Program Data Bus (PDB) 1-13                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Program RAM 3-6 Programming Sheets — See Appendix B PRKC register 7-44 PRRD register 7-44 PRRD register 7-44 PRRD register 8-27 PSR bit 7-11  R  R/W bit 10-6 R8 bit 8-15 RASO-RASS signals 2-10 RCM bit 8-17 RD signal 2-10 RCM bit 8-17 RD signal 2-10 RCF bit 7-30 RDF bit 7-30 RDF bit 7-30 RDF bit 7-30 Read/Write Command bit (R/W) 10-6 Receive Byte Register (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RKCM) 8-17 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RNDF) 8-14 Receive Data Register Full bit (RNDF) 8-26 Receive Clock Mode Source bit (RKDF) 8-14 Receive Data Register Full bit (RNDF) 8-27 Receive Data Register Full bit (RRDF) 8-14 Receive Data Register Full bit (RRDF) 8-14 Receive Last Slot Interrupt Enable bit (REIE) 7-27 Receive Parame Sync Flag bit (RFS) 7-28 Receive Last Slot Interrupt Enable bit (REIE) 7-27 Receive Receive Request Enable bit (RED) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Bit 8 Address bit (R8) 8-15 Receiver Coverrun Error Flag bit (RDE) 7-29 Receiver Receive Reduest Enable bit (REIE) 7-27 Receiver Register Select bits (RSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register bits 5-15 6-12  in ISR register bits 6-27 bits 6-28 register bits 3-10-15 in TCRC register bits 3-10-15 in TCRC register bits 3-10-15 in TCSR register bits 3-10-15 in TCSR register bits 3-10-15 in TCSR register bits 7-26, 8-11 reset signal 2-14 reverse-carry adder 1-9 RFS tregister 5-8 RESET 2-14 reset signal 2-14 reverse-carry adder 1-9 RFS tregister 5-8 RESET 2-14 reset signal 2-14 reverse-carry adder 1-9 RFS tregister bits 3-10-9 in TCSR register bits 3-10-9 in TCSR register bits  | Program Decode Controller (PDC) 1-10          | in HPC register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| program RAM 3-6 Programming Sheets — See Appendix B PRRC register 7-44 PRRD register 7-44 PRRD register 8-27 PSR bit 7-11  R R/W bit 10-6 R bit 8-15 RAS0-RAS3 signals 2-10 RCM bit 8-15 RAS0-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDR bit 8-14 RE bit 7-26, 8-10 read enable signal (RD) 2-10 Read/Write Command bit (R/W) 10-6 Reaceive Byte Registers (RXH, RXM, RXL) 6-28 Receive Data Register Full bit (RDRF) 8-14 Receive Data Register Full bit (RDRF) 8-14 Receive Data Register Full bit (RDRF) 8-14 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Solt Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Register Reserved bits (RSE) 8-15 Receive Wakeup Enable bit (RSE) 8-10 Receive Thable bit (RES) 8-10 Receive Data Register Full bit (RDE) 8-10 Receive Byte Slot Mask Registers (RSMA, RSMB) 7-35 Receive Byte Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Register RSMA, RSMB) 7-35 Receive Byte Slot Register RSMA, RSMB) 7-35 Receive Byte Slot Register RSMA, RSMB) 7-35 Receive Byte Slot Register RSMA, RSMB RSMB, RSMB, RSMB, Register Slot RSMA, RSMB,  | Program Interrupt Controller (PIC) 1-10       | bit 7 6-14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| in ICR register 7-44 PRRC register 7-44 PRRD register 7-44 PRRE register 8-27 PSR bit 7-11  R  R/W bit 10-6 R8 bit 8-15 RASO-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDF bit 7-30 RDF bit 7-30 RDF bit 7-26, 8-10 read enable signal (RD) 2-10 Read/Write Command bit (R/W) 10-6 Receive Byte Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Exception Interrupt Enable bit (REE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive Interrupt Enable bit (REIE) 7-27 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Shift Register Robe bit (RDF) 7-20 Receive Data Register Full bit (RDF) 7-20 Receive Data Spanal (RFS) 7-28 Receive Frame Sync Flag bit (RFS) 7-28 Receive Frame Sync Flag bit (RES) 7-27 Receive Part Sync Flag bit (RFS) 7-28 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Shift Register 7-39 Receiver Wakeup Enable bit (RDF) 7-29 Register Select bits (RSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 6-27 in OBCR register bits 6-27 in OBCR register bits 6-27 in OBCR register bits 5-10 fe-27 in OBCR register bits 7-27, 9-13 in TCSR register bits 7-2, 10-14 in 17-18, 6-23 in TPCR 9-9 in TPLR 9-8 REE5T 2-14 reset signal 2-14 reverse-carry adder 1-9 RES bits 7-26, 8-11 RLIE bit 7-27 ROE bit 7-29 ROM bootstrap 3-7 row address strobe signals RAS0-RAS3 2-10 RREQ bit 6-23 RRES bit 7-27 RREQ bit 6-23 RRES T2-14 reset signal 2-14 reverse-carry adder 1-9 RFS bit 7-28 REE bit 7-27, 8-13 reserved bits in CRA register bits 3-10 fe-12  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                     | Program Memory Expansion Bus 1-13             | in HSR register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| in ICR register 7-44 PRRC register 7-44 PRRD register 7-44 PRRE register 8-27 PSR bit 7-11  R  R/W bit 7-16 R  R/W bit 10-6 R8 bit 8-15 RASD-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDF bit 7-30 RDF bit 7-30 RDF bit 7-26, 8-10 read enable signal (RD) 2-10 Read/Write Command bit (R/W) 10-6 Receive Byte Register (RX) 7-33 Receive Data Register Full bit (RCM) 8-17 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-26 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Last Slot Interrupt Enable bit (REIE) 7-27 Receive Last Slot Interrupt Enable bit (REIE) 7-27 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Shift Register 7-38 Receive Shift Register 7-39 Receiver Wakeup Enable bit (RDF) 7-29 Register Select bits (RSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register bit 5 6-27 bit 6 6-27 in OBCR register bits 5 6-27 bit 6 6-27 in OBCR register bits 7-20, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 in TPLR 9-8 RESET 2-14 reset signal 2-14 reverse-carry adder 1-9 REE bit 7-26, 8-11 RLIE bit 7-27 ROE bit 7-29 ROM bootstrap 3-7 row address strobe signals RAS0-RAS3 2-10 RREQ bit 6-23 RREQ bit 6-23 RRED bit 7-29 RNOM -RWOIl bits 10-12 RWO-RWOIl bits 10-12 RWO-RWOIl bits 10-12 RWOIL BROWL B | program RAM 3-6                               | bits 5–15 6-11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PRRC register 7-44 PRRD register 8-27 PSR bit 7-11  R  R/W bit 10-6 R8 bit 8-15 RASO-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDF bit 8-14 RE bit 7-26, 8-10 read enable signal (RD) 2-10 read enable signal (RD) 2-10 read enable signal (RD) 2-10 read enable signal (RD) 8-17 Receive Data Register (RXH, RXM, RXL) 6-28 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Bata Register Full bit (RDF) 8-14 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Last Slot Interrupt Enable bit (REIE) 7-28 receive Interrupt Enable bit (REIE) 7-28 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Tanable bit (RB) 8-10 Receive Overrun Error Flag bit (ROE) 7-29 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (RSB) 8-9 Register Select bits (RSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register  bits 5-15 6-12  bit 6 6-27 bit 6 6-26 resister bit 5 0, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 in TPCR  | Programming Sheets — See Appendix B           | in ICR register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PRRD register 7-44   First part   First part part   First part   Fir   |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| BREF register 8-27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                               | in ISR register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PSR bit 7-11  R R/W bit 10-6 R8 bit 8-15 RASO-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDF bit 7-30 Read/Write Command bit (R/W) 10-6 Receive Byte Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 7-27 Receive Data Register Full bit (RDF) 7-28 Receive Data Register Full bit (RDF) 7-28 Receive Data Register Full bit (RDF) 7-27 Receive Data Register Full bit (RDF) 7-28 Receive Data Register Full bit (RDF) 7-27 Receive Data Register Full bit (RDF) 7-27 Receive Data Register Full bit (RDF) 7-28 Receive Spand (RXD) 8-4 Receive Cyeption Interrupt Enable bit (REIE) 7-27 Receive Request signal (HRRQ/HRRQ) 2-23 Receive Request Spand (RKPS) 7-28 Receive Request Enable bit (REF) 7-26 Receive Shift Register 7-33 Receive Shift Register S(RSMA, RSMB) 7-35 Receive Shift Register S(RSMA, RSMB) 7-35 Receiver Bable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROF) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RSO-RS4) 10-5 REJE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 int TCRR register bits 3, 10, 14, 16-19, 22, 23 10 in TCRR register bits 3, 10, 14, 16-19, 22, 39-15 in TPCR 9- |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R/W bit 10-6 R8 bit 8-15 R/SO-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDF bit 8-14 RE bit 7-26, 8-10 read enable signal (RD) 2-10 Read/Write Command bit (R/W) 10-6 Receive Byte Register (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Fame Sync Flag bit (RFS) 7-28 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (REQ) 6-23 Receive Shift Register 7-33 Receive Shift Register (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receiver Overrum Error Flag bit (ROE) 7-29 Register Select bits (RSO-RS4) 10-5 REMAN RSMB register Select bits (R | _                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R/W bit 10-6 R8 bit 8-15 RASO-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 REDR bit 8-14 RE bit 7-26, 8-10 read enable signal (RD) 2-10 read reserve Clock Mode Source bit (RCM) 8-17 Receive Data Register (RXH, RXM, RXL) 6-28 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive Request Enable bit (RIE) 7-26, 8-11 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receiver Overrum Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (RSBK) 8-9 Register Select bits (RSO-RS4) 10-5 REJE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bit 5, bits 8-23 10-9 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 5, bits 8-23 10-9 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 10, 14, 16-19, 22, 23 9-15 in TCSR register bit 3, 1 |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R/W bit 10-6 R8 bit 8-15 RAS0-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDF bit 7-30 RDRF bit 8-14 RE bit 7-26, 8-10 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RXDF) 6-26 Receive Eata Register Full bit (RXDF) 6-26 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Last Slot Interrupt Enable bit (RILIE) 7-27 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Bit 8 Address bit (RS) 8-15 Receive Bit 8 Address bit (RS) 8-15 Receiver Enable bit (RSO-RS4) 10-5 Register Select bits (RSO-RS4) 10-5 Register Select bits (RSO-RS4) 10-5 Register Select bits (Register F-11, 7-13, 7-14 in HBAR register bit 5, bits 5-15 6-12  in TCSR register bit 5, bits 5, bits 8-23 10-9 in TCSR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 in TPLR 9-8 RESET 2-14 reset signal 2-14 reverse-carry adder 1-9 Reset signal 2-14 reverse-carry adder 1-9 RRES bit 7-28 RRIE bit 7-26, 8-11 RLIE bit 7-27 ROE bit 7-29 ROE bit 7-29 ROD bootstrap 3-7 row address strobe signals RAS0-RAS3 2-10 RREQ bit 6-23 RSO-RS4 bits 10-5 RSMA, RSMB registers 7-35 RW00-RW01 bits 10-12 RW10-RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RRD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R                                             | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| R/W bit 10-6 R8 bit 8-15 RASO-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDF bit 8-14 RE bit 7-26, 8-10 read enable signal (RD) 2-10 read enable signal (RD) 2-10 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive Interrupt Enable bit (RIE) 7-27 Receive Request Enable bit (RIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Slott Mask Register 7-33 Receive Slot Mask Register S(RSMA, RSMB) 7-35 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (ROE) 7-29 Receiver Wakeup Enable bit (ROE) 7-29 Receiver Wakeup Enable bit (ROE) 8-10 Receiver Wakeup Enable bit (ROE) 7-29 Register Select bits (RSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bit 5, bits 8-23 10-9 in TCSR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 9-9 in TPLR 9-8 RESET 2-14 reset signal 2-14 reverse-carry adder 1-9 RFS bit 7-28 RIE bit 7-26, 8-11 Reverse-carry adder 1-9 RFS bit 7-28 RRESET 2-14 reverse-carry adder 1-9 RFS bit 7-28 RRE bit 7-26, 8-11 RRE bit 7-27 ROE bit 7-29 ROM bootstrap 3-7 row address strobe signals RAS0-RAS3 2-10 RREQ bit 6-23 RRO—RVI bits 10-5 REM Dit 6-23 RNU 0-RW1 bits 10-12 RW10-RW1 bits 10-12 RW10-RW1 bits 1 |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| R8 bit 8-15 RASO-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDR bit 7-26, 8-10 read enable signal (RD) 2-10 Read/Write Command bit (R/W) 10-6 Receive Byte Register (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-26 Receive Data Register Full bit (RSDF) 6-26 Receive Data Register Full bit (REIE) 7-27 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Last Slot Interrupt Enable bit (RIE) 7-27 Receive Last Slot Interrupt Enable bit (RIE) 7-27 Receive Request Enable bit (REQ) 6-23 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Shift Register 7-38 Receiver Enable bit (RE) 8-10 Receiver Wakeup Enable bit (RDF) 7-29 Register Select bits (RSO-RS4) 10-5 REJE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR register bits 3, 10, 14, 16-19, 22, 23 9-15 in TPCR 7-9 in TPLR 9-8 RESET 2-14 reset signal 2-14 reverse-carry adder 1-9 RFS bit 7-28 REE bit 7-26, 8-11 RLIE bit 7-27 ROE bit 7-29 RCM bootstrap 3-7 row address strobe signals RAS0-RAS3 2-10 RESO-RS4 bits 10-5 RSMA, RSMB registers 7-35 RWU0-RW11 bits 10-12 RW10-RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RWD bit 6-26 RXH, RXM, RXL registers 6-28 RXH, RXM, RXL registers 6-28  S  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $R/\overline{W}$ bit 10-6                     | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RASO-RAS3 signals 2-10 RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDF bit 7-30 RDF bit 8-14 RE bit 7-26, 8-10 read enable signal (RD) 2-10 Read/Write Command bit (R/W) 10-6 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RXDF) 6-26 Receive Data Register Full bit (RXDF) 6-26 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Iast Slot Interrupt Enable bit (RIE) 7-27 Receive Last Slot Interrupt Enable bit (RIE) 7-27 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receiver Ush Mask Register S(RSMA, RSMB) 7-35 Receiver Enable bit (RE) 8-10 Receiver Wakeup Enable bit (ROE) 7-29 Receiver Wakeup Enable bit (ROE) 7-29 Receiver Wakeup Enable bit (ROE) 7-29 Receiver Wakeup Enable Sit (SSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RCM bit 8-17 RD signal 2-10 RDF bit 7-30 RDF bit 7-30 RDR bit 8-14 RE bit 7-26, 8-10 read enable signal (RD) 2-10 Read/Write Command bit (R/W) 10-6 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 7-27 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive host request signal (HRRO/HRRO) 2-23 Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receiver Slot Mask Registers (RSMA, RSMB) 7-35 Receiver Wakeup Enable bit (RE) 8-10 Receiver Wakeup Enable bit (RSB) 8-9 Register Select bits (RSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  in TPCR 9-9 in TPLR 9-8 RESET 2-14 reverse-carry adder 1-9 RFS bit 7-28 REL bit 7-26, 8-11 Receive signal 2-14 reverse-carry adder 1-9 RFS bit 7-28 REL bit 7-26, 8-11 Receive Data Register Full bit (RDF) 7-30 RREQ bit 6-23 RREQ bit 6-23 RREQ bit 6-23 RREQ bit 6-23 RRED bit 7-27 ROE bit 7-29 ROM bootstrap 3-7 row address strobe signals RASO-RAS3 2-10 RREQ bit 6-23 RREQ bit 6-26 RREA bit 7-27, 8-13 RREQ bit 6-26 RRES bit 7-29 ROM bootstrap 3-7 row address strobe signals RASO-RAS3 2-10 RREQ bit 6-23 RREQ bit 6-24 RRED bit 7-29 ROM bootstrap 3-7 RREQ bit 6-23 RREQ bit 6-23 R |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RD signal 2-10 RDF bit 7-30 RDF bit 7-30 RDF bit 8-14 RD signal (RD) 2-10 Read enable signal (RD) 2-10 Read / Write Command bit (R/W) 10-6 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive host request signal (HRRQ/HRRQ) 2-23 Receive Interrupt Enable bit (RLIE) 7-27 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Glot Mask Registers (RSMA, RSMB) 7-35 Receiver Enable bit (RE) 8-10 Receiver Chartest (RSMA) RSMB) 7-35 Receiver Enable bit (RE) 8-10 Receiver Wakeup Enable bit (RSB) 8-9 Register Select bits (RSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  In TPLR 9-8 RESET 2-14 reset signal 2-14 reset signal 2-14 reverse-carry adder 1-9 RFS bit 7-28 RIE bit 7-26, 8-11 RLIE bit 7-26, 8-11 RLIE bit 7-27 RREQ bit 6-28 RREQ bit 6-23 RREQ bit 6-23 RROM bootstrap 3-7 row address strobe signals RAS0-RAS3 2-10 RREQ bit 6-23 RROM- bootstrap 3-7 row address strobe signals RAS0-RAS3 2-10 RREQ bit 6-23 RROM- Bootstrap 3-7 row address strobe signals RAS0-RAS3 2-10 RREQ bit 6-23 RROM- BOM- BOM- BOM- BOM- BOM- BOM- BOM- B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RDF bit 7-30 RDRF bit 8-14 RE bit 7-26, 8-10 read enable signal ( $\overline{\text{RD}}$ ) 2-10 Read/Write Command bit ( $R/\overline{\text{W}}$ ) 10-6 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RDF) 8-14 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Request Enable bit (RIE) 7-26, 8-11 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Glit 8 Address bit (R8) 8-15 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  RESET 2-14 reverses signal 2-14 reverse-carry adder 1-9 RFS bit 7-28 RIE bit 7-26, 8-11 RLIE bit 7-26, 8-11 RLIE bit 7-26, 8-11 RLIE bit 7-27 ROE bit 7-29 ROM bootstrap 3-7 row address strobe signals $\overline{\text{RASO-RAS3}}$ 2-10 RREQ bit 6-23 RSO-RS4 bits 10-5 RSMA, RSMB registers 7-35 RW00-RW01 bits 10-12 RW10-RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 2-24 bits 5-15 6-12 S  SC00 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RDRF bit 8-14 RE bit 7-26, 8-10 read enable signal (RD) 2-10 Read/Write Command bit (R/W) 10-6 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 Receive Interrupt Enable bit (RIE) 7-27 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receiver Wakeup Enable bit (RE) 8-10 Receiver Wakeup Enable bit (RSD) 7-29 Register Select bits (RS0-RS4) 10-5 REJE bit 7-27, 8-13 reserved bits in CRA register bits 5-15 6-12  REB bit 7-26, 8-11 RLIE bit 7-27 ROE bit 7-29 ROM bootstrap 3-7 row address strobe signals RAS0-RAS3 2-10 RREQ bit 6-23 RRSD -RS4 bits 10-5 RREQ bit 6-23 RRSO-RS4 bits 10-5 RSMA, RSMB registers 7-35 RRW00-RW01 bits 10-12 RPS bit 7-29 ROM bootstrap 3-7 row address robe signals RAS0-RAS3 2-10 RRED bit 7-29 ROM bootstrap 3-7 ROE bit 7-29 ROM bootstrap 3-7 row address robe signals RAS0-RAS3 2-10 RRED bit 7-29 RRED bit 7-29 RREQ bit 6-23 RSO-RS4 bits 10-5 RSMA, RSMB registers 7-35 RW00-RW01 bits 10-12 RPS bit 6-23 RXD -2-32 RXD -2-32 RXD -2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  S  S  S  S  S  S  S  S  S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RE bit 7-26, 8-10 read enable signal (RD) 2-10 Read/Write Command bit (R/W) 10-6 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDRF) 8-14 Receive Data Register Full bit (RXDF) 6-26 Receive Data signal (RXD) 8-4 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive host request signal (HRRQ/HRRQ) 2-23 Receive Last Slot Interrupt Enable bit (RIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  RES bit 7-28 RIE bit 7-26, 8-11 RLIE bit 7-27, 8 ROE bit 7-27 ROM BOULT BALL BIT RUIT BILL BILL BIT PAT RUIT BALL BIT PAT RUIT BALL BIT PAT RUIT BALL BIT PAT ROUT BALL BALL BIT PAT ROUT BALL BALL BALL BALL BALL BALL BALL BAL                                                             |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| read enable signal (\$\overline{RD}\$) 2-10 Read/Write Command bit (\$R/\overline{W}\$) 10-6 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RXDF) 6-26 Receive Data signal (\$\overline{RXD}\$) 8-14 Receive Data signal (\$\overline{RXD}\$) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive host request signal (\$\overline{HRRQ}\$) 1-23 Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Received Bit 8 Address bit (R8) 8-15 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  RES bit 7-28 RIE bit 7-26, 8-11 RLIE bit 7-26 ROE bit 7-29 ROM bootstrap 3-7 row address strobe signals \$\overline{RAS0}\$-\overline{RAS3}\$ 2-10 RREQ bit 6-23 RS0-RS4 bits 10-5 RSMA, RSMB registers 7-35 RW00-RW01 bits 10-12 RW10-RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  S  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC0 signal 2-24 bits 5-15 6-12 S  SOO signal 2-24                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                               | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Read/Write Command bit (R/W) 10-6 Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RXDF) 6-26 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 Receive Interrupt Enable bit (RIE) 7-27 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Bit 8 Address bit (R8) 8-15 Received Bit 8 Address bit (RS) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register bits 5-15 6-12  RIE bit 7-26, 8-11 RLIE bit 7-29 ROM bootstrap 3-7 row address strobe signals RAS0-RAS3 2-10 RREQ bit 6-23 RRW00-RW01 bits 10-12 RW10-RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  S  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC00 signal 2-24 bits 5-15 6-12 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Receive Byte Registers (RXH, RXM, RXL) 6-28 Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDF) 8-14 Receive Data Register Full bit (RXDF) 6-26 Receive Data signal (RXD) 8-4 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receiver Under Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  RLIE bit 7-27 ROE bit 7-29 ROM bootstrap 3-7 row address strobe signals RAS0–RAS3 2-10 RREQ bit 6-23 RSD–RS4 bits 10-5 RSMA, RSMB registers 7-38 RWU0–RW01 bits 10-12 RW10–RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  S  S  S  S  S  S  S  S  S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Receive Clock Mode Source bit (RCM) 8-17 Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDRF) 8-14 Receive Data Register Full bit (RXDF) 6-26 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive host request signal (HRRQ/HRRQ) 2-23 Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Shift Register 7-33 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Hable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  ROE bit 7-29 ROM bootstrap 3-7 row address strobe signals RASO-RAS3 2-10 RREQ bit 6-23 RRMU-RYM1 bits 10-12 RW10-RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  S  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Receive Data Register (RX) 7-33 Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDRF) 8-14 Receive Data Register Full bit (RXDF) 6-26 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive host request signal (HRRQ/HRRQ) 2-23 Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RSO-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  ROM bootstrap 3-7 row address strobe signals RASO-RAS3 2-10 RREQ bit 6-23 RWU0-RW11 bits 10-12 RW10-RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RXD 2-32 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 bits 5-15 6-12 SC01 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Receive Data Register Full bit (RDF) 7-30 Receive Data Register Full bit (RDRF) 8-14 Receive Data Register Full bit (RXDF) 6-26 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive host request signal (HRRQ/HRRQ) 2-23 Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  hootstrap 3-7 row address strobe signals RAS0-RAS3 2-10 RREQ bit 6-23 RS0-RS4 bits 10-5 RSMA, RSMB registers 7-35 RWU0-RW01 bits 10-12 RWU bit 8-9 RX registers 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Receive Data Register Full bit (RDRF) 8-14 Receive Data Register Full bit (RXDF) 6-26 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive host request signal (HRRQ/HRRQ) 2-23 Receive Interrupt Enable bit (RIE) 7-27 Receive Request Enable bit (RIE) 7-26, 8-11 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receiver Bit 8 Address bit (R8) 8-15 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  row address strobe signals RAS0-RAS3 2-10 RREQ bit 6-23 RSO-RS4 bits 10-5 RSMA, RSMB registers 7-35 RW00-RW01 bits 10-12 RW10-RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Receive Data Register Full bit (RXDF) 6-26 Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive host request signal (HRRQ/HRRQ) 2-23 Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Bit 8 Address bit (R8) 8-15 Receiver Under Enable bit (REE) 7-29 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  RREQ bit 6-23 RSMA, RSMB registers 7-35 RWU0–RW01 bits 10-12 RW10–RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 in HBAR register SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Receive Data signal (RXD) 8-4 Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 receive host request signal (HRRQ/HRRQ) 2-23 Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Bit 8 Address bit (R8) 8-15 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  RS0–RS4 bits 10-5 RS0–RS4 bits 10-5 RSMA, RSMB registers 7-35 RWU0 bits 10-12 RW10–RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 in HBAR register SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                               | row address strobe signals RAS0–RAS3 2-10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Receive Exception Interrupt Enable bit (REIE) 7-27 Receive Frame Sync Flag bit (RFS) 7-28 Receive host request signal (HRRQ/HRRQ) 2-23 Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Received Bit 8 Address bit (R8) 8-15 Receiver Enable bit (RE) 8-10 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 RelIE bit 7-27, 8-13 reserved bits in CRA register 5-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  RSMA, RSMB registers 7-35 RW00–RW11 bits 10-12 RW10–RW11 bits 10-12 RW10–R | e e e e e e e e e e e e e e e e e e e         | RREQ bit 6-23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Receive Frame Sync Flag bit (RFS) 7-28 receive host request signal (HRRQ/HRRQ) 2-23 Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Receive Glot Mask Registers (RSMA, RSMB) 7-35 Receive Bit 8 Address bit (R8) 8-15 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RSO–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  RW00-RW01 bits 10-12 RW10-RW11 bits 10-13 RWU bit 8-9 RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | · ·                                           | RS0-RS4 bits 10-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| receive host request signal (HRRQ/HRRQ) 2-23 Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Received Bit 8 Address bit (R8) 8-15 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  RWU bits 8-9 RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | * *                                           | RSMA, RSMB registers 7-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Receive Interrupt Enable bit (RIE) 7-26, 8-11 Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Received Bit 8 Address bit (R8) 8-15 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0-RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  RWU bit 8-9 RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | , , , , , , , , , , , , , , , , , , , ,       | RW00–RW01 bits 10-12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Receive Last Slot Interrupt Enable bit (RLIE) 7-27 Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Received Bit 8 Address bit (R8) 8-15 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5-15 6-12  RX register 7-33 RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  S  S  S  S  S  S  S  S  S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                               | RW10-RW11 bits 10-13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Received Bit 8 Address bit (R8) 8-15 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5–15 6-12  RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  S  S  S  S  S  S  S  S  S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                               | RWU bit 8-9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Receive Request Enable bit (RREQ) 6-23 Receive Shift Register 7-33 Receive Slot Mask Registers (RSMA, RSMB) 7-35 Received Bit 8 Address bit (R8) 8-15 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5–15 6-12  RXD 2-32 RXD signal 8-4 RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  SAMPLE/PRELOAD instruction 11-9 SEK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | *                                             | RX register 7-33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Receive Slot Mask Registers (RSMA, RSMB) 7-35 Received Bit 8 Address bit (R8) 8-15 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5–15 6-12  RXDF bit 6-26 RXH, RXM, RXL registers 6-28  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                               | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Receive Slot Mask Registers (RSMA, RSMB) 7-35 Received Bit 8 Address bit (R8) 8-15 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5–15 6-12  RXDF bit 6-26 RXH, RXM, RXL registers 6-28  S  S  S  S  S  S  S  S  S  S  S  S  S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                               | RXD signal 8-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Received Bit 8 Address bit (R8) 8-15 Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5–15 6-12  RXH, RXM, RXL registers 6-28  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Receive Slot Mask Registers (RSMA, RSMB) 7-35 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Receiver Enable bit (RE) 8-10 Receiver Overrun Error Flag bit (ROE) 7-29 Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5–15 6-12  SAMPLE/PRELOAD instruction 11-9 SBK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Received Bit 8 Address bit (R8) 8-15          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Receiver Wakeup Enable bit (SBK) 8-9 Register Select bits (RS0–RS4) 10-5 REIE bit 7-27, 8-13 reserved bits in CRA register 7-11, 7-13, 7-14 in HBAR register bits 5–15 6-12 SAMPLE/PRELOAD instruction 11-9 SK bit 8-9 SC register 1-11 SC0 signal 7-6, 7-8 SC00 signal 2-24 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Receiver Enable bit (RE) 8-10                 | , and the second |
| Register Select bits (RS0–RS4) 10-5  REIE bit 7-27, 8-13  reserved bits  in CRA register 7-11, 7-13, 7-14  in HBAR register  bits 5–15 6-12  SAMPLE/PRELOAD instruction 11-9  SBK bit 8-9  SC register 1-11  SC0 signal 7-6, 7-8  SC00 signal 2-24  SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Receiver Overrun Error Flag bit (ROE) 7-29    | S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| REIE bit 7-27, 8-13  reserved bits  in CRA register 7-11, 7-13, 7-14  in HBAR register  bits 5-15 6-12  SBK bit 8-9  SC register 1-11  SC0 signal 7-6, 7-8  SC00 signal 2-24  SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Receiver Wakeup Enable bit (SBK) 8-9          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| reserved bits SC register 1-11 in CRA register 7-11, 7-13, 7-14 SC0 signal 7-6, 7-8 in HBAR register SC00 signal 2-24 bits 5–15 6-12 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Register Select bits (RS0–RS4) 10-5           | SAMPLE/PRELOAD instruction 11-9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| reserved bits SC register 1-11 in CRA register 7-11, 7-13, 7-14 SC0 signal 7-6, 7-8 in HBAR register SC00 signal 2-24 bits 5–15 6-12 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | REIE bit 7-27, 8-13                           | SBK bit 8-9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| in CRA register 7-11, 7-13, 7-14 SC0 signal 7-6, 7-8 in HBAR register SC00 signal 2-24 bits 5–15 6-12 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | reserved bits                                 | SC register 1-11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| in HBAR register SC00 signal 2-24<br>bits 5–15 6-12 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | in CRA register 7-11, 7-13, 7-14              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| bits 5–15 6-12 SC01 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | e e e e e e e e e e e e e e e e e e e         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | in HCR register                               | SC02 signal 2-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| SC1 signal 7-7                              | SCK signal 7-5                                   |
|---------------------------------------------|--------------------------------------------------|
| SC10 2-28                                   | SCK0 2-26                                        |
| SC11 2-28                                   | SCK1 signal 2-30                                 |
| SC12 2-29                                   | SCKD bit 7-16                                    |
| SCCR register 8-15                          | SCKP bit 8-12                                    |
| bits 0–11—Clock Divider bits                | SCLK signal 2-33, 8-4                            |
| (CD0-CD11) 8-16                             | SCP bit 8-17                                     |
| bit 12—Clock Out Divider bit (COD) 8-16     | SCR register                                     |
| bit 13—SCI Clock Prescaler bit (SCP) 8-17   | bits 0-2—Word Select bits (WDS0-WDS2) 8-8        |
| bit 14—Receive Clock Mode Source bit        | bit 3—SCI Shift Direction bit (SSFTD) 8-9        |
| (RCM) 8-17                                  | bit 4—Send Break bit (SBK) 8-9                   |
| bit 15—Transmit Clock Source bit (TCM) 8-18 | bit 5—Wakeup Mode Select bit (WAKE) 8-9          |
| SCD0 bit 7-16                               | bit 6—Receiver Wakeup Enable bit (RWU) 8-9       |
| SCD1 bit 7-16                               | bit 7—Wired-OR Mode Select bit                   |
| SCD2 bit 7-16                               | (WOMS) 8-10                                      |
| SCI 1-16, 2-4, 2-32                         | bit 8—Receiver Enable bit (RE) 8-10              |
| exceptions 8-26                             | bit 9—Transmitter Enable bit (TE) 8-10           |
| Idle Line 8-26                              | bit 10—Idle Line Interrupt Enable bit            |
| Receive Data 8-26                           | (ILIE) 8-11                                      |
| Receive Data with Exception Status 8-26     | bit 11—Receive Interrupt Enable bit (RIE) 8-11   |
| Timer 8-26                                  | bit 12—Transmit Interrupt Enable bit             |
| Transmit Data 8-26                          | (TIE) 8-12                                       |
| GPIO functionality 8-27                     | bit 13—Timer Interrupt Enable bit (TMIE) 8-12    |
| initialization 8-24                         | bit 14—Timer Interrupt Rate bit (STIR) 8-12      |
| example 8-25                                | bit 15—SCI Clock Polarity bit (SCKP) 8-12        |
| operating mode                              | bit 16—SCI Receive with Exception Interrupt      |
| Asynchronous 8-21                           | Enable bit (REIE) 8-13                           |
| Synchronous 8-21                            | Select SC1 as Transmitter 0 Drive Enable bit     |
| operating modes                             | (SSC1) 7-14                                      |
| Asynchronous 8-21                           | Send Break bit (SBK) 8-9                         |
| programming model 8-4                       | Serial Clock signal (SCK) 7-5                    |
| reset 8-22                                  | serial clock signal (SCK0) 2-26                  |
| state after reset 8-23                      | serial clock signal (SCK1) 2-30                  |
| transmission priority                       | serial clock signal (SCLK) 2-33                  |
| preamble, break, and data 8-26              | Serial Communication Interface (SCI) 2-32        |
| SCI (GPIO) 5-4                              | Serial Communications Interface (SCI) 1-16, 2-3, |
| SCI Clock Control Register (SCCR) 8-15      | 8-3                                              |
| SCI Clock Polarity bit (SCKP) 8-12          | Serial Control 0 Direction bit (SCD0) 7-16       |
| SCI Clock Prescaler bit (SCP) 8-17          | serial control 0 signal (SC0) 7-6, 7-8           |
| SCI exceptions                              | serial control 0 signal (SC00) 2-24              |
| Receive Data 8-26                           | serial control 0 signal (SC10) 2-28              |
| SCI pins                                    | Serial Control 1 Direction bit (SCD1) 7-16       |
| RXD, TXD, SCLK 8-3                          | serial control 1 signal (SC01) 2-25              |
| SCI Receive Register (SRX) 8-19             | serial control 1 signal (SC1) 7-7                |
| SCI Receive with Exception Interrupt bit    | serial control 1 signal (SC11) 2-28              |
| (REIE) 8-13                                 | Serial Control 2 Direction bit (SCD2) 7-16       |
| SCI Serial Clock signal (SCLK) 8-4          | serial control 2 signal (SC02) 2-25              |
| SCI Shift Direction bit (SSFTD) 8-9         | serial control 2 signal (SC12) 2-29              |
| SCI Status Register (SSR) 8-13              | Serial Input Flag 0 bit (IF0) 7-28               |
| SCI Transmit Register (STX)                 | Serial Input Flag 1 bit (IF1) 7-28               |
| STX register 8-20                           | Serial Output Flag bits (OF0–OF1) 7-15           |

# T

| serial protocol                               | bit 2—Transmit Data Register Empty bit           |
|-----------------------------------------------|--------------------------------------------------|
| in OnCE module 10-22                          | (TDRE) 8-13                                      |
| serial receive data signal (RXD) 2-32         | bit 3—Idle Line Flag bit (IDLE) 8-14             |
| Serial Receive Data signal (SRD) 7-4          | bit 4—Overrun Error Flag bit (OR) 8-14           |
| serial receive data signal (SRD0) 2-26        | bit 5—Parity Error bit (PE) 8-14                 |
| serial receive data signal (SRD1) 2-30        | bit 6—Framing Error Flag bit (FE) 8-15           |
| Serial Transmit Data signal (STD) 7-4         | bit 7—Received Bit 8 Address bit (R8) 8-15       |
| serial transmit data signal (STD0) 2-27       | Stack Counter register (SC) 1-11                 |
| serial transmit data signal (STD1) 2-31       | Stack Pointer (SP) 1-11                          |
| serial transmit data signal (TXD) 2-32        | standby                                          |
| SHFD bit 7-17                                 | mode                                             |
| Shift Direction bit (SHFD) 7-17               | Stop 1-7                                         |
| signal groupings 2-3                          | Wait 1-7                                         |
| signals 2-3                                   | Status Register (SR) 1-10                        |
| functional grouping 2-4                       | STD signal 7-4                                   |
| Single Data Strobe 2-4                        | STD0 2-27                                        |
| Sixteen-bit Compatibility 3-3                 | STD1 2-31                                        |
| Size register (SZ) 1-10                       | STIR bit 8-12                                    |
| Software Debug Occurrence bit (SWO) 10-8      | stop                                             |
| SP 1-11                                       | standby mode 1-7                                 |
| SR register 1-10                              | STX register                                     |
| SRAM                                          | read as STXL, STXM. STXH, and STXA 8-20          |
| interfacing 1-13                              | SWO bit 10-8                                     |
| SRD signal 7-4                                | SYN bit 7-18                                     |
| SRD0 2-26                                     | System Stack (SS) 1-11                           |
| SRD1 2-30                                     | SZ register 1-10                                 |
| SRX                                           | O                                                |
| read as SRXL, SRXM, SRXH 8-19                 | Т                                                |
| SRX register 8-19                             |                                                  |
| SS 1-11 S                                     | TA signal 2-11                                   |
| SSC1 bit 7-14                                 | TAP 1-11                                         |
| SSFTD bit 8-9                                 | TAP controller 11-6                              |
| SSISR register 7-27                           | TC0–TC3 bits 9-10                                |
| bit 0—Serial Input Flag 0 bit (IF0) 7-28      | TCIE 9-10                                        |
| bit 1—Serial Input Flag 1 bit (IF1) 7-28      | TCK pin 11-5                                     |
| bit 2—Transmit Frame Sync Flag bit (TFS) 7-28 | TCK signal 2-35                                  |
| bit 3—Receive Frame Sync Flag bit (RFS) 7-28  | TCM bit 8-18                                     |
| bit 4—Transmitter Underrun Error Flag bit     | TCR register 9-16                                |
| (TUE) 7-29                                    | TCSR register 9-9                                |
| bit 5—Receiver Overrun Error Flag bit         | bit 0—Timer Enable bit (TE) 9-9                  |
| (ROE) 7-29                                    | bits 4–7—Timer Control bits (TC0–TC3) 9-10       |
| bit 6—Transmit Data Register Empty bit        | bit 8—Inverter bit (INV) 9-11                    |
| (TDE) 7-29                                    | bit 13—Data Output bit (DO) 9-14                 |
| bit 7—Receive Data Register Full bit          | reserved bits—bits 3, 10, 14, 16–19, 22, 23 9-15 |
| (RDF) 7-30                                    | TDE bit 7-29                                     |
| SSR register 8-13                             | TDI pin 11-5                                     |
| bit 1—Transmitter Empty bit (TRNE) 8-13       | TDI signal 2-35                                  |
| bit 2—Receive Data Register Full bit          | TED 0 : 10.00                                    |
| bit 2—Receive Data Register Full bit          | TDO signal 2-36<br>TDRE bit 8-13                 |

| TE bit 8-10, 9-9                          | TOIE 9-9                                            |
|-------------------------------------------|-----------------------------------------------------|
| TE0 bit 7-24                              | TPCR register 9-8                                   |
| TE1 bit 7-23                              | bits 0-20—Prescaler Counter Value bits              |
| TE2 bit 7-22                              | (PC0-PC20) 9-9                                      |
| TEIE bit 7-27                             | bit 21-23—reserved bits 9-9                         |
| Test Access Port (TAP) 1-11, 11-3         | reserved bits—bits 21-23 9-9                        |
| Test Clock Input pin (TCK) 11-5           | TPLR register 9-7                                   |
| Test Data Input pin (TDI) 11-5            | bits 0-20—Prescaler Load Value bits                 |
| Test Mode Select Input pin (TMS) 11-5     | (PL0-PL20) 9-7                                      |
| Test Reset Input pin (TRST) 11-5          | bits 21-22—Prescaler Source bits                    |
| TFS bit 7-28                              | (PL0-PL20) 9-7                                      |
| TIE bit 7-26, 8-12                        | bit 23—reserved bit 9-8                             |
| Time Slot Register (TSR) 7-34             | reserved bit—bit 23 9-8                             |
| timer                                     | Trace buffer 10-21                                  |
| special cases 9-27                        | Trace mode                                          |
| Timer (GPIO) 5-4                          | enabling 10-18                                      |
| timer 0 signal (TIO0) 2-34                | in OnCE module 10-15                                |
| timer 1 signal (TIO1) 2-34                | Trace Mode Enable bit (TME) 10-8                    |
| timer 2 signal (TIO2) 2-35                | Trace Occurrence bit (TO) 10-9                      |
| Timer Control bits (TC0–TC3) 9-10         | transfer acknowledge signal 2-11                    |
| Timer Control/Status Register (TCSR) 9-9  | Transmit 0 Enable bit (TE0) 7-24                    |
| Timer Count Register (TCR) 9-16           | Transmit 1 Enable bit (TE1) 7-23                    |
| Timer Enable bit (TE) 9-9                 | Transmit 2 Enable bit (TE2) 7-22                    |
| Timer Interrupt Enable bit (TMIE) 8-12    | Transmit Byte Registers (TXH, TXM, TXL) 6-29        |
| Timer Interrupt Rate bit (STIR) 8-12      | Transmit Clock Source bit (TCM) 8-18                |
| timer mode                                | Transmit Data Register Empty bit (TDE) 7-29         |
| mode 0—GPIO 9-17                          | Transmit Data Register Empty bit (TDRE) 8-13        |
| mode 1—timer pulse 9-18                   | Transmit Data Register Empty bit (TXDE) 6-27        |
| mode 2—timer toggle 9-19                  | Transmit Data signal (TXD) 8-4                      |
| mode 3—timer event counter 9-20           | Transmit Exception Interrupt Enable bit             |
| mode 4—measurement input width 9-21       | (TEIE) 7-27                                         |
| mode 5—measurement input period 9-22      | Transmit Frame Sync Flag bit (TFS) 7-28             |
| mode 6—measurement capture 9-23           | transmit host request signal (HTRQ/HTRQ) 2-22       |
| mode 7—pulse width modulation 9-24        | Transmit Interrupt Enable bit (TIE) 7-26, 8-12      |
| mode 8—reserved 9-25                      | Transmit Last Slot Interrupt Enable bit (TLIE) 7-26 |
| mode 9—watchdog pulse 9-25                | Transmit Request Enable bit (TREQ) 6-23             |
| mode 10—measurement toggle 9-26           | Transmit Shift Registers 7-33                       |
| modes 11-15—reserved 9-27                 | Transmit Slot Mask Registers (TSMA, TSMB) 7-34      |
| Timer module 1-17, 2-34                   | Transmitter Empty bit (TRNE) 8-13                   |
| architecture 9-3                          | Transmitter Enable bit (TE) 8-10                    |
| programming model 9-5                     | Transmitter Ready bit (TRDY) 6-27                   |
| timer block diagram 9-4                   | Transmitter Underrun Error Flag bit (TUE) 7-29      |
| Timer Prescaler Count Register (TPCR) 9-8 | TRDY bit 6-27                                       |
| Timer Prescaler Load Register (TPLR) 9-7  | TREQ bit 6-23                                       |
| Timers 2-3, 2-4                           | triple timer module 1-17                            |
| TLIE bit 7-26                             | TRNE bit 8-13                                       |
| TME bit 10-8                              | TRST pin 11-5                                       |
| TMIE bit 8-12                             | TSMA, TSMB registers 7-34                           |
| TMS pin 11-5                              | TSR register 7-34                                   |
| TMS signal 2-36                           | TUE bit 7-29                                        |
| TO bit 10-9                               | TX2, TX1, TX0 registers 7-34                        |

#### ٧

TXD signal 2-32, 8-4 TXDE bit 6-27 TXH, TXM, TXL registers 6-29

#### ٧

VBA register 1-10 Vector Base Address register (VBA) 1-10

#### W

wait
standby mode 1-7
WAKE bit 8-9
Wakeup Mode Select bit (WAKE) 8-9
WDS0-WDS2 bits 8-8
weak keeper 2-24, 2-25, 2-26, 2-27, 2-28, 2-29, 2-30, 2-31, 2-32, 2-33, 2-34, 2-35
Wired-OR Select bit (WOMS) 8-10
WL0-WL1 bits 7-14
WOMS bit 8-10
Word Length Control bits (WL0-WL1) 7-14
Word Select bits (WDS0-WDS2) 8-8
WR signal 2-10
write enable signal 2-10

### X

X data RAM 3-6 X Memory Address Bus (XAB) 1-13 X Memory Data Bus (XDB) 1-13 X Memory Expansion Bus 1-13 XAB 1-13 XDB 1-13 XTAL 2-8 XTAL Disable bit (XTLD) 4-18 XTLD bit 4-18

### Υ

Y data RAM 3-7 Y Memory Address Bus (YAB) 1-13 Y Memory Data Bus (YDB) 1-13 Y Memory Expansion Bus 1-13 YAB 1-13 YDB 1-13

# Freescale Semiconductor, Inc.

| 1  | DSP56309 OVERVIEW                     |
|----|---------------------------------------|
| 2  | SIGNAL/CONNECTION DESCRIPTIONS        |
| 3  | MEMORY CONFIGURATION                  |
| 4  | CORE CONFIGURATION                    |
| 5  | GENERAL PURPOSE I/O                   |
| 6  | HOST INTERFACE (HI08)                 |
| 7  | ENHANCED SYNCHRONOUS SERIAL INTERFACE |
| 8  | SERIAL COMMUNICATION INTERFACE (SCI)  |
| 9  | TIMER MODULE                          |
| 10 | ON-CHIP EMULATION MODULE              |
| 11 | JTAG PORT                             |
| A  | BOOTSTRAP PROGRAM                     |
| В  | EQUATES                               |
| С  | BSDL LISTING                          |
| D  | PROGRAMMING REFERENCE                 |
|    | INDEX                                 |

# Freescale Semiconductor, Inc.

| 1  | DSP56309 OVERVIEW                     |
|----|---------------------------------------|
| 2  | SIGNAL/CONNECTION DESCRIPTIONS        |
| 3  | MEMORY CONFIGURATION                  |
| 4  | CORE CONFIGURATION                    |
| 5  | GENERAL PURPOSE I/O                   |
| 6  | HOST INTERFACE (HI08)                 |
| 7  | ENHANCED SYNCHRONOUS SERIAL INTERFACE |
| 8  | SERIAL COMMUNICATION INTERFACE (SCI)  |
| 9  | TIMER MODULE                          |
| 10 | ON-CHIP EMULATION MODULE              |
| 11 | JTAG PORT                             |
| Α  | BOOTSTRAP PROGRAM                     |
| В  | EQUATES                               |
| С  | BSDL LISTING                          |
| D  | PROGRAMMING REFERENCE                 |
|    | INDEX                                 |