SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### DISCRIPTION The M37103M4-XXXSP is a single-chip microcomputer designed with CMOS silicon gate technology. It is housed in a 64-pin shrink plastic molded DIP. This single-chip microcomputer is useful for the high-tech channel-selection system for TVs. In addition to its simple instruction set, the ROM, RAM, and I/O addresses are placed on the same memory map to enable easy programming. | FEA | ATURES | |------|----------------------------------------------------------| | • N | lumber of basic instructions 69 | | • N | 1emory size | | | ROM 8192 bytes | | | RAM·····192 bytes | | • Ir | nstruction execution time | | | 2µs (minimum instructions at 4MHz frequency). | | • S | single power supply5V±10% | | • P | ower dissipation | | | normal operation mode (at 4MHz frequency) | | | 35mW (V <sub>CC</sub> =5V, Typ.) | | | Subroutine nesting 96levels (Max.) | | | nterrupt·····8types, 5vectors | | • 8 | -bit timer······4 | | • P | rogrammable I/O ports | | | (Ports P0, P1, P2, P3, P4, P5, P6)46 | | | Serial I/O (8-bit)1 | | • F | PWM function ······14-bit×1 | | | 8-bit×4 | | | 6-bit×6 | | | Comparator ····· 1 | | | Generating function for clock input of EAROM | | • 1 | wo clock generating circuits | | | (one is for main clock, the other is for clock function) | | • 6 | 3-Character on screen display function | | | Number of character 21 characters 3 lines | | | Kinds of character 96 | ### **APPLICATION** T۷ ## MITSUBISHI MICROCOMPUTERS ## **M37103M4-XXXSP** # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### **FUNCTIONS OF M37103M4-XXXSP** | | Parameter | | Functions | | |------------------------------|----------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--| | Number of basic instructions | | | 69 | | | Instruction execution time | | | 2//s (minimum instructions, at 4MHz frequency | | | Clock frequency | | | 4MHz | | | Managara | ROM | | . 8192bytes | | | Memory size | RAM | | 192bytes | | | | P0 | I/O | 8-bit×1 (middle-voltage N-channel open drain) | | | | P1, P2 | 1/0 | 8-bit×2 | | | | P3 | 1/0 | 8-bit×1 | | | | P47 | 1/0 | 1-bit×1 | | | | I, B, R, G, OUT | Output | 1-bit×5 (for CRT display) | | | Input/Output ports | V <sub>SYNC</sub> , H <sub>SYNC</sub> | Input | 1-bit×2 (for CRT display) | | | | P5 <sub>2</sub> , P5 <sub>3</sub> | 1/0 | 2-bit×1 (can be used as an input for either INT <sub>2</sub> or INT <sub>1</sub> | | | | P5 <sub>1</sub> , P5 <sub>4</sub> -P5 <sub>7</sub> | 1/0 | 5-bit×1 (middle-voltage N-channel open drain) | | | | P6 <sub>0</sub> , P6 <sub>1</sub> | I/O | 2-bit×1 | | | | P6 <sub>2</sub> -P6 <sub>5</sub> | 1/0 | 4-bit×1 (middle-voltage N-channel open drain) | | | Serial I/O | | | 8-bit×1 | | | Timers | | | 8-bit timer×4 | | | Subroutine nesting | | | 96levels (max.) | | | | | | Two external interrupts, three internal timer interrupts | | | Interrupt | | | (or timerX2, serial I/OX1, CRTX1, | | | Clock generating circuit | | | Two built-in circuits (externally connected ceramic or quartz crystal oscillator | | | Supply voltage | | | 5V±10% | | | | | CRT display function ON | 35mW (clock frequency X <sub>IN</sub> =4MHz, f <sub>CRY</sub> =6MHz) | | | Dames discipation | at high-speed operation | CRT display function OFF | 20mW (clock frequency X <sub>IN</sub> =4MHz | | | Power dissipation | at low-speed operation | CRT display function OFF | 0. 3mW (clock frequency X <sub>CIN</sub> =32kHz) | | | | at stop mode | | t <sub>CC</sub> =1μA (when clock is stopped) | | | | | | 12V (P0, P5 <sub>1</sub> , P5 <sub>4</sub> -P5 <sub>7</sub> , P6 <sub>2</sub> -P6 <sub>5</sub> : input/output, RESET, CNV <sub>SS</sub> : input | | | | Input/Output voltage | | -0. 3 to V <sub>CC</sub> +0. 3V (P1, P2, P3, P4-, P5 <sub>2</sub> , P5 <sub>3</sub> , P6 <sub>0</sub> , P6 <sub>1</sub> , | | | Input/Output characteristics | | | 0.5mA (P0, P1, P2, P3, P5, P6 <sub>2</sub> -P6 <sub>5</sub> ) N-channel open drain input/output | | | | Output current | | 0.5mA. =0.5mA 'P4 <sub>7</sub> : CMOS input/output. | | | | | | R, G, B, I, OUT, P6 <sub>0</sub> -P6 <sub>1</sub> CMOS output: | | | Operating temperature range | | | =10 to 70 C | | | Device structure | | | CMOS silicon gate process | | | Package | | | 64-pin shrink plastic molded DIP | | | 007 11 1 1 11 | Number of character | | 21 characters X3 lines | | | CRT display function | Kinds of character | | 96 (12×16 dots) | | ### PIN DESCRIPTION | Pin | Name | Input/<br>Output | Functions | |-------------------------------------------------------|---------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> ,<br>V <sub>SS</sub> | Supply voltage | | Power supply inputs 5V±10% to V <sub>CC</sub> , and 0V to V <sub>SS</sub> . | | CNV <sub>SS</sub> | CNV <sub>SS</sub> | : | This is connect to V <sub>SS</sub> . | | RESET | Reset input | Input | To enter the reset state, the reset input pin must be kept at a "L" for more than $2\mu s$ (under normal $V_{CC}$ conditions). If more time is needed for the crystal oscillator to stabilize, this "L" condition should be main tained for the required time. | | X <sub>IN</sub> | Clock input | Input | These are I/O pins of internal clock generating circuit for main clock. To control generating frequency, an external ceramic or a quartz crystal oscillator is connected between the X <sub>IN</sub> and X <sub>OUT</sub> pins and external | | X <sub>OUT</sub> | Clock output | Output | - condensers are connected. If an external clock is used, the clock source should be connected the $X_{\text{IN}}$ pir and the $X_{\text{OUT}}$ pin should be left open. | | φ | Timing output | Output | This is the timing output pin. In single-chip mode, the output can be controlled by selecting the option. | | ХСІИ | Clock input for clock function | Input | This is the I/O pins of the clock generating circuit for the clock function. To control generating frequency an external ceramic or a quartz crystal oscillator is connected between the $X_{CPN}$ and $X_{CCPN}$ pins and external ceramic or a quartz crystal oscillator is connected between the $X_{CPN}$ and $X_{CCPN}$ pins and external ceramic or a quartz crystal oscillator is connected between the $X_{CPN}$ and $X_{CCPN}$ pins and external ceramic or a quartz crystal oscillator is connected between the $X_{CPN}$ and $X_{CCPN}$ pins and external ceramic or a quartz crystal oscillator is connected between the $X_{CPN}$ and $X_{CCPN}$ pins and external ceramic or a quartz crystal oscillator is connected between the $X_{CPN}$ and $X_{CCPN}$ pins and external ceramic or a quartz crystal oscillator is connected between the $X_{CPN}$ and $X_{CCPN}$ pins and external ceramic or a quartz crystal oscillator is connected between the $X_{CPN}$ and $X_{CCPN}$ pins and external ceramic or a quartz crystal oscillator is connected between the $X_{CPN}$ pins and external ceramic or a quartz crystal oscillator is connected between the $X_{CPN}$ pins and $X_{CCPN}$ pins and external ceramic or $X_{CPN}$ pins and an | | X <sub>COUT</sub> | Clock output for clock function | Output | - nal condensers are connected. If an external clock is used, the clock source should be connected to the $X_{\text{CIN}}$ pin and the $X_{\text{COUT}}$ pin should be left open. This clock can be used as a program controlled the system clock. | | P0 <sub>0</sub> -P0 <sub>7</sub> | I/O port P0 | 1/0 | Port P0 is an 8-bit I/O port with directional registers allowing each I/O bit to be individually programmed as input or output. At reset, this port is set to input mode. The output structure is middle-voltage N-channe open drain. | | P1 <sub>0</sub> -P1 <sub>7</sub> | I/O port P1 | 1/0 | Port P1 is an 8-bit I/O port and has basically the same functions as port P0. It can be built in pull-up transistor at each pin by selecting the option. | | P2 <sub>0</sub> -P2 <sub>7</sub> | I/O port P2 | 1/0 | Port P2 is an 8-bit I/O port and has basically the same functions as port P1. | | P3 <sub>0</sub> -P3 <sub>7</sub> | I/O port P3 | 1/0 | Port P3 is an 8-bit I/O port and has basically the same functions as port P0, but the output structure is N-channel open drain. When serial I/O is used, P3 $_7$ , P3 $_6$ , P3 $_5$ , and P3 $_4$ work as S $_{RDY}$ , CLK, S $_{DUT}$ , and S $_{1N}$ pins respectively. P3 $_3$ works as an analog input for comparator and P3 $_2$ works as a counter input. | | P4 <sub>7</sub> | I/O port P4 <sub>7</sub> | 1/0 | Port P4 $_7$ is a 1-bit I/O port and has basically the same functions as port P0, but the output structure is CMOS output. | | I, B, G, R,<br>OUT | CRT output | Output | This is a 5-bit output pin for CRT display The output polarity can be changed by selecting the option. At reset, inactive polarity is selected. The output structure is CMOS output. | | H <sub>SYNC</sub> | H <sub>SYNC</sub> input | Input | This is the horizontal synchronizing signal input for CRT display. The input polarity can be changed by selecting the option. | | V <sub>SYNC</sub> | V <sub>SYNC</sub> input | Input | This is the veritical synchronizing signal input for CRT display. The input polarity can be changed by selecting the option. | | P5 <sub>2</sub> , P5 <sub>3</sub> | I/O port P5 | 1/0 | These ports have basically the same function as ports P3, and are in common with interrupt input pins | | P5 <sub>1</sub> ,<br>P5 <sub>4</sub> -P5 <sub>7</sub> | · | | These ports have basically the same function as port P0, and can be programmed to function as PWM output pins. | | P6 <sub>0</sub> -P6 <sub>5</sub> | I/O port P6 | 1/0 | Port P6 is a 6-bit I/O port and has basically the same functions as port P0. The output structure of P6 <sub>0</sub> , P6 <sub>1</sub> is CMOS output and the output structure of P6 <sub>2</sub> -P6 <sub>5</sub> is middle-voltage N-channel open drain. This port can be programmed to function as PWM output pins. Also P6 <sub>0</sub> is in common with timer output pin (T). | | OSC1,<br>OSC2 | Clock input for CRT display | Input<br>Output | This is the I/O pins of the clock generating circuit for the CRT display function. To control generating frequency, external condensers and resistors are connected. | ## FUNCTIONAL DESCRIPTION Central Processing Unit (CPU) The M37103 microcomputers use the standard MELPS 740 instruction set. For details of instructions, refer to the MELPS 740 CPU core basic functions, or the MELPS 740 Software Manual. Machine-resident instructions are as follows: The FST and SLW instructions are not provided. The MUL and DIV instructions are not provided. The WIT instruction can be used. The STP instruction can be used. ### **MEMORY** ### · Special Function Register (SFR) Area The special function register (SFR) area contains the registers relating to functions such as I/O ports and timers. ### • RAM RAM is used for data storage as well as a stack area. #### ROM ROM is used for storing user programs as well as the interrupt vector area. #### RAM for display RAM for display is used for specifing the character codes and colors to display. ### Interrupt Vector Area The interrupt vector area is for storing jump destination addresses used at reset or when an interrupt is generated. #### • Zero Page Zero page addressing mode is useful because it enables access to this area with fewer instruction cycles. ### Special Page Special page addressing mode is useful because it enables access to this area with fewer instruction cycles. Fig. 1 Memory map | | Horizontal position register | 00EE <sub>16</sub> | Port P6 | |--------------------|---------------------------------------|--------------------|------------------------------| | 00D1 <sub>16</sub> | Vertical position register of block 1 | | | | 00D2 <sub>16</sub> | Vertical position register of block 2 | 00F0 <sub>16</sub> | | | 00D3 <sub>16</sub> | Vertical position register of block 3 | 00F1 <sub>16</sub> | | | 00D4 <sub>16</sub> | Color register 0 | | | | 00D5 <sub>16</sub> | Color register 1 | 00F3 <sub>16</sub> | | | 00D6 <sub>16</sub> | Color register 2 | | PWM4 register | | 00D7 <sub>16</sub> | Color register 3 | | PWM control register | | 00D8 <sub>16</sub> | Display control register | | Serial I/O mode register | | | Display block counter | | Serial I/O register | | 00DA <sub>16</sub> | [ | | PWM5 register | | 00DB <sub>16</sub> | | | PWM output control register | | 00DC16 | 1 | 00FA <sub>16</sub> | Timer 1 | | 00DD <sub>16</sub> | 1 | | Interrupt control register 2 | | 00DE <sub>16</sub> | | | Timer 2 | | 00DF <sub>16</sub> | | | Timer 3 | | 00E0 <sub>16</sub> | Port P0 | | Interrupt control register 1 | | 00E1 <sub>16</sub> | Port P0 directional register | | Timer control register | | 00E2 <sub>16</sub> | Port P1 | 010016 | | | 00E3 <sub>16</sub> | Port P1 directional register | 01FF <sub>16</sub> | Ĩ : | | 00E4 <sub>16</sub> | Port P2 | 020016 | PWM0 register | | 00E5 <sub>16</sub> | Port P2 directional register | 020116 | PWM6 register | | 00E6 <sub>16</sub> | | 020216 | PWM7 register | | 00E7 <sub>16</sub> | A-D control register | 020316 | PWM8 register | | 00E8 <sub>16</sub> | Port P3 | 0204,6 | PWM9 register | | 00E9 <sub>16</sub> | Port P3 directional register | 0205,6 | PWM10 register | | | Port P4 | 020616 | PWM output control register | | | Port P4 directional register | 020716 | | | | Port P5 | 020816 | Timer 4 control register | | 00ED <sub>16</sub> | Port P5 directional register | 020916 | Timer 4 | Fig. 2 SFR (Special Function Register) memory map ### **INTERRUPTS** Interrupts can be caused by 8 different events consisting of two external, five internal, and one software event. Interrupts are vectored interrupts with priorities shown in Table 1. Reset is also included in the table because its operation is similar to an interrupt. When an interrupt is accepted, the registers are pushed, interrupt disable flag I is set, and the program jumps to the address specified in the vector table. The interrupt request bit is cleared automatically. The reset and BRK instruction interrupt can never be disabled. Other interrupts are disabled when the interrupt disable flag is set. Falling edge active or rising edge active can be selected for each of the INT<sub>1</sub> and INT<sub>2</sub> external interrupts selected by bits 4 and 5 of the PWM control register. Whether the INT<sub>1</sub> external interrupt or the CRT display is to be accepted can be selected by bit 0 of interrupt control register 2. Whether the timer 1 or serial I/O interrupt is to be accepted can be selected by bit 2 of the serial I/O mode register. All interrupts except the BRK instruction interrupt have an interrupt request bit and an interrupt enable bit. The interrupt request bits and the interrupt enable bits are in interrupt control register 1 and timer control register. Figure 3 shows the structure of the interrupt control registers 1 and 2 and timer control register. Interrupts other than the BRK instruction interrupt and reset are accepted when the interrupt enable bit is "1", interrupt request bit is "1", and the interrupt disable flag is "0". The interrupt request bit can be clear with a program, but not set. The interrupt enable bit can be set and clear with a program. Reset is treated as a non-maskable interrupt with the highest priority. Figure 4 shows interrupts control. Table 1. Interrupt vector address and priority. | Event | Priority | Vector addresses | Remarks | |---------------------------------|----------|-----------------------------------------|-------------------------------------------------------------| | RESET | 1 | FFFF <sub>16</sub> , FFFE <sub>16</sub> | Non-maskable | | INT, or CRT display interrupt | 2 | FFFD <sub>16</sub> , FFFC <sub>16</sub> | INT <sub>1</sub> external interrupt (phase programmable) | | Timer 3 interrupt | 3 | FFFB <sub>16</sub> , FFFA <sub>16</sub> | | | Timer 2 interrupt | 4 | FFF9 <sub>16</sub> , FFF8 <sub>16</sub> | | | Timer 1 or serial I/O interrupt | 5 | FFF7 <sub>16</sub> , FFF6 <sub>16</sub> | | | INT <sub>2</sub> interrupt | | | INT <sub>2</sub> external interrupt (phase programmable) | | (BRK instruction interrupt) | 6 : | FFF5 <sub>16</sub> , FFF4 <sub>16</sub> | BRK instruction interrupt (non-maskable software interrupt) | Fig. 3 Structure of registers related to interrupt Fig. 4 Interrupt control ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### **TIMER** The M37103M4-XXXSP has four timers; timer 1, timer 2 timer 3, timer 4. A block diagram of timer 1 through 3 is shown in Figure 5 and a block diagram of timer 4 is shown in Figure 6. The count source for timer 1 through 3 can be selected by using bit 2, 3, 4 of the timer control register (address $00FF_{16}$ ), as shown in Figure 7. Timer 1 through 3 are down count timers and have 8-bit latches. When a timer reaches "0" and the next count pulse is input to a timer, the contents of the reload latch are loaded into the timer. The division ratio of the timer is 1/(n+1), where n is the contents of timer latch. Timer 1 through 3 has interrupt generating functions. The timer interrupt request bit which is in the interrupt control register 1 or timer control register (located at addresses $00FE_{16}$ and $00FF_{16}$ respectively) is set at the next count pulse after the timer reaches "0" (see interrupt section). The starting and stopping of timer 2 is controlled by bit 5 of the timer control register 2. If the bit 5 is "0", the timer starts counting, and the bit 5 is "1", the timer stops. The count source of timer 4 can be selected by bit 0 and bit 1 of timer 4 control register (address $0208_{16}$ ). When bit 0 and bit 1 are set to (00) or (11), timer 4 stop counting. The structure of timer 4 control register is shown in Figure 8 Timer 4 has auto-reload register. The auto-reload register can be written by writing a data to timer 4 register. A data written to the auto-reload register is set to counter by setting bit 4 of timer 4 control register. And by reading a data from timer 4 register, the value of counter can be read. When timer 4 is overflow, timer 4 overflow flag is set and the content of auto-reload register are loaded into the counter. At a reset or stop mode, ${\rm FF}_{16}$ is automatically set in timer 2 and $07_{16}$ in timer 3. After a STP instruction is executed, timer 3, timer 2, and the clock ( $\phi$ divided by 4) are connected in series (regardless of the status of bit 2 through 4 of the timer control register). This state is canceled if timer 3 interrupt request bit is set to "1", or if the system is reset. Before the STP instruction is executed, bit 5 of the timer control register (timer 2 count stop bit) must be set to "0". For more details on the STP instruction, refer to the oscillation circuit section. Fig. 5 Block diagram of timer 1 through 3 Fig. 6 Block diagram of timer 4 Fig. 7 Structure of timer control register Fig. 8 Structure of timer 4 control register ### SERIAL I/O The block diagram of serial I/O is shown in Figure 9. In the serial I/O mode the receive ready signal $(\overline{S_{ROY}})$ , synchronous input/output clock (CLK), and the serial I/O $(S_{OUT}, S_{IN})$ , pins are used as P3<sub>7</sub>, P3<sub>6</sub>, P3<sub>5</sub>, and P3<sub>4</sub>, respectively. The serial I/O mode register (address 00F6<sub>16</sub>) is an 8-bit register. Bit 0 and 1 of this register is used to select a syn- chronous clock source. When these bits are $\{00\}$ or $\{01\}$ , an external clock form P3<sub>6</sub> is selected. When these bits are $\{10\}$ , the overflow signal divided by two from timer 1 becomes the synchronous clock. Therefore, changing the timer period will change the transfer speed. When the bits are $\{11\}$ , the internal clock $\phi$ divided by 4 becomes the clock. Fig. 9 Block diagram of serial I/O Bits 2 and 3 decide whether parts of P3 wiil be used as a serial I/O or not. When bit 2 is "1", P3 $_6$ becomes an I/O pin of the synchronous clock. When an internal synchronous clock is selected, the clock is output from P3 $_6$ . If the external synchronous clock is selected, the clock is input to P3 $_6$ . And P3 $_5$ will be a serial output, and P3 $_4$ will be a serial input. To use P3 $_4$ as a serial input, set the directional register bit which corresponds to P3 $_4$ , to "0". For more information on the directional register, refer to the I/O pin section. To use the serial I/O, bit 2 needs to be set to "1", if it is "0" $P3_6$ will function as a normal I/O. Interrupts will be generated from the serial I/O counter instead of timer 1. Bit 3 determines if $P3_7$ is used as an output pin for the receive data ready signal (bit 3="1", $S_{RDY}$ ) or used as a normal I/O pin (bit 3="0"). The function of serial I/O differs depending on the clock source; external clock or internal clock. Internal Clock- The $S_{RDY}$ signal becomes "H" during transmission or while dummy data is stored in the serial I/O register. After the faling edge of write signal, the $S_{RDY}$ signal becomes low signaling that the M37103M4-XXXSP is ready to receive the external serial data. The $S_{RDY}$ signal goes "H" at the next falling edge of the transfer clock. The serial I/O counter is set to 7 when data is stored in the serial I/O register. At each falling edge of the fransfer clock, serial data is output to P35. During the rising edge of this clock, data can be input from P34 and the data in the serial I/O register will be shifted 1 bit. Data is output starting with the LSB. After the transfer clock has counted 8 times, the serial I/O register will be empty and the transfer clock will remain at a high level. At this time the interrupt request bit will be set External Clock- If an external clock is used, the interrupt request bit will be set after the transfer clock has counted 8 times but the transfer clock will not stop. Due to this reason, the external clock must be controlled from the outside. The external clock should not exceed 250kHz at a duty cycle of 50%. Timing diagrams are shown in Figure 10, and connection between two M37103M4-XXXSP's are shown in Figure 11. Fig. 10 Serial I/O timing Fig. 11 Example fo serial I/O connection ### PWM OUTPUT CIRCUIT ### (1) Introduction The M37103M4-XXXSP is equipped with one 14-bit PWM, four 8-bit PWMs and six 6-bit PWMs. The 14-bit resolution gives PWM1 the minimum resolution bit width of 500ns (for $X_{\text{IN}} = 4\text{MHz}$ ) and a repeat period of 8192 $\mu$ s. PWM7, PWM8, PWM9, PWM10 have a 8-bit resolution with minimum resolution bit width of 16 $\mu$ s and repeat period of 4096 $\mu$ s. PWM0, PWM2, PWM3, PWM4, PWM5, PWM6 have a 6-bit resolution with minimum resolution bit width of 16 $\mu$ s and repeat period of 1024 $\mu$ s. Accuracy and operation range is certified of PWM are $V_{\text{CC}} = 4.5$ to 5.5V regardless of input frequency. Block diagram of the PWM is shown in Figures 12 and 13. The PWM timing generator section applies individual control signals to PWM 0-10, using clock input $X_{\rm IN}$ divided by 2 or $X_{\rm CIN}$ divided by 2 as a reference signal. ### (2) Data setting The output pins PWM0-PWM5 are in common with pins $P6_0$ - $P6_5$ of port P6 and PWM6-PWM10 are in common with pins $P5_1$ - $P5_7$ of port P5 (i.e. for PWM output, PWM output selection bits and the P5, P6 directional register $D5_1$ - $D5_7$ , $D6_0$ - $D6_5$ should be set). When PWM1 is used for output, first set the higher 8-bit of the PWM1-H register (address $00F0_{16}$ ), then the lower 6-bit of the PWM1-L register (address $00F1_{16}$ ). When either PWM0 and PWM2-10 is used for output, set the 8-bit in the PWM0 and PWM2-10 register, respectively. Note that the higher 2 bits of these 8-bit registers are ignored when used 6-bit register. ### (3) Transferring data from registers to latches The data written to the 6-bit or 8-bit PWM register is transferred to the PWM latch in each 6-bit PWM cycle period. For 14-bit PWM, the data is transferred in the next upper 8-bit period after the write. The signals output to the PWM pins correspond to the contents of these latches. When data at addresses 00F0<sub>16</sub> to 00F4<sub>16</sub>, 00F8<sub>16</sub>, 0200<sub>16</sub> to 0205<sub>16</sub> is read, data in these latches has already been read allowing the data output by the PWM to be confirmed. When the 6-bit latch is being read, the upper 2 bits of the register becomes undefined, However, bit 7 of the PWM1-L register indicated the completion of the data transfer from the PWM1 register to the PWM1 latch. if bit 7 is "0", the transfer has been completed, if bit 7 is "1", the transfer has not yet begun. ### (4) Operation of the 6-bit PWMs The timing diagram of the two 6-bit PWMs (PWM0 and PWM2-6) is shown in Figure 14. One period (T) is composed of $64\ (2^6)$ segments. There are six different pulse types configured from bits 0 to 5 representing the significance of each bit. These are output within one period in the circuit internal section. Refer to Figure 14 (a). Six different pulses can be output from the PWM. These can be selected by bits 0 through 5. Depending on the content of the 6-bit PWM latch, pulses from 5 to 0 is selected. The PWM output is the difference of the sum of each of these pulses. Several examples are shown in Figure 14 (b). Changes in the contents of the PWM latch allows the selection of 64 lengths of high-level area outputs varying from 0/64 to 63/64. An length of entirely high-level output cannot be output. i.e. 64/64. ### (5) 8-bit PWM operation 8-bit PWM operation is the same as 6-bit PWM operation except that one period (T) is composed of 256 $(2^8)$ segments. ### (6) 14-bit PWM operation The timing diagram of the 14-bit PWM1 is shown in Figure 15. The 14-bit PWM divides the data within the PWM latch into the lower 6 bits and higher 8 bits. A high-level area within a length N times $\tau$ is output every short area of t=256 $\tau$ =128 $\mu$ s as determined by data N of the higher 8 bits. (Refer to PWM output 2 in the lower part of Figure 15.) Thus, the time for the high-level area is equal to the time set by the lower 8 bits or that plus $\tau$ . As a result, the short-area period t (=128 $\mu$ s, approx. 7.8kHz) becomes an approximately repetitive period. ### (7) Output after reset At reset the output of port P5, P6 is in the high impedance state and the contents of the PWM register and latch are undefined. Note that after setting the PWM register, its data is transferred to the latch. Table 2. Relation between the 6 lower-order bits of data and the space set by the ADD bit | 6 lower-order bits of data | Area longer by $\tau$ than that of other $t_m(m = 0 \text{ to } 63)$ | |----------------------------|----------------------------------------------------------------------| | 0 0 0 0 0 LSB | Nothing | | | m=32 | | 000010 | m=16,48 | | 000100 | m = 8, 24, 40, 56 | | 001000 | m = 4, 12, 20, 28, 36, 44, 52, 60 | | 010000 | m= 2, 6, 10, 14, 18, 22, 26, 30, 34, 38, 42, 46, 50, 54, 58, 62 | | 100000 | m=1,3,5,7, | Fig. 12 Block diagram of the PWM cirucit (1) Fig. 13 Block diagram of the PWM circuit (2) Fig. 14 6-bit PWM timing diagram Fig. 15 14-bit PWM timing diagram Fig. 16 Structure of registers related to PWM ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### PORT P60 / TIMER 1 OUTPUT Bit 0 of port P6 outputs 1/2 the frequency of timer 1 when bit 6 of the PWM output mode register is set to "0" and bit 4 (SM<sub>4</sub>) of the serial I/O mode register (address 00F6<sub>16</sub>) is set to "1". The output switching can be accomplished with either of two procedures, synchronous mode or asynchronous mode, depending on the setting of bit 5 (SM<sub>5</sub>) of the serial I/O mode register. When SM5 is set to "0" the synchronous mode is set. In such a case, after SM<sub>4</sub> has been changed, synchronization is set to the 1/2 frequency of timer 1 and switching between the port latch and timer takes place. It is possible to ascertain whether switching actually occurred by reading the value of bit 6 of the PWM control register. From the time that the contents of SM4 was changed to the point where switching completes, the contents of neither SM<sub>4</sub> nor P6<sub>0</sub> may be changed. Use of the synchronous mode prevents the generation of a pulse shorter than the timer output during swiching. Figure 17 (a) gives an example of timing in the synchronous mode. Use of the synchronous mode allows generation of an EAROM clock input signal through the use of a simple program. When SM<sub>5</sub> is set to "1", the asynchronous mode is set. In this case, the output switching occurs directly after SM4 has been changed. Figure 17 (b) gives an example of timing in the asynchronous mode. P6<sub>0</sub>/T switching timing diagram Fig. 17 ### **COMPARATOR CIRCUIT** The comparator circuit is shown in Figure 18. The comparator circuit consists of the switch tree, ladder resistor, comparator, comparator control circuit, A-D control register (address 00E7<sub>16</sub>), and analog signal input pin (P3<sub>3</sub>/A-D). The analog input pin is common with the digital input/out-put terminal to the data bus. The 5-bit A-D control register can generate 1/16 $V_{\rm CC}$ -step internal analog voltage, based on the settings of bits 0 to 3. Table 3 gives the relation between the descriptions of A-D control register bits 0 to 3 and the generated internal analog voltage. The comparator result of the analog input voltage and the internal analog voltage is stored in the A-D control register, bit 4. The data is compared by setting the directional register corresponding to port P3 $_3$ to "0" (port P3 $_3$ enters the input mode), to allow port P3 $_3$ /A-D to be used as the analog input pin. The digital value corresponding to the internal analog voltage to be compared is then written in the A-D control register (address 00E7 $_{16}$ ), bits 0 to 3. The voltage comparision starts as soon as the writing is completed. 4-cycle (required for comparating) later, the result of comparision is stored in the A-D control register, bit 4. Bit 4 is "1" when analog input voltage > internal analog voltage and "0" when analog input voltage < internal analog voltage. When voltage is compared to by setting bits 0 to 3 of the comparator register "0", bit 4 of the A-D control register be- comes "1" regardless of the analog input voltage. Table 3. Relationship between the contents of A-D control register and internal voltage | A- | D contr | ol regist | | | |-------|---------|-----------|-------|-------------------------------------------| | bit 3 | bit 2 | bit 1 | bit 0 | Internal analog voltage | | 0 | 0 | 0 | 1 | 1/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | | 0 | . 1 | 0 | $2/16V_{CC}-1/32V_{CC}$ | | 0 | 0 | 1 | 1 | 3/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 0 | 1 | 0 | 0 | 4/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 0 | 1 | 0 | 1 | 5/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 0 | 1 | 1 | 0 | $6/16V_{CC} - 1/32V_{CC}$ | | 0 | 1 | 1 | 1 | 7/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 11 | 0 | 0 | 0 | 8/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 1 1 | 0 | 0 | 1 | 9/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 1 | 0 | 1 | 0 | 10/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 1 | 0 | 1 | 1 | 11/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 1 | 1 | 0 | 0 | 12/16V <sub>cc</sub> -1/32V <sub>cc</sub> | | 1 | 1 | 0 | 1 | 13/16V <sub>CC</sub> 1/32V <sub>CC</sub> | | 1 | 1 | 1 | 0 | 14/16V <sub>CC</sub> -1/32V <sub>CC</sub> | | 1 | 1 | 1 | 1 | 15/16V <sub>CC</sub> -1/32V <sub>CC</sub> | Fig. 18 Comparator Circuit ### **CRT DISPLAY FUNCTIONS** ### (1) Outline of CRT Display functions Table 4 outlines the CRT display functions. The M37103M4-XXXSP incorporates a 21 columns $\times$ 3 lines CRT display control circuit. CRT display is controlled by the CRT display control register. Up to 96 kinds of characters can be displayed, and colors can be specified for each character. Four colors can be displayed on one screen. A combination of up to 15 colors can be obtained by using each output signal (R, G, B, and I). Characters are displayed in a 12 × 16 dot configuration to obtain smooth character patterns. (See Figure 19) The following shows the procedure how to display characters on the CRT screen. - ① Set the character to be displayed in display RAM. - ② Set the display color by using the color register. - ③ Specify the color register in which the display color is set by using the display RAM. - Specify the vertical position and character size by using the vertical position register. - Specify the horizontal position by using the horizontal position register. - Write the display enable bit to the designated block display flag of the CRT control register. When this is done, the CRT starts operation according to the input of the V<sub>SYNC</sub> signal. Fig. 19 CRT display character configuration The CRT display circuit has an extended display mode. This mode allows multiple lines (more than 3 lines) to be displayed on the screen by interrupting the display each time one line is displayed and rewriting data in the block for which display is terminated by software. Figure 21 shows a block diagram of the CRT display control circuit. Figure 20 shows the structure of the CRT display control register. Table 4. Outline of CRT display functions | Parameter | | Functions | |-----------------------------|----------------|----------------------------| | Number of display character | | 21 characters × 3 lines | | Character configuration | | 12×16 dots (See Figure 19) | | Kinds of character | | 96 | | Chara | acter size | 4 size selectable | | C+1 | Kinds of color | 15(max.) | | Color | Coloring unit | a character | | Display expansion | | Possible (multiple lines) | Fig. 20 Structure of CRT control register Fig. 21 Block diagram of CRT display control circuit ### (2) Display Position The display positions of characters are specified in units called a "block." There are three blocks, block 1 to block 3. Up to 21 characters can be displayed in one block. (See (4) Display Memory.) The display position of each block in both horizontal and vertical directions can be set by software. The horizontal direction is common to all blocks, and is selected from 64-step display positions in units of 4Tc (Tc=oscillation cycle for display). The display position in the vertical direction is selected from 64-step display positions for each block in units of four scanning lines. If the display start position of a block overlaps with some other block ((b) in Figure 24), a block of the smaller block No. (1 to 3) is displayed. If when one block is displaying, some other block is displayed at the same display position ((c) in Figure 24), the former block is overridden and the latter is displayed. The vertical position can be specified from 64-step positions (four scanning lines per step) for each block by setting values $00_{16}$ to $3F_{16}$ to bits 0 to 5 in the vertical position register (addresses $00D1_{16}$ to $00D3_{16}$ ). Figure 22 shows the structure of the vertical position register. Fig. 22 Structure of vertical position registers The horizontal direction is common to all blocks, and can be specified from 64-step display positions (4Tc per step (Tc=oscillation cycle for display) by setting values $00_{16}$ to 3F<sub>16</sub> to bits 0 to 5 in the horizontal position register (address $00D0_{16}$ ). Figure 23 shows the structure of the horizontal position register Fig. 23 Structure of horizontal position register # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER (a) Example when each block is separated (b) Example when the display start position of a block overlaps with some other block (c) Example when one block is displaying some other block is superimposed. Fig. 24 Display position # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### (3) Character Size The size of characters to be displayed can be selected from four sizes for each block. Use the bit 6 and 7 of vertical position register to set a character size. The character size can be selected from four sizes: small size, medium size, large size, and extra large size. Each character size is determined by the number of scanning lines in the height (vertical) direction and the cycle of dis- play oscillation (=Tc) in the width (horizontal) direction. The small size consists of (one scanning line) $\times$ (1 Tc); the medium size consists of (two scanning lines) $\times$ (2 Tc); the large size consists of (three scanning lines) $\times$ (3 Tc); and the extra large size consists of (four scanning lines) $\times$ (4 Tc). Table 5 shows the relationship between the set values in the character size register and the character Table 5. The relationship between the set values of the character size bits and the character sizes, | Set values of the | character size bits | Character | Milde (b. co. at) and a | | | |-------------------|---------------------|-------------|------------------------------|-----------------------------|--| | Bit7 | Bit6 | size | Width (horizontal) direction | Height (vertical) direction | | | 0 | 0 | Small | 1 T <sub>C</sub> | 1 | | | 0 | 1 | Medium | 2 T <sub>C</sub> | 2 | | | 1 | 0 | Large | 3 T <sub>C</sub> | 3 | | | 1 | 1 | Extra large | 4 T | 4 | | sizes. Note: The display start position in the horizontal direction is not affected by the chacacter size. In other words, the horizontal start position is common to all blocks even when the character size varies with each block. (See Figure 25) Fig. 25 Display start position of each character size (horizontal direction) ## MITSUBISHI MICROCOMPUTERS ## M37103M4-XXXSP # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ## (4) RAM for display RAM for display is allocated at addresses 2000<sub>16</sub> to 20D4<sub>16</sub>, and is divided into a display character code specifying part and display color specifying part for each block. Table 6 shows the contents of the CRT display RAM. When a character is to be display at the first character (leftmost) position in block 1, for example, it is necessary to write the character code to the seven low-order bits (bits 0 to 6) in address 2000<sub>16</sub> and the color register No. to the two low-order bits (bits 0 and 1) in address 2080<sub>16</sub>. The color register No. to be written here is one of the four color registers in which the color to be displayed is set in advance. For details on color registers, refer to (5) Color Registers. The structure of the CRT display RAM is shown in Figure 26. Table 6. The contents of the CRT display RAM | Block | Display position (from left) | Character code specification | Color specification | |---------|------------------------------|------------------------------|---------------------| | | 1 st Column | 2000 <sub>16</sub> | 208016 | | | 2 nd Column | 2001 <sub>16</sub> | 2081,6 | | | 3 rd Column | 2002 <sub>16</sub> | 2082 <sub>16</sub> | | Block 1 | ; | : | : | | | 19th Column | 2012 <sub>16</sub> | 209216 | | | 20th Column | 2013 <sub>16</sub> | 209316 | | | 21th Column | 2014 <sub>16</sub> | 2094 <sub>16</sub> | | | | 2015 <sub>16</sub> | 2095 <sub>16</sub> | | | Not used | to | to | | | | 201F <sub>16</sub> | 209F <sub>16</sub> | | | 1 st Column | 202016 | 20A0 <sub>16</sub> | | | 2 nd Column | 202116 | 20A1 <sub>16</sub> | | | 3 rd Column | 2022 <sub>16</sub> | 20A2 <sub>16</sub> | | Block 2 | : | : | : | | | 19th Column | 203216 | 20B2 <sub>16</sub> | | | 20th Column | 2033 <sub>16</sub> | 20B3 <sub>16</sub> | | | 21th Column | 2034 <sub>16</sub> | 20B4 <sub>16</sub> | | | | 2035,6 | 20B5 <sub>16</sub> | | | Not used | to | to | | | | 203F <sub>16</sub> | 20BF <sub>16</sub> | | | 1 st Column | 204016 | 20C0 <sub>16</sub> | | | 2 nd Column | 204116 | 20C1 <sub>16</sub> | | | 3 rd Column | 2042 <sub>16</sub> | 20C2 <sub>16</sub> | | Block 3 | : | : | : | | | 19th Column | 205216 | 20D2 <sub>16</sub> | | | 20th Column | 2053 <sub>16</sub> | 20D3 <sub>16</sub> | | | 21th Column | 2054 <sub>16</sub> | 20D4 <sub>16</sub> | | | | 2055 <sub>16</sub> | | | | Not used | to | | | | | 207F <sub>16</sub> | | Fig. 26 Structure of the CRT display RAM ### (5) Color Registers The color of a displayed character can be specified by setting the color to one of the four color registers (CO0-CO3: addresses $00D4_{16}$ to $00D7_{16}$ ) and then specifying that color register with the CRT display RAM. There are four color outputs: R, G, B, and I. By using a combination of these outputs, it is possible to set $2^4$ -1 (when no output) = 15 colors. However, because only four color registers are available, up to four colors can be displayed at one time. R, G, B, and I outputs are set by using bits 0 to 3 in the color register. Bit 4 in the color register is used to set a character or blank output; bit 5 is used to specify whether a character output or blank output. Figure 27 shows the structure of the color register. ### (6) Half Character Width Color Select Mode By setting "1" to bit 4 in the CRT control register (address 00D8<sub>16</sub>) it is possible to specify colors in units of a half character size (vertical 16 dots×horizontal 6 dots) for characters in block 1 only. In the half character width color select mode, colors of display characters in block 1 are specified as follows: - ① The left half of the character is set to the color of the color register that is specified by bits 0 and 1 at the color register specifying addresses in the CRT display RAM (addresses 2080<sub>16</sub> to 2094<sub>16</sub>). - The right half of the character is set to the color of the color register that is specified by bits 2 and 3 at the color register specifying address in the CRT display RAM (addresses 2080<sub>16</sub> to 2094<sub>16</sub>). Fig. 27 Structure of color registers Fig. 28 Difference between normal color select mode and half character width color select mode ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### (7) Multiline Display The M37103M4-XXXSP can normally display three lines on the CRT screen by displaying three blocks at different vertical positions. In addition, it allows up to 16 lines to be displayed by using a CRT interrupt and display block counter. The CRT interrupt works in such a way that when display of one block is terminated, an interrupt request is generated. In other words, character display for a certain block is initiated when the scanning line reaches the display position for that block (specified with vertical and horizontal position registers) and when the range of that block is exceeded, an interrupt is applied. The display block counter is used to count the number of blocks that have just been displayed. Each time the display of one block is terminated, the contents of the counter are incremented by one. For multiline display, it is necessary to enable the CRT interrupt (by clearing the interrupt disable flag to "0" and setting the CRT interrupt enable bit=bit 6 at address 00FE<sub>16</sub>) to "1"), then execute the following processing in the CRT interrupt handling routine. - ① Read the value of the display block counter. - The block for which display is terminated (i.e., the cause of CRT interrupt generation) can be determined by the value read in ①. - ③ Replace the display character data and display position of that block with the character data (contents of CRT display RAM) and vertical display position (contents of vertical position register) to be displayed next. Figure 29 shows the structure of the display block counter. ig. 29 Structure of display block counter Fig. 30 Timing of CRT interrupt and count value of display block counter ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### (8) Scanning Line Double Count Mode One dot in a displayed character is normally shown by one scanning line. In the scanning line double count mode, one dot can be shown by two scanning lines. As a result, the displayed dot is extended two times the normal size in the vertical direction only. (That is to say, the height of a character is extended twofold.) In addition, because the scanning line count is doubled, the display start position of a character is also extended two-fold in the vertical direction. In other words, whereas the contents set in the vertical position register in the normal mode are 64 steps from $00_{16}$ to $3F_{16}$ , or four scanning lines per step, the number of steps in the scanning line double count mode is 32 from $00_{16}$ to $1F_{16}$ , or eight scanning lines per step. If the contents of the vertical position register for a block are set in the address range of $20_{16}$ to $3F_{16}$ in the scanning line double count mode, that block cannot be displayed (not output to the CRT screen). In the scanning line double count mode can be specified by setting bit 6 in the CRT control register (address $00D8_{16}$ ) to "1". Because this function works in units of screen, even when the mode is changed the mode about the scanning line count during display of one screen, the double count mode only becomes valid from the time the next screen is displayed. Fig. 31 Display in the normal mode and in the scanning line double count mode ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### (9) Horizontal Character Border Function An border of a one clock (one dot) equivalent size can be added to a character to be displayed only horizontal direction The border is output from the OUT pin. In this case, bits 4 and 5 in the color register (contents output from the OUT pin) are nullified, and the border is output from the OUT pin instead. Border can be specified in units of block by using the bits 6 and 7 of horizontal position register. Table 7 shows the relationship between the values set in the horizontal position register and the character border function. Table 7. The relationship between the value set in the horizontal position register and the character border function | Horizontal position register | | | _ | | | |------------------------------|-------|--------------------------------|-------------------|--|--| | Bit 7 | Bit 6 | Functions | Example of output | | | | v | 0 | | R, G, B, Loutput | | | | X | 0 | Normal | OUT output | | | | 0 | 1 6 | Porder including character | R, G, B, I output | | | | U | | Border including character | OUT output | | | | , | 1 | Porder not including character | R, G, B, I output | | | | ' | | Border not including character | OUT output | | | Fig. 32 Example of border ### TSUBISHI MICROCOMPUTERS ## M37103M4-XXXSP ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### (10) Programming notes - Use STA instruction for data transfer to the following registers related to OSD functions. - ① Horizontal position register (address 00D0<sub>16</sub>) - ② Vertical position registers (address 00D1<sub>16</sub> to 00D3<sub>16</sub>) - 3 Color registers (address 00D4<sub>16</sub> to 00D7<sub>16</sub>) - 4 CRT control register (address 00D8<sub>16</sub>) - Do not display the display OFF blocks having different character sizes on a block display. - The highest vertical position (the vertical display start position bits are "00<sub>16</sub>") can not be used. - The interrupt to tell the end of block display is not caused and the display block counter is not incremented until the display of the block has been completed terminated. - 5. The display block counter $(00D9_{16})$ is reset while $V_{SYNC}$ is "H" (when the option is positive in polarity) to " $00_{16}$ ". - 6. If, during the display of a block, the display position of another block comes, the display of the subsequent block (having a larger vertical position register value) is preferred. - When two or more blocks are displayed in the same vertical position, the display priority is CV1, CV2, and CV3 in this order. This is not affected by turning on/off of block display. # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### RESET CIRCUIT The M37103 is reset according to the sequence shown in Figure 34. It starts the program from the address formed by using the content of address FFFF $_{16}$ as the high order address and the content of the address FFFE $_{16}$ as the low order address, when the RESET pin is held at "L" level for no less than $2\mu s$ while the power voltage is $5V\pm10\%$ and the crystal oscillator oscillation is stable and then returned to "H" level. The internal initializations following reset are shown in Figure 33. | | Address | | | | | | |-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|--|--|--| | 1: Port P0 directional register | (D0)(E1 <sub>16</sub> ) | 0 0 16 | | | | | | .2: Port P1 directional register | (D1)(E3 <sub>16</sub> ) | 0 0 16 | | | | | | 3 Port P2 directional register | (D2)(E5 <sub>16</sub> ) | 0 0 16 | | | | | | 4. Port P3 directional register | (D3)(E9 <sub>16</sub> ) | 0 0 16 | | | | | | .5: Port P4 directional register | (D4)(EB <sub>16</sub> ) | )<br> | | | | | | 6- Port P5 directional register | (D5)(ED <sub>16</sub> ) | 0 0 0 0 0 0 | | | | | | 7: Port P6 directional register | (D6)(EF <sub>16</sub> ) | 0 0 0 0 0 0 | | | | | | -81 PWM control register | (PM)(F5 <sub>18</sub> ) | 0 0 16 | | | | | | :9) Serial I/O mode register | (SM)(F6 <sub>16</sub> ) ··· | 0 0 16 | | | | | | 10 PWM output control register | (PN)(F9 <sub>16</sub> ) | 0 0 0 0 0 0 | | | | | | 11' Interrupt control register 2 | (IN)(FB <sub>16</sub> ) ··· | 0 | | | | | | -12 Timer 2 | (T2)(FC <sub>16</sub> ) | F F 16 | | | | | | :13 Timer 3 | (T3)(FD <sub>16</sub> ) | 0.7 16 | | | | | | 14 Interrupt control register 1 | (+M)(FE <sub>16</sub> ) | 0 0 16 | | | | | | 15 Timer control register | (TM)(FF <sub>16</sub> ) | 0 0 16 | | | | | | 16. Processor status register | (PS) | 1 | | | | | | 17 Program counter | (PC <sub>H</sub> ) | Contents of address<br>FFFF <sub>18</sub> | | | | | | | (PC <sub>L</sub> ) | Contents of address<br>FFFE <sub>16</sub> | | | | | | 18. Horizontal location register | (HR)(DO <sub>16</sub> ) | 0 0 16 | | | | | | 19: Color register 0 | (COO)(D4 <sub>16</sub> ) | 0 0 0 0 0 0 | | | | | | '20' Color register 1 | (CO1)(D5 <sub>16</sub> ) | 0 0 0 0 0 0 | | | | | | 21. Color register 2 | (CÓ2)(D6 <sub>16</sub> ) | 0 0 0 0 0 0 | | | | | | 22 Color register 3 | (CÕ3)(D7 <sub>16</sub> ) | 000000 | | | | | | -23: Display control register | (CC)(D8 <sub>16</sub> ) ··· | 0000000 | | | | | | 24: PWM output control register | (PQ)(0206 <sub>16</sub> ) | 0000000 | | | | | | Timer 4 control register Note. Since the contents of both and the RAM are undefin values. | Note. Since the contents of both registers other than those listed above and the RAM are undefined at reset, it is necessary to set initial | | | | | | Fig. 33 Internal state of microcomputer at reset Fig. 34 Timing diagram at reset # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### I/O PORTS (1) Port P0 Port P0 is an 8-bit I/O port with N-channel open drain and middle-voltage output. As shown in the memory map (Figure 2), port P0 can be accessed at zero page memory address 00E0<sub>16</sub>. Port P0 has a directional register (address $00E1_{16}$ ) which can be used to program each individual bit as input ("0") or as output ("1"). If the pins are programmed as output, the output data is latched to the port register and then output. When data is read from the output port the output pin level is not read, only the latched data in the port register is read. This allows a previously output value to be read correctly even though the output voltage level is shifted up or down. Pins set as input are in the floating state and the signal levels can thus be read. When data is written into the input port, the data is latched only to the port latch and the pin still remains in the floating state. Depending on the contents of the processor mode bits (bit 0 and bit 1 at address 00FF<sub>16</sub>), three different modes can be selected; single-chip mode, eva-chip mode and microprocessor mode. In these modes it functions as address $(A_7\text{-}A_0)$ output port (excluding single-chip mode). For more details, see the processor mode information. (2) Port P1 In single-chip mode, port P1 has the same function as port P0. It can be built in pull-up register at each pin by selecting the option. In other modes, it functions as address ( $A_{15}$ - $A_8$ ) output port. Refer to the section on processor modes for details. (3) Port P2 In single-chip mode, port P2 has the same function as port P1. In other modes, it functions as data ( $D_0$ - $D_7$ ) input/output port. Refer to the section on processor modes for details. (4) Port P3 In single-chip mode, port P3 has the same function as port P0 but the output structure is not middle voltage. P3<sub>2</sub>-P3<sub>7</sub> have program selectable dual functions. P3<sub>0</sub>, P3<sub>1</sub> function as control signals input/output port except in the single-chip mode. Refer to the section on processor modes for details. (5) Port P4 This is a 1-bit I/O port with function similar to port P0, but the output structure is CMOS output. This port is unaffected by the processor mode bits. (6) Port P5 This is an 8-bit I/O port with function similar to port P0, but the output structure of P5 $_2$ and P5 $_3$ is not middle-voltage. P5 $_1$ and P5 $_4$ -P5 $_7$ have program selectable dual functions. P5 $_2$ , P5 $_3$ are shared with external interrupt input pins (INT $_1$ , INT $_2$ ). This port is unaffected by the processor mode bits. (7) Port P6 This is an 6-bit input/output port with function similar to port P0. The output structure of P6 $_0$ , P6 $_1$ is CMOS output and the output structure of P6 $_2$ -P6 $_5$ is N-channel open drain and middle-voltage. $P6_0\mbox{-}P6_5$ have program selectable dual functions. This port is unaffected by the processor mode bits. (8) Function pins for CRT display function. The horizontal synchronizing signal is input from H<sub>SYNC</sub>. The vertical synchronizing signal is input from V<sub>SYNC</sub>. I, B, G, R, OUT are output pins for CRT display. Refer to the section on CRT display functions for details. (9) **ø** pin. The internal system clock (1/4 the frequency of the oscillator connected between the $X_{\rm IN}$ and $X_{\rm OUT}$ pins) can be output from this pin by selecting the option. At low-speed mode, $X_{\rm CIN}$ divided by 2 is output from this pin. Fig. 35 Ports P0-P6, $H_{SYNC}$ , $V_{SYNC}$ , $\phi$ , R, G, B, I and OUT block diagram ### PROCESSOR MODE By changing the contents of the processor mode bit (bit 0 and 1 at address $00FF_{16}$ ), three different operation modes can be selected; single-chip mode, microprocessor mode and evaluation chip (eva-chip) mode. In the microprocessor mode and eva-chip mode, ports P0-P3 can be used as multiplexed I/O for address, data and control signals, as well as the normal functions of the I/O ports. Figure 37 shows the functions of ports P0-P3. The memory map for the single-chip mode is illustrated in Figure 1 and for other modes, in Figure 36. By connecting $CNV_{SS}$ to $V_{SS}$ , all three modes can be selected through software by changing the processor mode bits. Supplying 10V to $CNV_{SS}$ places the microcomputer in the eva-chip mode. The three different modes are explained as follows: Fig. 36 Example memory area in processor mode (1) Single-chip mode [00] The microcomputer will automatically be in the single-chip mode when started from reset, if $\text{CNV}_{\text{SS}}$ is connected to $\text{V}_{\text{SS}}$ . Port P0-P3 will work as original I/O ports. (2) Microprocessor mode [01] The microcomputer will be placed in the microprocessor mode when $\text{CNV}_{\text{SS}}$ is connected to $\text{V}_{\text{SS}}$ and the processor mode bits are set to "01". In this mode, the internal ROM is inhibited so the external memory is required. In this mode, port P0 and P1 are used as the system address bus and the original function of the I/O pins is lost. Port P2 becomes the data bus $(D_7\text{-}D_0)$ and loses its normal output functions. Port P3 $_1$ and P3 $_0$ become the SYNC and $R/\overline{W}$ pins, respectively and the normal I/O functions are lost. (3) Eva-chip mode [11] When 10V is supplied to CNV<sub>SS</sub> pin, the microcomputer is forced into the eva-chip mode. In this mode, the internal ROM is inhibited so the external memory is required. The lower 8 bits of address data for port P0 is output when $\phi$ goes to "H" state. When $\phi$ gose to the "L" state, P0 retains its original output functions. Port P1's higher 8 bits of address data are output when $\phi$ goes to "H" state and as it changes back to the "L" state it retains its original output functions. Port P2 retains its original output functions while $\phi$ is at the "H" state, and works as a data bus of D<sub>7</sub>-D<sub>0</sub> (including instruction code) while at the "L" state. Pins P3<sub>1</sub> and P3<sub>0</sub> output the SYNC and R/W control signals, respectively while $\phi$ is in the "H" state. When in the "L" state, P3<sub>1</sub> and P3<sub>0</sub> retain their original I/O function. The R/W output is used to read/write from/to the outside. When this pin is in the "H" state, the CPU reads data, and when in the "L" state, the CPU writes data. The SYNC is a synchronous signal which goes to the "H" state when it fetches the OP CODE. The relationship between the input level of $\text{CNV}_{\text{SS}}$ and the processor mode is shown in Table 8. Note: Use the M37103M4-XXXSP in the microprocessor mode or the memory expanding mode only at program development. The standards is assured only in the single-chip mode. Fig. 37 Processor mode and functions of ports P0-P3 Table 8. Relationship between CNV<sub>SS</sub> pin input level and processor mode | CNVss | Mode | Explanation | |-----------------|---------------------|--------------------------------------------------------------------------------| | V <sub>SS</sub> | Single-chip mode | The single-chip mode is set by the reset. | | | Eva-chip mode | All modes can be selected by changing the processor mode bit with the program. | | | Microprocessor mode | | | 10V | Eva-chip mode | Eva-chip mode only. | ### **CLOCK GENERATING CIRCUIT** The M37103M4-XXXSP has two internal clock generating circuits. Figure 40 shows a block diagram of the clock generating circuits. Normally, the frequency applied to the clock input pin $X_{\rm IN}$ divided by four is used as the internal clock (timing output) $\phi$ . Bit 7 of serial I/O mode register can be used to switch the internal clock $\phi$ to 1/2 the frequency applied to the clock input pin $X_{\rm CIN}$ . Figure 38 shows a circuit example using a ceramic (or crystal) oscillator. Use the manufacturer's recommended values for constants such as capacitance which will differ depending on each oscillator. When using an external clock signal, input from the $X_{\text{IN}}$ ( $X_{\text{CIN}}$ ) pin and leave the $X_{\text{OUT}}$ $(X_{COUT})$ pin open. A circuit example is shown in Figure 39. The M37103M4-XXXSP has two low power dissipation modes; stop and wait. The microcomputer enters a stop mode when the STP instruction is executed. The oscillator (both $X_{IN}$ clock and $X_{CIN}$ clock) stops with the internal clock $\phi$ held at "H" level. In this case timer 2 and timer 3 are forcibly connected and $\phi/8$ is selected as timer 2 input. When restarting oscillation, FF<sub>16</sub> is automatically set in timer 2 and 07<sub>16</sub> in timer 3 in order to enable the oscillator to stabilize. Before executing the STP instruction, the timer 2 count stop bit must be set to supply ("0"), timer 2 interrupt enable bit and timer 3 interrupt enable bit must be set to disable ("0"). Oscillation is restarted (release the stop mode) when INT<sub>1</sub>, INT<sub>2</sub>, or serial I/O interrupt is received. The interrupt enable bit of the interrupt used to release the stop mode must be set to "1". When restarting oscillation with an interrupt or reset, the internal clock $\phi$ is held "H" until timer 3 overflows and is not supplied to the CPU. The microcomputer enters a wait mode when the WIT instruction is executed. The internal clock $\phi$ stops at "H" level, but the oscillator does not stop. $\phi$ is re-supplied (wait mode release) when the microcomputer is reset or when it receives an interrupt. Instructions can be executed immediately because the oscillator is not stopped. The interrupt enable bit of the interrupt used to reset the wait mode must be set to "1" before executing the WIT instruction. Low power dissipation operation is also achieved when the $X_{\text{IN}}$ clock is stopped and the internal clock $\phi$ is generated from the $X_{\text{CIN}}$ clock $(60\mu\text{A})$ or less at $f(X_{\text{CIN}})=32\text{kHz})$ . $X_{\text{IN}}$ clock oscillation is stopped when the bit 6 of serial I/O mode register (address $00\text{F6}_{16})$ is set and restarted when it is cleared. However, the wait time until the oscillation stabilizes must be generated with a program when restarting. Figure 41 shows the transition of states for the system clock. Fig. 38 Example ceramic resonator circuit Fig. 39 Example clock input circuit Fig. 40 Block diagram of clock generating cirucit Fig. 41 Transition of states for the system clock ## Power on reset Clock X and clock for clock function X<sub>C</sub> oscillation Internal system clock start $(X \rightarrow 1/4 \rightarrow \phi)$ Program start from RESET vector Normal program ←Operating at 4 MHz Internal clock $\phi$ source switching X( 4 MHz) $\rightarrow$ X<sub>C</sub>(32.768kHz)(SM<sub>7</sub>: 0 $\rightarrow$ 1) Operation on the clock function only Clock X halt(X<sub>C</sub> in operation) Internal clock halt (WIT instruction) Timer 3 (clock count)overflow Internal clock operation start (WIT instruction released) ← Operating at 32.768kHz Clock processing routine Internal clock halt (WIT instruction) Interrupts from INT<sub>1</sub>, timer 2, timer 1 or serial I/O, INT<sub>2</sub> Internal clock operation start (WIT instruction released) Return from clock function Program start from interrupt vector Clock X oscillation start ←Operating at 32, 768kHz Oscillation rise time routine (software) Internal clock $\phi$ source switching $(X_C \rightarrow X)(SM_7 : 1 \rightarrow 0)$ Normal program →Operating at 4MHz Interrupts from INT<sub>1</sub>, serial I/O, INT<sub>2</sub> Clock for clock function X<sub>C</sub> oscillation start Timer 3 overflow $(X_C/8 \rightarrow timer 2 \rightarrow timer 3)$ (Automatically connected by the hardware) Internal system clock start $(X_C \rightarrow 1/2 \rightarrow \phi)$ Program start from interrupt vector RAM backup status STP instruction preparation (pushing registers) Clock X and clock for clock function X<sub>C</sub> halt (STP instruction) Timer 2 count stop bit resetting ( $TM_5 = 0$ ) ∠An example of flow for system> Normal operation RAM backup function Return from RAM backup function Normal program Timer 2, timer 3 interrupt disable, timer 3 interrupt no request ( $IM_4 = 0$ , $TM_6 = 0$ , $TM_7 = 0$ ) ### PROGRAMMING NOTES - (1) Processor status register - Except for the interrupt inhibit flag ( | ) being set to "1", the content of the processor status register (PS) is unpredictable after a reset. Therefore, flags affecting program execution must be initialized. The T flag and D flag which affect arithmetic operations, must always be initialized. - A NOP instruction must be used after the execution of a PLP instruction. - (2) Interrupts Even though the BBC and BBS instructions are executed just after the interrupt request bits are modified (by the program), those instructions are only valid for the contents before the modification. Also, at least one instruction cycle must be used (such as a NOP) between the modification of the interrupt request bits and the execution of the BBC and BBS instructions. - (3) Decimal operations - Decimal operations are performed by setting the decimal mode flag (D) and executing the ADC or SBC instruction. In this case, there must be at least one instruction following the ADC or SBC instruction before executing the SEC, CLC, or CLD instruction. - The N (Negative), V (Overflow), and Z (Zero) flags are ignored during decimal mode. - (4) Timers The frequency dividing ratio of timer is 1/(n+1). (5) STP instruction The STP instruction must be executed after setting the timer 2 count stop bit (bit 5 at address $00FF_{16}$ ) to supply ("0"). ## DATA REQUIRED FOR MASK ORDERING Please send the following data for mask orders. - mask ROM order confirmation form - mark specification form - · ROM data ······ EPROM 3 sets Write the following option on the mark confirmation form - (1) Port P1 pull-up transistor bit - (2) Port P2 pull-up transistor bit - (3) $X_{IN}$ and $X_{CIN}$ oscillation feed-back resistor - (4) CRT display signal input/output polarity - (5) $\phi$ output # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------|--------|--| | V <sub>CC</sub> | Supply voltage | | -0.3 to 6 | V | | | Vı | Input voltage RESET, CNV <sub>SS</sub> | | -0.3 to 13 | V | | | V, | Input voltage P0 <sub>0</sub> -P0 <sub>7</sub> , P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> , P3 <sub>0</sub> -P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> -P5 <sub>7</sub> , P6 <sub>0</sub> -P6 <sub>8</sub> , H <sub>SYNC</sub> , V <sub>SYNC</sub> , X <sub>IN</sub> , X <sub>CIN</sub> , OSC1 | With respect to V <sub>SS</sub> Output transistors are at "off" state. | -0.3 to V <sub>CC</sub> +0.3 | V | | | Vo | Output voltage P0 <sub>0</sub> -P0 <sub>7</sub> , P5 <sub>1</sub> , P5 <sub>4</sub> -P5 <sub>7</sub> , P6 <sub>2</sub> -P6 <sub>5</sub> | | -0.3 to 13 | V | | | V <sub>o</sub> | Output voltage P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> , P3 <sub>0</sub> -P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>2</sub> , P5 <sub>3</sub> , P6 <sub>0</sub> , P6 <sub>1</sub> , X <sub>OUT</sub> , \$\phi\$, X <sub>COUT</sub> , OSC2, R, G, B, I, OUT | | $-0.3$ to $V_{cc}+0.3$ | . v | | | Іон | Circuit current P60, P61, P47, R, G, B, I, OUT | | 0 to 10(Note 1) | mA | | | l <sub>OL1</sub> | Circuit current P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> , P3 <sub>0</sub> -P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>2</sub> , P5 <sub>3</sub> , P6 <sub>0</sub> , P6 <sub>1</sub> , R, G, B, I, OUT | : | 0 to 15(Note 2) | mA | | | I <sub>QL2</sub> | Circuit current P0 <sub>0</sub> -P0 <sub>7</sub> , P5 <sub>1</sub> , P5 <sub>4</sub> -P5 <sub>7</sub> , P6 <sub>2</sub> -P6 <sub>5</sub> | V <sub>0</sub> ≤ 7 V | 0 to 15(Note 2) | - mA | | | | | V <sub>0</sub> > 7 V | 0 to 1(Note 2) | - IIIA | | | Pd | Power dissipation | T <sub>a</sub> = 25°C | 1000 | mW | | | Topr | Operating temperature | | -10 to 70 | , ,C | | | Tstg | Storage temperature | | -40 to 125 | Č | | Note 1: The total of I<sub>OH</sub> should be 20mA(max.). 2 : The total of I<sub>OL1</sub> and I<sub>OL2</sub> should be 50mA(max.). ### RECOMMENDED OPERATING CONDITIONS $(V_{CC}=5V\pm10\%, T_a=-10 \text{ to } 70^{\circ}C \text{ unless otherwise noted})$ | 0 | Parameter | | , | Limits | | | | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------|--------|--------------------|------|--| | Symbol | | | Min. | Тур | Max. | Unit | | | V <sub>CC</sub> | Supply<br>voltage | Normal speed mode f(X <sub>IN</sub> )=4MHz f(OSC1)=5MHz | 4.5 | 5.0 | 5. 5 | V | | | | (Note 1) | Low-speed mode f(X <sub>CIN</sub> )=32kHz | 3.0 | 5.0 | 5.5 | | | | V <sub>ss</sub> | Supply voltage | | 0 | 0 | 0 | V | | | V <sub>IH</sub> | "H" input voltage P0 <sub>0</sub> -P0 <sub>7</sub> , P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> , P3 <sub>0</sub> -P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> -P5 <sub>7</sub> , P6 <sub>0</sub> -P6 <sub>5</sub> , X <sub>IN</sub> , X <sub>CIN</sub> , RESET, H <sub>SYNC</sub> , V <sub>SYNC</sub> | | 0.8V <sub>CC</sub> | | Vcc | V | | | VIL | "L" input voltage P0 <sub>0</sub> -P0 <sub>7</sub> , P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> , P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> -P3 <sub>5</sub> , P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> , P5 <sub>4</sub> , P5 <sub>5</sub> , P5 <sub>7</sub> , P6 <sub>0</sub> -P6 <sub>5</sub> | | 0 | | 0.4V <sub>CC</sub> | V | | | VIL | "L" input voltage P3 <sub>2</sub> , P3 <sub>6</sub> , P5 <sub>2</sub> , P5 <sub>3</sub> , P5 <sub>6</sub> , RESET, X <sub>IN</sub> , X <sub>CIN</sub> , H <sub>SYNC</sub> , V <sub>SYNC</sub> | | 0 | | 0.2V <sub>CC</sub> | V | | | l <sub>oc(avg)</sub> | "L" average output current P0 <sub>0</sub> -P0 <sub>7</sub> , P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> , P3 <sub>0</sub> -P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> -P5 <sub>7</sub> , P6 <sub>0</sub> -P6 <sub>5</sub> , R, G, B, I, OUT | | | | 5 | mA | | | I <sub>oL(avg)</sub> | "L" average of<br>P0 <sub>0</sub> -P0 <sub>7</sub> , P5 <sub>1</sub> , P5 | | | | 5 | mA | | | I <sub>OH</sub> (avg) | "H" average output current P47, P60, P61, R, G, B, I, OUT | | r | | 2 | mA | | | f(X <sub>IN</sub> ) | Oscillating frequency (Note 2) | | 3.6 | 4 | 4. 4 | МН | | | f(X <sub>CIN</sub> ) | Oscillating frequency | | 29 | 32 | 35 | kH | | | f(OSC1) | Oscillating frequency | | 4 | 5 | 6 | мн | | Note 1 : Apply $0.022\mu F$ or greater capacitance externally to the $V_{CC}$ power supply pin so as to reduce power source noise. 2 : Use a quartz crystal oscillator or a ceramic resonator for the CPU oscillating circuit. ## MITSUBISHI MICROCOMPUTERS M37103M4-XXXSP ## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER ## $\textbf{ELECTRIC} \quad \textbf{CHARACTERISTICS} \; (v_{\text{CC}} = 5v \pm 10\%, \, v_{\text{SS}} \pm 0 \, \text{V}, \, T_{\text{a}} = -10 \; \text{to} \; 70 \, \text{C}, \, f(X_{\text{IN}}) = 4 \text{MHz})$ | Symbol | Parameter | Test conditions | | Limits | | | | | |-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|----------|-------------|------|--| | · · · · · · | | | | Min. | in. Typ. | | Unit | | | V <sub>OH</sub> | "H" output voltage P47, P60, P61, R, G, B, I, OUT | $V_{CC} = 4.5V$ , $I_{OH} = -0.5m$ | 1A | 2.4 | | | V | | | $V_{OH}$ | "H" output voltage $\phi$ | $V_{CC} = 4.5V$<br>$I_{OH} = -2.5 \text{mA}$ | | 2. 4 | | | V | | | | "L" output voltage P0 <sub>0</sub> -P0 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> , P3 <sub>0</sub> -P3 <sub>7</sub> , | 10H — -2. SITIA | | · | | ļ | ₩. | | | $V_{OL}$ | P4 <sub>7</sub> , P5 <sub>1</sub> -P5 <sub>7</sub> , P6 <sub>0</sub> -P6 <sub>5</sub> . | V <sub>CC</sub> =4.5V | | 1 | 1 | | | | | | R, G, B, I, OUT | $I_{OL} = 0.5 \text{mA}$ | | ; | 0.4 | | | | | VoL | "L" output voltage P1 <sub>0</sub> -P1 <sub>7</sub> | V <sub>CC</sub> =4.5V | | + | i | - | | | | | | $I_{OL} = 10 \text{mA}$ | 1 | ļ<br>[ | 1.5 | | | | | VoL | "L" output voltage $\phi$ | V <sub>CC</sub> =4.5V | | | | | | | | | <del></del> | I <sub>OL</sub> =2.5mA | | | | 2 | V | | | $V_{\tau+} - V_{\tau-}$ | <del></del> | V <sub>cc</sub> =5.0V | | | 0.5 | 0.7 | V | | | $V_{T+} - V_{T-}$ | Hysteresis P3 <sub>2</sub> , P3 <sub>6</sub> , P4 <sub>7</sub> , P5 <sub>2</sub> , P5 <sub>3</sub> , P5 <sub>6</sub> , H <sub>SYNC</sub> , V <sub>SYNC</sub> , X <sub>CIN</sub> (Note 2) | * | | | 0.5 | 1.3 | | | | R <sub>u</sub><br> | Pull-up transister (Note 1) P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> | V <sub>CC</sub> =5. 0V<br>V <sub>I</sub> =0V | | 15 | 30 | 60 | kΩ | | | | "H" input current P0 <sub>0</sub> -P0 <sub>7</sub> , P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> , | V <sub>CC</sub> =5.5V | | | | <del></del> | | | | l <sub>ozh</sub> | P3 <sub>0</sub> -P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> -P5 <sub>7</sub> , P6 <sub>0</sub> -P6 <sub>5</sub> , | V <sub>0</sub> =5.5V | | | 5 | μΑ | | | | | RESET, XIN, XCIN, HSYNC, VSYNC | | | | | | | | | l <sub>ozh</sub> | "H" input leak current P0 <sub>0</sub> -P0 <sub>7</sub> , P5 <sub>1</sub> , P5 <sub>4</sub> -P5 <sub>7</sub> , P6 <sub>0</sub> -P6 <sub>5</sub> | V <sub>CC</sub> =5.5V<br>V <sub>O</sub> =12V | | | | 10 | μ | | | | "L" input leak current P0 <sub>0</sub> -P0 <sub>7</sub> , P1 <sub>0</sub> -P1 <sub>7</sub> , P2 <sub>0</sub> -P2 <sub>7</sub> , | | | | | ļ | - | | | lozL | P3 <sub>0</sub> -P3 <sub>7</sub> , P4 <sub>7</sub> , P5 <sub>1</sub> -P5 <sub>7</sub> , P6 <sub>0</sub> -P6 <sub>5</sub> , | $V_{CC}=5.5V$ $V_{C}=0V$ | | | | 5 | . μ | | | | H <sub>SYNC</sub> , V <sub>SYNC</sub> , X <sub>CIN</sub> , RESET | — -··— — -— | | 1 | | | | | | V <sub>RAM</sub> | RAM retention voltage | At stop mode | | 2.5 | | 5.5 | v | | | cc | Supply current | $V_{cc}$ =5.5V, $f(X_{IN})$ =4MHz<br>At system operation and CRT display off<br>$V_{cc}$ =5.5V, $f(X_{IN})$ =4MHz<br>At system operation and CRT display on<br>$V_{cc}$ =5.5V, $f(X_{IN})$ =4MHz<br>At wait mode | | | <br>5 | 10 | | | | | - | | | | | | | | | | | | | | 7 | 14 | mA | | | | ; | | | + | | ļ | | | | | | | | 1 | 1 | | | | | | | X <sub>IN</sub> -X <sub>OUT</sub> stop | V <sub>CC</sub> =5.5V | | 60 | 200 | | | | | | f(X <sub>CIN</sub> )=32kHz | | | | | | | | | | At system operation | V <sub>CC</sub> =3V | <del></del> | 25 | | | | | | | $X_{IN} - X_{OUT}$ stop<br>$f(X_{CIN}) = 32kHz$ | V <sub>CC</sub> =5.5V | . : | 25 | 100 | | | | | | At wait mode | V <sub>CC</sub> =3V | . 1 | 5 | | μΔ | | | | •<br>• | | V <sub>CC</sub> =5.5V | + | 1 | 10 | | | | | | At stop mode | V <sub>cc</sub> =3V | | 0.6 | | ~ | | Note 1 : Pull-up transistor is mask option. 2 : Hysteresis of $X_{CIN}$ is only when this port is used as timer 4 input.