# YAMAHA'L 5 I # **YTZ420** # **FCC** **Fieldbus Communication Contoroller LSI** -YAMAHA CORPORATION YTZ420 CATALOG CATALOG No. : LSI-4TZ420A5 1996. 7 #### **General Description** YTZ420 is a communication controller intended for use in a node of fieldbus operating per International standard, IEC 1158. YTZ420 is based on a latest sub micron CMOS technology. Its provides 100% compatible Physical Layer functionality to IEC 1158-2, and ISA S50.2. Lower part of Data Link Layer is also implemented to conform IEC Committee Draft SC65C(Secretariat) 106. See Figure 1 for block diagram. A low power consumption feature of YTZ420 is an ideal solution for Intrinsic-Safety (I.S.) devices. YTZ420 shall be used in cooperation with a microcontroller / microprocessor that serves for higher part of communication protocol. #### **Features** #### General - Small Package: 44 pin plastic OFP - Low Power consumption: less than 3mW - Wide supply voltage range: 3~5V - Flexible 8 bit parallel interface directly connectable to both Intel and Motorola type microcontrollers - Two-mode DMA interface to reduce interrupts - Programmable prescaler to allow 0.5, 1, 2, 4, 8, and 16MHz clock input #### **Physical Layer** - 100% compatible to IEC 1158-2 - Data rate: 31.25kbps and 1Mbps - Manchester encoder/decoder - Two useful signal driving methods including standard MDA-MAU interface - Automatic correction of signal polarity - Addition and deletion of preamble, start- and stop-delimiters - Internal Jabber timer (4096 bit time) - Internal and external loop back capability for self diagnostics #### **Data Link Layer** - Automatic calculation of 16 bit FCS - Internal data buffers to reduce microcontroller overhead (32 stage transmit-FIFO and 32 stage receive FIFO) - DL-timer (NODE time and Token hold time) - Timers for time-dependent operation #### **Applications** - Distributed Control System - Single Loop Controller - Temperature Controller - Field transmitter - Field actuator #### **Block Diagram** Figure 1 Block Diagram of YTZ420 | Absolu | ute M | laximum | Ratings | |--------|-------|---------|---------| |--------|-------|---------|---------| | Description | Symbol | Min | Max | Unit | Condition | |-----------------------|-----------------|---------|----------------------|---------------|----------------------| | Supply Voltage | V <sub>DD</sub> | Vss-0.5 | Vss+7.0 | V | | | Input Voltage | Vı | Vss-0.5 | V <sub>DD</sub> +0.5 | V | | | Output Voltage | Vo | Vss-0.5 | V <sub>DD</sub> +0.5 | V | | | Operating Temperature | Topr | -40 | 85 | ${\mathbb C}$ | | | Storage Temperature | Tstg | -40 | +125 | $\mathbb{C}$ | | | Input HIGH Current | Іон | - | +20 | mA | Vo = V <sub>DD</sub> | | Input LOW Current | Iol | -20 | - | mA | Vo = 0V | | Power Dissipation | PD | 0 | 100 | mW | | #### **Recommended Operating Condition** | Description | Symbol | Min | Max | Unit | Condition | |---------------------|-----------------|-----|-----|------|---------------| | Supply Voltage | V <sub>DD</sub> | 2.7 | 5.5 | V | | | Ambient Temperature | TA | 0 | 70 | C | | | Clock Frequency | Fclk | 0.5 | 4 | MHz | $V_{DD} = 3V$ | | | | 0.5 | 16 | 1 | $V_{DD} = 5V$ | #### **Package** YTZ420 is packaged in a plastic surface-mount flat package (QFP) of 44 pins to occupy minimum space in your electronicsciruit bodrd. Figure 2 shows the package dimension. YTZ420 also provides various timers for time-critical part of Data Link Layer. They are NODE Time timer, Remaining timer for token holding time, timer to guarantee minimum time period between data frame and timer to detect inactivity of the fieldbus. #### How it works YTZ420 transmits data blocks of assigned length stored in the transmit FIFO buffer by adding preamble, start-delimiter, frame check sequence (FCS) and end delimiter. It also observes input signal to find preamble for bit synchronization and start-delimiter for octet synchronization. It stores received data into the receive FIFO buffer by deleting preamble, delimiters and FCS. A DMA interface capability does them without making interrupt to the microcontroller. YTZ420 evaluates validity of received frames by delimiters and FCS to generate an interrupt when an error is detected. ## **Chip Specification** ### Pin Configuration | Pin | Signal Name | Pin | Signal Name | Pin | Signal Name | Pin | Signal Name | |-----|-------------|-----|-------------------|-----|-------------|-----|-----------------| | 1 | A4 | 12 | MO0 | 23 | TST0 | 34 | D5 | | 2 | RD*/E | 13 | MO1 | 24 | TST1 | 35 | · D6 | | 3 | WR*/RW | 14 | MO2 | 25 | RQ | 36 | D7 | | 4 | CS* | 15 | MO3 | 26 | ACK* | 37 | MPUTYP | | 5 | CLK | 16 | MO4 | 27 | RDY | 38 | PSEL | | 6 | VSS | 17 | $V_{\mathrm{DD}}$ | 28 | Vss | 39 | V <sub>DD</sub> | | 7 | RESET* | 18 | Vss | 29 | D0 | 40 | Vss | | 8 | MS0 | 19 | TxS | 30 | D1 | 41 | <b>A</b> 0 | | 9 | MS1 | 20 | TxE*/ADD | 31 | D2 | 42 | A1 | | 10 | MS2 | 21 | RxS | 32 | D3 | 43 | A2 | | 11 | INT* | 22 | RxA | 33 | D4 | 44 | A3 | Asterisk (\*) indicates negative (LOW active) signal #### **Signal Description** | Signal | Pins | I/O | Description | |-----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD | 17, 39 | - | Power supply. 3~5V DC (5%) is expected. | | VSS | 6, 18,<br>28, 40 | - | Ground level | | RESET* | 7 | I | Reset input. LOW input at this pin and at least four (4) cycle of CLK input are required to reset YTZ420. | | CLK | 5 | I | Clock input. Frequency is expected as one from 1, 2, 4 and 8MHz. | | CS* | 4 | I | Chip Select. A LOW input to this pin enables bus access to YTZ420. | | A0-A4 | 1, 42-44 | I | Address input from host processor. | | D0-D7 | 29-36 | ľO | Data bus for host processor. These pins are initialized to high impedance by reset. | | MPUTYP | 37 | I | Selects bus operation type: Low: Intel type 8 bit bus HIGH: Motorola type 8 bit bus | | PSEL | 38 | I | Selects bus access protocol: LOW: asynchronous bus cycle to use RDY signal HIGH: RDY signal is not used. | | RD*/E | 2 | I | Read strobe (RD*) in Intel mode (MPUTYP = LOW) Enable (E) in Motorola mode (MPUTYP = HIGH) | | WR*/RW | 3 | I | Write strobe (WR*) in Intel mode (MPUTYP = LOW) Read/Write select (R/W*) in Motorola mode (MPUTYP = HIGH) | | RDY | 27 | О | Access ready signal to host processor. This signal is available only when PSEL = LOW. This signal is always HIGH when PSEL = HIGH. This signal is initialized to HIGH by reset. | | INT* | 11 | 0 | Interrupt to host processor. This signal is initialized to HIGH by reset. | | RQ | 25 | 0 | Data transfer request to DMA controller. | | ACK* | 26 | I | Data transfer acknowledge from DMA controller. | | TxS | 19 | 0 | Transmit signal to medium attachment unit. This signal is a Manches ter-encoded and initialized to LOW by reset. This signal stays LOW when YTZ420 is not transmitting or in internal loop back mode. | | TxE*/ADD | 20 | 0 | Transmit control to medium attachment unit. | | RxS | 21 | I | Receive Signal from medium attachment unit | | RxA | 22 | I | Receive activity (carrier detect) from medium attachment unit | | TST0-TST1 | 23-24 | I | Input for chip test. These pins should be connected to Vss in normal operation. | | MS0-MS2 | 8-10 | I | Input for chip test. These pins should be connected to Vss in normal operation. | | MO0-MO4 | 12-16 | 0 | Output for chip test. These pin should be kept open in normal operation. | Note: Since INT\*, RDY and RQ outputs are not "open-drain" type, you are not able to make wired-or with other signals. #### **DC Characteristics** | Description | Symbol | Min | Max | Unit | Condition | |---------------------|--------|---------|---------|------|------------------------------------------| | High Input Voltage | Vih | 2.2 | - | V | $V_{DD} = 3.0V \pm 10\%$ | | | | 3.5 | - | | $V_{DD} = 5.0V \pm 10\%$ | | LOW Input Voltage | VIL | - | 0.5 | V | $V_{DD} = 3.0V \pm 10\%$ | | | | - | 1.0 | | $V_{DD} = 5.0V \pm 10\%$ | | High Output Voltage | Vон | VDD-0.6 | - | V | $V_{DD} = 3.0V$ , | | | | | | | Iон = -1mA | | | | VDD-1.0 | - | | $V_{DD} = 5.0V$ , | | | | | | | Iон = -2mA | | Low Output Voltage | Vol | | Vss+0.4 | V | $V_{DD} = 3.0V$ , $I_{OL} = 1 \text{mA}$ | | | | | Vss+0.4 | | $V_{DD} = 5.0V$ , $I_{OL} = 2mA$ | | Supply Current | Icc | - | 0.2 | mA | Static Operation * | | Input Capacitance | Cin | - | 8 | pF | Ta=25C, Fclk=1MHz | | Output Capacitance | Соит | - | 10 | pF | $V_{DD} = VI = 0V$ | | I/O pin capacitance | Сю | _ | 12 | pF | | #### \* Static Operation: FCLK = 1MHz; VDD = 5.0V; D0-D7 = VDD, RxS = RxA = TST0-TST1 = MS0-MS2 = Vss; RESET\* = VDD; Other inputs = VDD; all outputs are open. AC Characteristics $3V \pm 10\%$ operation | Description | Symbol | Min | Max | Unit | Condition | |-------------------------|--------|----------|--------------|------|-------------------------------| | | | 0.50± | 0.1% | | PRD <b>†</b> = 1 <sub>B</sub> | | Clock frequency | Fclk | 1.0±0.1% | | MHz | CLOCK ♦ = 00B | | | | 2.0±0.1% | | | CLOCK <b>†</b> = 01B | | | | 4.0± | 0.1% | | CLOCK ♦ = 10B | | CLK pulse width (LOW) | tPWL | 100 | - | ns | | | CLK pulse width (HIGH) | tpwh | 100 | - | ns | | | RESET* pulse width | trst | 4 | - | tcyc | stays in LOW | | Bit time of RxS | tbt | 32± | 0.9 | μs | | | Rise time of RxS, RxA | tir | - | 100 | ns | | | Fall time of RxS, RxA | tıf | - | 100 | ns | | | Positive jitter of RxS | tpj | - | 0.15 | tвт | | | Negative jitter of RxS | tpn | - | 0.15 | tbT | | | RxA setup time | tCDS | 0 | - | ns | | | RxA hold time | tcdh | 0 | _ | ns | | | RD* pulse width | tpwrd | 200 | - | ns | | | WR* pulse width | tpwwr | 200 | - | ns | | | E pulse width | tpweh | 200 | - | ns | | | Address setup time | tas | 9 | - | ns | | | Address hold time | tah | 0 | - | ns | | | Data setup time | tDS | 2 | - | ns | | | Data hold time | tdh | 9 | - | ns | | | CS* setup time | tcs | 0 | - | ns | | | CS* hold time | tch | 0 | - | ns | | | R/W* setup time | trws | 1 | - | ns | | | R/W* hold time | trwh | 1 | - | ns | | | Data output delay time | tddr | - | 86 | ns | | | Read data hold time | tdhr | 14 | <b>65</b> ♦2 | ns | | | RDY output delay time | trdw | - | 60 | ns | | | RDY pulse width | tpwrl | 0 | 4 | tcyc | | | RDY hold time | trdwh | 0 | - | ns | | | Read data valid to RDY | tdvr | - | 1 | tcyc | Period(RDY=LOW) | | TxS to TxE/ADD (jitter) | tjcr | -3.5 | 3.5 | ns | | | TxS to TxE/ADD (jitter) | tJSM | -0.7 | 0.7 | ns | | | ACK* setup time | taks | 3 | - | ns | | | ACK* hold time | takh | 0 | - | ns | | | RQ clear time | trQC | - | 60 | ns | | $V_{DD} = 3.0V \pm 10\%$ , TA = -40 - 85°C, Output Load = 50pF. Note † : PRD bit in Clock Mode register and CLOCK bits in Mode register † 2: Data bus is in Hi-z status at tDHR Max $5V \pm 10\%$ operation | Description | Symbol | Min | Max | Unit | Condition | |-------------------------|--------|----------|----------|------|-----------------------------------| | | | 0.50 ± | =0.1% | | PRD <sup>♦</sup> = 1 <sub>B</sub> | | | | 1.0± | 1.0±0.1% | | CLOCK <b>♦</b> = 00 <sub>B</sub> | | Clock frequency | FCLK | 2.0±0.1% | | MHz | CLOCK <b>♦</b> = 01B | | | | | 4.0±0.1% | | CLOCK $\phi = 10B$ | | | | | 0.1% | | CLOCK $\phi = 11B$ | | | | | 0.1% | | PRD <sup>†</sup> = 1 <sub>B</sub> | | CLK pulse width (LOW) | tPWL | 25 | - | ns | | | CLK pulse width (HIGH) | tpwh | 25 | - | ns | | | RESET* pulse width | trst | 4 | - | tcyc | stays in LOW | | Bit time of RxS | tBT | 32 = | ±0.9 | μs | 31.25kbps | | | | | 0.025 | μs | 1Mbps | | Rise time of RxS, RxA | tir | - | 100 | ns | <u> </u> | | Fall time of RxS, RxA | tır | - | 100 | ns | | | Positive jitter of RxS | tpj | - | 0.15 | tBT | | | Negative jitter of RxS | tpn | - | 0.15 | tBT | | | RxA setup time | tCDS | 0 | - | ns | | | RxA hold time | tcdh | 0 | - | ns | | | RD* pulse width | tpwrd | 50 | - | ns | | | WR* pulse width | tpwwr | 50 | - | ns | | | E pulse width | tPWEH | 50 | - | ns | | | Address setup time | tas | 5 | - | ns | | | Address hold time | tah | 0 | - | ns | | | Data setup time | tDS | 2 | - | ns | | | Data hold time | tDH | 5 | - | ns | | | CS* setup time | tcs | 0 | - | ns | | | CS* hold time | tсн | 0 | - | ns | | | R/W* setup time | trws | 1 | - | ns | · | | R/W* hold time | trwh | 1 | - | ns | <del></del> | | Data output delay time | tddr | - | 39 | ns | | | Read data hold time | tdhr | 5 | 36 ♦ 2 | ns | | | RDY output delay time | trdw | - | 30 | ns | | | RDY pulse width | tpwrl | 0 | 4 | tcyc | Period(RDY=LOW) | | RDY hold time | trdwh | 0 | - | ns | | | Read data valid to RDY | tdvr | - | 1 | tcyc | | | TxS to TxE/ADD (jitter) | tJCR | -1.5 | 1.5 | ns | | | TxS to TxE/ADD (jitter) | USM | -0.6 | 0.6 | ns | | | ACK* setup time | taks | 3 | - | ns | | | ACK* hold time | takh | 0 | - | ns | | | RQ clear time | trqc | - | 30 | ns | | $V_{DD} = 5.0V \pm 10\%$ , TA = -40-85°C, Output Load = 50pF. Note † : PRD bit in Clock Mode register and CLOCK bits in Mode register \$\psi 2: Data bus is in Hi-z status at tDHR Max $5V \pm 5\%$ operation | Description | Symbol | Min | Max | Unit | Condition | |-------------------------|-------------|----------|--------|------|--------------------------------------| | | | 0.50± | 0.1% | | PRD <sup>♦</sup> = 1 <sub>B</sub> | | | | 1.0± | 0.1% | MHz | CLOCK <sup>♦</sup> = 00 <sub>B</sub> | | Clock frequency | Fclk | 2.0±0.1% | | | CLOCK <sup>♦</sup> = 01 <sub>B</sub> | | . , | | 4.0± | 0.1% | | CLOCK <sup>♦</sup> = 10 <sub>B</sub> | | | | 8.0± | 0.1% | | CLOCK * = 11B | | | | 16.0± | 0.1% | | PRD <sup>♦</sup> = 1 <sub>B</sub> | | CLK pulse width (LOW) | tPWL | 25 | - | ns | | | CLK pulse width (HIGH) | tPWH | 25 | - | ns | | | RESET* pulse width | trst | 4 | - | tcyc | stays in LOW | | Bit time of RxS | tBT | 32± | -0.9 | μs | 31.25kbps | | | | 1.0± | 0.025 | μs | 1Mbps | | Rise time of RxS, RxA | tir | - | 100 | ns | • | | Fall time of RxS, RxA | tif | - | 100 | ns | | | Positive jitter of RxS | tpj | - | 0.15 | tвт | | | Negative jitter of RxS | tpn | - | 0.15 | tвт | | | RxA setup time | tcds | 0 | - | ns | | | RxA hold time | tcdh | 0 | - | ns | | | RD* pulse width | tpwrd | 50 | - | ns | | | WR* pulse width | tpwwr | 50 | - | ns | | | E pulse width | tpweh | 50 | - | ns | | | Address setup time | tas | 5 | - | ns | | | Address hold time | tah | 0 | - | ns | | | Data setup time | tDS | 2 | - | ns | | | Data hold time | tDH | 4 | - | ns | | | CS* setup time | tcs | 0 | - | ns | | | CS* hold time | <b>t</b> CH | 0 | - | ns | | | R/W* setup time | trws | 1 | - | ns | | | R/W* hold time | trwh | 1 | - | ns | | | Data output delay time | tddr | - | 30 | ns | | | Read data hold time | tdhr | 20 | 32 ♦ 2 | ns | | | RDY output delay time | trdw | - | 26 | ns | | | RDY pulse width | tpwrl | 0 | 4 | tcyc | Period(RDY=LOW) | | RDY hold time | trdwh | 0 | - | ns | | | Read data valid to RDY | tdvr | - | 11 | tcyc | | | TxS to TxE/ADD (jitter) | tjcr | -1.5 | 1.5 | ns | | | TxS to TxE/ADD (jitter) | tJSM | -0.6 | 0.6 | ns | | | ACK* setup time | taks | 3 | | ns | | | ACK* hold time | takh | 0 | - | ns | | | RQ clear time | trqc | - | 26 | ns | | $V_{DD} = 5.0V \pm 5\%, \, TA = 0 \text{--}70\,^{\circ}\!\!\!\text{C}$ , Output Load = 50pF. Note • : PRD bit in Clock Mode register and CLOCK bits in Mode register \$\phi\_2\$: Data bus is in Hi-z status at tDHR Max ### **Package Dimension** Figure 2 Package Dimension Note: As this package is rectangular, vertical and horizontal sizes are same. Unit: mm [MEMO] #### **IMPORTANT NOTICE** - 1. Yamaha reserves the right to make changes to its Products and to this document without notice. The information contained in this document has been carefully checked and is believed to be reliable. However, Yamaha assumes no responsibilities for inaccuracies and makes no commitment to update or to keep current the information contained in this document. - 2. These Yamaha Products are designed only for commercial and normal industrial applications, and are not suitable for other uses, such as medical life support equipment, nuclear facilities, critical care equipment or any other application the failure of which could lead to death, personal injury or environmental or property damage. Use of the Products in any such application is at the customer's sole risk and expense. - YAMAHA ASSUMES NO LIABILITY FOR INCIDENTAL, CONSEQUENTIAL OR SPECIAL DAMAGES OR INJURY THAT MAY RESULT FROM MISAPPLICATION OR IMPROPER USE OR OPERATION OF THE PRODUCTS. - 4. YAMAHA MAKES NO WARRANTY OR REPRESENTATION THAT THE PRODUCTS ARE SUBJECT TO INTELLECTUAL PROPERTY LICENSE FROM YAMAHA OR ANYTHIRD PARTY, AND YAMAHA MAKES NO WARRANTY OR REPRESENTATION OF NON-INFRINGEMENT WITH RESPECT TO THE PRODUCTS. YAMAHA SPECIFICALLY EXCLUDES ANY LIABILITY TO THE CUSTOMER OR ANY THIRD PARTY ARISING FROM OR RELATED TO THE PRODUCTS' INFRINGEMENT OF ANY THIRD PARTY'S INTELLECTUAL PROPERTY RIGHTS, INCLUDING THE PATENT, COPYRIGHT, TRADEMARK OR TRADE SECRET RIGHTS OF ANY THIRD PARTY. - 5. EXAMPLES OF USE DESCRIBED HEREIN ARE MERELY TO INDICATE THE CHARACTERISTICS AND PERFORMANCE OF YAMAHA PRODUCTS. YAMAHA ASSUMES NO RESPONSIBILITY FOR ANY INTELLECTUAL PROPERTY CLAIMS OR OTHER PROBLEMS THAT MAY RESULT FROM APPLICATIONS BASED ON THE EXAMPLES DESCRIBED HEREIN. YAMAHA MAKES NO WARRANTY WITH RESPECT TO THE PRODUCTS, EXPRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR USE AND TITLE. # - AGENCY - ## YAMAHA CORPORATION Address inquiries to: Semiconductor Sales & Marketing Department ■ Head Office 203, Matsunokijima, Toyooka-mura, Iwata-gun, Shizuoka-ken, 438-0192 Tel. +81-539-62-4918 Fax. +81-539-62-5054 ■ Tokyo Office 2-17-11, Takanawa, Minato-ku, Tokyo, 108-8568 Tel. +81-3-5488-5431 Fax. +81-3-5488-5088 Osaka Office Namba Tsujimoto Nissei Bldg. 4F 1-13-17, Namba Naka, Naniwa-ku, Osaka City, Osaka, 556-0011 Tel. +81-6-6633-3690 Fax. +81-6-6633-3691 ■ U.S.A. Office YAMAHA Systems Technology 100 Century Center Court, San Jose, CA 95112 Tel. +1-408-467-2300 Fax. +1-408-437-8791