# TC3299CE LOW-POWER ETHERNET PCMCIA CONTROLLER 4FL No. 106 Hsin-Tai Wu Road, Sec. 1, Hsichih, Taipei Hsien, Taiwan R.O.C. TEL: 886-2-2696-1669 FAX:886-2-2696-2220 http://www.tmi.com.tw/ # **TABLE OF CONTENTS** | 1 | Feature | 3 | |----|-------------------------------|----| | 2 | General Description | 3 | | Βl | ock Diagram | 3 | | Pi | 1 Configuration | 4 | | 3 | Pin Description | 4 | | | 3.1 PCMCIA Bus Interface Pins | 4 | | | 3.2 Memory Interface Pins | 5 | | | 3.3 Clock interface Pins | 5 | | | 3.4 Network Interface Pins | 5 | | | 3.5 Power Supply Pins | 6 | | 4 | Functional Description. | | | | 4.1 Power On Configuration | 8 | | 5 | Configuration Registers | 10 | | | 5.1 Lepc Core Registers | 11 | | 6 | Absolute Maximum Ratings | 24 | | 7 | Standard Test Conditions | 24 | | 8 | D.C. Characteristics | 24 | | 9 | Physical Dimensions | 25 | | No | otice | 25 | # **Low-Power Ethernet PCMCIA Controller** # 1 Feature - 16 bit PC Card interface. - Use serial EEPROM 93C56/93C66 to store CIS. - NE2000 compatible. - IEEE 802.3 compatible. - NS8390 Register compatible controller. - Endec, UTP interface. - LED support for activity and Link. - 100-pin LQFP package. - Low Power CMOS process and Low Work Voltage (3.3V). ## 2 General Description The TC3299CE(LEPC) is designed to reduce parts count and cost for easy implementation of PCMCIA CSMA/CD Local Area Networks. The TC3299CE is the integration of the entire bus interface for PCMCIA BUS and includes Ethernet controller, Manchester Encoder/decoder, 10BaseT function. It complies with IEEE 802.3 standards. TC3299CE is compatible to NS8390 controller's register and Novell NE2000 industry Ethernet standard. To store CIS, TC3299CE needs an EEPROM 93C56/66 in PCMCIA LAN CARD to reduce component cost. LED driver for Link and activity are also provided. 10BaseT functional block includes receiver and transmitter, collision, loopback, jabber and link integrity and Polarity Detection/Correction blocks as defined in standard. TC3299CE uses analog Phase Lock Loop method for the Manchester encoding and decoding required by the IEEE 802.3 specification at 10Mbit/sec. A collision detect translator and diagnostic Loopback Capability are included. TC3299CE is designed for conventional PCMCIA LAN CARD with Twister Pair interface connecting by filter. # **Block Diagram** **Block Diagram of TC3299CE** # **Pin Configuration** # 3 Pin Description #### 3.1 PCMCIA Bus Interface Pins | Symbol | Pin No. | I/O | Description | | | |----------|---------|-----|-------------------------------------------------------------------|--|--| | SA0-SA9 | 2-11 | I | The address signal lines of PCMCIA Bus are used to select a | | | | | | | register to be read or written and attribute memory enable. | | | | SD0-SD7 | 27-34 | I/O | Register Access, with DMA inactive, SD0-SD7 are used | | | | SD8-SD15 | 93-86 | I/O | read/write register data. SD8-SD15 invalid during this state. | | | | | | | Remote DMA Bus Cycle, SD0-SD15 contain packet data. | | | | | | | Direction of transfer is depend on Remote read/write. | | | | RST | 35 | I | RST is active high and places the LEPC in a reset mode | | | | | | | immediately. During falling edge the LEPC controller loads the | | | | | | | configuration from MD0-7, MA0-13. | | | | WAIT* | 26 | О | This pin is set low to insert wait states during Remote DMA | | | | | | | transfer. | | | | REG* | 24 | I | REG* is an active low input used to determine whether a lost | | | | | | | access is to Attribute memory or to common memory. | | | | | | | If REG* is low the access is to attribute memory, if REG* is high | | | | | | | the access is to common memory. REG* is also asserted low for | | | | | | | all accesses to the TC3299CE's IO Registers. | | | | IOR* | 21 | I | Read Strobe:Strobe from host to read internal registers or Remote | | | | | | | DMA read. | | | # 3.1 PCMCIA Bus Interface Pins | Symbol | Pin No. | I/O | Description | | | |---------|---------|-----|------------------------------------------------------------------|--|--| | IOW* | 22 | I | Write Strobe:Strobe from host to write internal registers or | | | | | | | Remote DMA write. | | | | OE* | 23 | I | Host memory read strobe, When OE* and REG* both low | | | | | | | attribute memory can be read. When OE* is low and REG* is | | | | | | | high common memory can be read. | | | | WE* | 1 | I | Host memory write strobe, After Power reset if TC3299CE is | | | | | | | configured to memory write enable, then WE* and REG* both | | | | | | | low attribute memory can be written. When WE* is low and | | | | | | | REG* is high common memory can be written. | | | | INPACK* | 96 | О | Active low signal, asserted if the host access TC3299CE internal | | | | | | | register or Remote DMA read cycle. | | | | IO16* | 95 | О | IO16* is driven by LEPC to support host 16 bits access cycle. | | | | INT* | 97 | 0 | Interrupt: Indicates that the LEPC require host attention after | | | | | | | reception, transmission or completion of DMA transfer. | | | | CE1* | 20 | I | Card enable 1, are active low signals driven by the host. These | | | | | | | signals provide a card select based on an address decode (decode | | | | | | | by the host). | | | # 3.2 Memory Interface Pins | Symbol | Pin No. | I/O | Description | |--------|-----------|-----|----------------------------------------------------------------| | MD0-7 | 65-58 I/O | | When RST is inactive these pins can be used to access external | | | | | memory. When RST is active configuration is loaded with the | | | | | data value on MD0-MD7 pins. | | MA4-13 | 79-70 | I/O | When RST is inactive These pins drive the memory address bus | | MA14 | 81 | | during DMA access cycle. When RST is active configuration is | | MA3-1 | 82-84 | | loaded with the data value on MA0-MA13 pins. | | MA0 | 69 | | | | MR* 68 | | О | Memory Bus Read:Strobes data from the buffer memory into the | | | | | LEPC via the memory data bus. | | MW* | 67 | О | Memory Bus Write: Strobes data from the LEPC into the external | | | | | buffer memory via the memory data bus. | | CS0* | 66 | 0 | Buffer RAM chip select, active low. | | EECS | 85 | 0 | EEPROM chip select. It is asserted when to access EEPROM. | | DO | 16 | I | Connected to EEPROM data output pin. | | DI | 15 | О | Connected to EEPROM data input pin. | # 3.3 Clock interface Pins | Symbol | Pin No. | I/O | Description | | | |--------|---------|-----|----------------------------------------------------------|--|--| | X1 | 54 | I | Crystal or External Oscillator Input:20 MHz | | | | X2 | 55 | О | Crystal Feedback Output:Used in crystal connection only. | | | ### 3.4 Network Interface Pins | Symbol Pin No. I/O Description | | |--------------------------------|--| |--------------------------------|--| #### 3.4 Network Interface Pins | Symbol | Pin No. | I/O | Description | | | |---------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | TD+/- | 41,39 | 0 | 10BaseT differential transmit drivers. | | | | TDLY+/- | 38,40 | 0 | 10BaseT wave predistortion control differential outputs. | | | | RD+/- | 42,43 | I | 10BaseT differential receive input port. | | | | VCOI | 51 | I | Filter input for data recover analog PLL. | | | | LLED | 50 | О | Link integral LED driver. During Link loss, output high. During loading EEPROM data, used as Serial clock to the EEPROM. | | | | ACLED | 12 | O | When power on reset, This pin must stay at high Level. Otherwise, TC3299CE will enter internal test mode. Active LED:(default) MA8 is open, when power reset. function as active indicate LED driver. CLED: MA8 pull down during power reset, work as Collision LED driver. | | | #### 3.5 Power Supply Pins | Symbol | Pin No. | I/O | Description | | | |--------------|----------------------------------------------|-----|-----------------------------------------------------------------------------------------------------|--|--| | VCC<br>GND | 19,36,57,80,<br>98<br>13,25,37,56,<br>94,100 | | +3.3V DC is required. It is suggested that a decoupling capacitor be connected between VCC and GND. | | | | AVDD<br>AGND | 44<br>47 | | Power for analog Phase Lock Loop circuit of LEPC. | | | # 4 Functional Description The LEPC controller is a highly integrated jumperless configurable Ethernet controller. It integrates the function of the following block: TC3299CE Ethernet Controller Core and Media Access Control logic. - 1. 16 bit PC Card interface containing all logic require to connect the TC3299CE core to a packet buffer RAM and the PCMCIA Bus. - 2. Serial EPROM interface, loading Ethernet ID and Configuration Registers into the LEPC. - 3. Physical media interface a 10BaseT Twisted Pair interface. #### I/O PORT ADDRESS MAPPING This is compatible with Novell's NE2000. The base I/O address of LEPC Controller is configured by Configuration Register (either upon power up or by software writing to this register). At that address the following structure appears. | Base + 00H | TC3299CE<br>Core Registers | |--------------|----------------------------| | Base $+$ 0FH | 5 | | Base +10H | Data Transfer Port | | Base + 17H | | Base + 18H Reset Port Base + 1FH The registers within this area are 8 bits wide, but the data transfer port is 16 bits wide. By accessing the data transfer port (using I/O instructions) the user can transfer data to or from the LEPC Controller's internal memory. The LEPC Controller' internal memory map is as shown below. | | D15 | D7 | D0 | |-------|-----|------------|----| | 0000H | | | | | | | PROM | | | 001FH | | | | | | | | | | | | Reserved | | | 4000H | | | | | 4000П | | 8K x 16 | | | | | 6K X 10 | | | | | Buffer RAM | | | 7FFFH | | | | | TEDO | | | | LEPC Core's Memory Map | PROM Location | <b>Location Contents</b> | |---------------|--------------------------| | 00h | ETHERNET ADDRESS 0 | | 01h | ETHERNET ADDRESS 1 | | 02h | ETHERNET ADDRESS 2 | | 03h | ETHERNET ADDRESS 3 | | 04h | ETHERNET ADDRESS 4 | | 05h | ETHERNET ADDRESS 5 | | 06-0Dh | RESERVED | | 0E,0Fh | 57h, 57h | | 10-15h | ETHERNET ADDRESS 0-5 | | 16-1Dh | RESERVED | | 1E-1Fh | 42h, 42h | Details of PROM Map LEPC Controller actually has a 64K address range but only does partial decoding on these devices. The PROM data is mirrored at all decodes up to 40000H and the entire map is repeated at 80000H. To access either the PROM or the RAM the user must initiate a Remote DMA transfer between the I/O port and memory. ## Remote Read/Write Cache: The LEPC Controller includes 4 words cache internally. On a remote read the LEPC Controller moves data from external memory buffer to the internal cache buffer, the LEPC moves data continuously until the cache buffer is full. On a remote write the system can writes data into the cache buffer until the 4 words cache buffer is full. ## **PCMCIA CIS Structures & Decode Function:** The TC3299CE supports access to 1K of attribute memory. Attribute memory is defined by the PCMCIA standard to be comprised of the card's information structure and four 8-bits Card Configuration Registers. These four registers are contained in the TC3299CE. The attribute Memory (only even address can be accessed) map for a PCMCIA card is shown below. #### Card Configuration Registers 0(R/W) (CCR0) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|----|------|----|----|----|-----|-----|--| | RESET | XX | IOEN | XX | XX | XX | PJ1 | PJ0 | | RESET: When this bit is set 1, a software reset to TC3299CE IOEN: When this bit is set 1, the I/O operation is enabled. PJ1,0 : If MA12 isn't pulled low during power on reset, despite of the value of PJ1,0, TC3299CE response to I/O access at the I/O base address 300h, 320h, 340h, 360h. otherwise, I/O base Map as below: | PJ1 | PJ0 | I/O base Map | |-----|-----|--------------| | 0 | 0 | 300h | | 0 | 1 | 320h | | 1 | 0 | 340h | | 1 | 1 | 360h | PJ1.0: Reserved #### **Configuration Registers 1 (CCR1)** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----|----|----|----|----|----|------|----|--| | XX | XX | XX | XX | XX | XX | IREQ | XX | | IREQ: Controller interrupt status XX: Reserved #### 4.1 Power On Configuration The LEPC Controller configures itself after a RST signal is applied. When a Power-On-Reset occurs the LEPC Controller latches in the values on the configuration pins and uses these to configure the internal registers and options. Internally these pins contain pull-up resistance. If any pins are unconnected they have a default logic. The configuration registers are loaded from the memory data bus when RST goes inactive. A Power-On-Reset also causes the LEPC Controller to load the internal PROM store from the EEPROM, which can take up to 3 ms. This Occurs after Config-Regs. has completed. If EECONFIG is high (MA9 pull down) the configuration data loaded on the falling edge of RST will be overwritten with data read from the serial EEPROM. Regardless of the level on EECONFIG the PROM store will always be loaded with data from the serial EEPROM during the time specified as EELOAD. VCC RESET Regload EEload Figure 1 shows how the RESET circuitry operates. The LEPC Controller users an 93C56/66, The programmed contents of the EEPROM is shown as following. | (word offset) | D15 | D0 | |---------------|-----------------|-----------------------| | | CIS byte n | CIS byte n-1 | | ••••• | | | | 16H | | | | 14H | | | | 12H | CIS byte 3 | CIS byte 2 | | 10H | CIS byte 1 | CIS byte 0 | | 0FH | Not Used | Reserved | | 0EH | Config. B | Config. A | | | Reserved | Reserved | | 08H | 42H | 42H | | 07H | 57H | 57H | | 04H | Reserved | Reserved | | 03H | Reserved | bit (0): 8 bit enable | | | | bit (7:0) : Reserver | | 02H | E'net Address 5 | E'net Address 4 | | 01H | E'net Address 3 | E'net Address 2 | | 00H | E'net Address 1 | E'net Address 0 | <sup>\*\*03</sup>H bit(0):If MA11 is pulled low during power on reset and This bit is setting high. TC3299CE can work at NE2000's 8 bit mode. **EEPROM Programming Map** #### **Storing and Loading Configuration from EEPROM:** If the EECONFIG is set high (MA9 pull low) during boot up the LEPC Controller's configuration is read from the EEPROM, before the PROM data is read The configuration data is stored within the address 0EH. of the EEPROM's address space. Configuration Register A and B are located in the address 0EH. To write this configuration into the EEPROM, The user can program register in LEPC's address 02H of page 3. This operation will work regardless of the level on EECONFIG. #### 5 Configuration Registers #### Configuration Register A (R/W) To prevent any accidental writes of this register it is "hidden" behind a previously unused register. Register 0AH in the LEPC Controller's Page 0 of registers was previously reserved on a read. Now Configuration Register A can be read at that address and can be written to by following a read to 0AH with a write to 0AH. If any other LENC Controller register accesses take place between the read and the write then the write to 0AH will access the Remote Byte Count Register 0. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|-------|----|----|----|----|----|----| | XX | FREAD | XX | XX | XX | XX | XX | XX | FREAD: The LENC Controller supports 4 words Remote DMA read/write cache. When this bit is set high, Remote DMA cache control will be enabled. XX: Reserved #### Configuration Register B (R/W) To prevent any accidental writes of this register it is "hidden" behind a previously unused register. Register 0BH in the LEPC Controller's Page 0 of registers was previously reserved on a read. Now Configuration Register B can be read at that address and can be written to by following a read to 0BH with a write to 0BH. If any other LENC Controller register accesses take place between the read and the write then the write to 0BH will access the Remote Byte Count Register 1. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------|----|----|---------|--------|---|---| | XX | LINK | XX | XX | IO16CON | GDLINK | 0 | 0 | Bit 1,0: It must be 00. GDLINK: When this bit is high, to disable link test pulse generation and integrity checking. IO16CON: When this bit is set high the Controller generates IO16\* after REG\* and CE1\* active. If low this output is generated only on address decode. LINK: When this bit is high, link test integrity checking is Goood. Otherwise, indicate link signal Loss. XX: Reserved. #### **Hardware Configuration** These functions are configured during a power on RESET. EECFG(MA9): MA9 should be pulled down to enable CFGA and CFGB load from EEPROM. ENG8(MA11): If MA11 is pull down and EEPROM 03H bit(0) is setting high, LEPC can work at NE2000 8 bit mode. otherwise, at 16 bit mode. IOSP(MA12): If MA12 is pull down, enable I/O base 300H,320H,340H, and 360H separately. If MA12 isn't pulled low, despite of the value of PJ1,0, TC3299CE response to I/O access at the I/O base address 300h, 320h, 340h, 360h. DCD5BIT(MA13): Regardless of MA12 setting, Once MA13 is pulled down, TC3299CE only decode input address SA4 - SA0 and can work at only I/O Base address now. # Programming Register (R/W) The LEPC Controller enable software(driver) programming EEPROM or testing interrupt signal through this register directly. It is located at LEPC's core register Page3 base+02H. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----|----|------|----|----|----|------------------| | EESEL | XX | XX | READ | CS | SK | DI | DO(r)<br>ATTRDIS | EESEL, CS, SK, DI, DO: The software can read or programming serial EEPROM directly through access these bits. EESEL should be set high before starting the EEPROM read/write. READ: LEPC can reload CFGA,CFGB and internal PROM if this bit is set high. When reload state is completed, READ will be cleared to low. ATTRDIS: Attribute and common memory access will be disable if it is programmed to high. NOTE: DO : read only ATTRDIS: write only #### 5.1 Lepc Core Registers All registers are 8-bit wide and mapped into two pages which are selected in the Command Register(PS0,PS1). Pins A0-A3 are used to address registers within each page. Page 0 register are those registers which are commonly accessed during LEPC Controller operation while Page 1 registers are used primarily for initialization. The registers are partitioned to avoid having to perform two read/write cycles to access commonly used registers. Register Assignments: Page 0 Address Assignments(PS1=0,PS0=0) | A0-A3 | RD | WR | |-------|-------------------------------------|----------------------------------------| | 00H | Command(CR) | Command(CR) | | 01H | Current Local DMA Address 0 (CLDA0) | Page Start Register (PSTART) | | 02H | Current Local DMA Address 1 (CLDA1) | Page Stop Register (PSTOP) | | 03H | Boundary Pointer (BNRY) | Boundary Pointer (BNRY) | | 04H | Transmit Status Register(TSR) | Transmit Page Start Address (TPSR) | | 05H | Number of Collisions Register(NCR) | Transmit Byte Count Register 0(TBCR0) | | 06H | FIFO(FIFO) | Transmit Byte Count Register 1 (TBCR1) | | 07H | Interrupt Status Register(ISR) | Interrupt Status Register(ISR) | | 08H | Current Remote DMA Address0(CRDA0) | Remote Start Address Register 0(RSAR0) | | 09H | Current Remote DMA Address1(CRDA1) | Remote Start Address Register 1(RSAR1) | | 0AH | Config. Register A (CFGA) | Remote Byte Count Register 0(RBCR0) | | 0BH | Config. Register B (CFGB) | Remote Byte Count Register 1(RBCR1) | | 0СН | Receive Status Register(RSR) | Receive Configuration Register(RCR) | # Page 0 Address Assignments(PS1=0,PS0=0) | A0-A3 | RD | WR | |-------|----------------------------------------------------|--------------------------------------| | 0DH | Tally Counter 0<br>(Frame alignment Errors)(CNTR0) | Transmit Configuration Register(TCR) | | 0EH | Tally Counter 1(CRC errors) (CNTR1) | Data Configuration Register(DCR) | | 0FH | Tally Counter 2<br>(Missed Packet Errors) (CNTR2) | Interrupt Mask Register(IMR) | # **Register Assignments:** Page 1 Address Assignments(PS1=0,PS0=1) | A0-A3 | RD | WR | |-------|------------------------------------|------------------------------------| | 00H | Command(CR) | Command(CR) | | 01H | Physical Address Register 0(PAR0) | Physical Address Register 0(PAR0) | | 02H | Physical Address Register 1(PAR1) | Physical Address Register 1(PAR1) | | 03H | Physical Address Register 2(PAR2) | Physical Address Register 2(PAR2) | | 04H | Physical Address Register 3(PAR3) | Physical Address Register 3(PAR3) | | 05H | Physical Address Register 4(PAR4) | Physical Address Register 4(PAR4) | | 06H | Physical Address Register 5(PAR5) | Physical Address Register 5(PAR5) | | 07H | Current Page Register(CURR) | Current Page Register(CURR) | | 08H | Multicast Address Register 0(MAR0) | Multicast Address Register 0(MAR0) | | 09H | Multicast Address Register 1(MAR1) | Multicast Address Register 1(MAR1) | | 0AH | Multicast Address Register 2(MAR2) | Multicast Address Register 2(MAR2) | | 0BH | Multicast Address Register 3(MAR3) | Multicast Address Register 3(MAR3) | | 0CH | Multicast Address Register 4(MAR4) | Multicast Address Register 4(MAR4) | | 0DH | Multicast Address Register 5(MAR5) | Multicast Address Register 5(MAR5) | | 0EH | Multicast Address Register 6(MAR6) | Multicast Address Register 6(MAR6) | | 0FH | Multicast Address Register 7(MAR7) | Multicast Address Register 7(MAR7) | Page 2 Address Assignments(PS1=1,PS0=0) | A0-A3 | RD | WR | |-------|-----------------------------------|------------------------------------| | 00H | Command(CR) | Command(CR) | | 01H | Page Start Register (PSTART) | Current Local DMA Address 0(CLDA0) | | 02H | Page Stop Register (PSTOP) | Current Local DMA Address 1(CLDA1) | | 03H | Remote Next Packet Pointer | Remote Next Packet Pointer | | 04H | Transmit Page Start Address(TPSR) | Reserved | | 05H | Local Next Packet Pointer | Local Next Packet Pointer | | 06H | Address Counter (Upper) | Address Counter (Upper) | | 07H | Address Counter (Lower) | Address Counter (Lower) | | 08H | Reserved | Reserved | | 09H | Reserved | Reserved | Page 2 Address Assignments(PS1=1,PS0=0) | A0-A3 | RD | WR | |-------|--------------------------------------|----------| | 0AH | Reserved | Reserved | | 0BH | Reserved | Reserved | | 0CH | Receive Configuration Register(RCR) | Reserved | | 0DH | Transmit Configuration Register(TCR) | Reserved | | 0EH | Data Configuration Register(DCR) | Reserved | | 0FH | Interrupt mask Register(IMR) | Reserved | Note: Page 2 registers should only be accessed for diagnostic purposes. They should not be modified during normal operation. Page 3 Reserved should never be modified. #### **Register Assignments:** Page 3 Address Assignments(PS1=1 | A0-A3 | RD | WR | |-------|------------------|------------------| | 00H | Command(CR) | Command(CR) | | 01H | Reserved | Reserved | | 02H | Programming Reg. | Programming Reg. | | 03H | Reserved | Reserved | | 04H | Reserved | Reserved | | 05H | Reserved | Reserved | | 06H | Reserved | Reserved | | 07H | Reserved | Reserved | | 08H | Reserved | Reserved | | 09H | Reserved | Reserved | | 0AH | Reserved | Reserved | | 0BH | Reserved | Reserved | | 0СН | Reserved | Reserved | | 0DH | Reserved | Reserved | | 0EH | Reserved | Reserved | | 0FH | Reserved | Reserved | #### **REGISTER DESCRIPTIONS: Command Register (CR) (Read/Write)** The Command Register is used to initiate transmissions, enable or disable Remote DMA operations and to select register pages. To issue a command the microprocessor sets the corresponding bit(s) (RD2,RD1,RD0,TXP). Further commands may be overlapped, but with the following rules:(1) if a transmit command overlaps with a remote DMA operation, bits RD0,RD1, and RD2 must be maintained for the remote DMA command when setting the TXP bit. Note, if a remote DMA command is re-issued when giving the transmit command, the DMA will complete immediately if the remote byte count register have not been reinitialized. (2) if a remote DMA operation overlaps a transmission, RD0,RD1, and RD2 may be written with the desired values and a "0" to this bit has no effect. (3) A remote write DMA may not overlap remote read operation or visa versa. Either of these operations must either complete or be aborted before the other operation may start. Bits PS1,PS0,RD2, and STP may be set any time. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | | | | | | | | | | 1 | DC1 | PSU | RD2 | PD1 | B D0 | TYP | STA | QTD. | |---|-----|-----|-----|-----|------|---------|-----|------| | | 151 | 130 | KD2 | KDI | KD0 | 1 /\( 1 | SIA | 511 | | Bit | Symbol | Description | | | | | | |-------|-----------|---------------------|-----------------------------------------|-------------------|-----------------------------------------------|--|--| | D0 | STP | Stop: | | | | | | | | | Software rese | | | ntroller offline, no packets will be received | | | | | | or transmitte | ansmission in progress will continue to | | | | | | | | | | | ate. To exit this state, the STP bit must be | | | | | | | | | only when indicated by the RST bit in the | | | | | | | t to a 1. STP | powers up higl | h. | | | | D1 | STA | Start: | | | | | | | | | | | | e after either power up, or when the LEPC | | | | | | | _ | reset mode by | software command. STA power up low. | | | | D2 | TXP | Transmit Pac | | | | | | | | | | | | ssion of a packet. TXP is internally reset | | | | | | | | | eted or aborted. this bit should be set only | | | | | | | | | Transmit Page Start registers have been | | | | D4 D4 | DD 0 DD 2 | programmed. | | | | | | | D3-D5 | RD0-RD2 | Remote DMA Command: | | | | | | | | | | | | ion of the Remote DMA channel. RD2 can | | | | | | | | | command in progress. The Remote Start | | | | | | | | red to the starti | ing address if the Remote DMA is aborted. | | | | | | RD2 powers<br>RD2 | up nign.<br>RD1 | RD0 | | | | | | | 0 | 0 | 0 | Not Allowed | | | | | | 0 | 0 | 1 | Remote Read | | | | | | 0 | 1 | 0 | Remote Write (Note) | | | | | | o o | 1 | 1 | Send Packet | | | | | | ĺ | X | X | Abort/Complete Remote DMA | | | | | | (Note) | | | <b>r</b> | | | | D6,D7 | PS0,PS1 | Page Select: | | | | | | | | | _ | coded bits so | elect which reg | gister page is to be accessed with addresses | | | | | | A0-3. | | | | | | | | | PS1 | PS0 | | | | | | | | 0 | 0 | | er Page 0 | | | | | | 0 | 1 | | er Page 1 | | | | | | 1 | 0 | | er Page 2 | | | | | | 1 | 1 | Regist | er Page 3 | | | # Data Configure register (DCR) This Register is used to program the LEPC for 8 or 16-bit memory interface, select byte ordering in 16-bit applications and establish FIFO thresholds. The DCR must be initialized prior to loading the Remote Byte count Registers. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|-----|----|---|---|-----| | - | FT1 | FT0 | ARM | LS | - | - | WTS | | Bit | Symbol | Description | |-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D0 | WTS | Word Transfer Select 0: Selects byte-wide DMA transfers. 1: Selects word-wide DMA transfers Note: when word-wide mode is selected, up to 32k words are addressable; A0 remains low. | | D1 | - | Reserved | | Bit | Symbol | Description | | | | | |-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | D2 | - | Reserved | | | | | | D3 | LS | Loopback Select 0: Loopback mode selected. Bits D1,D2 of the TCR must also be programmed for Loopback mode selected. 1: Normal Operation. | | | | | | D4 | ARM | <ul> <li>Auto-Initialize Remote</li> <li>0: Send Command not executed, all packets removed from Buffer Ring under program control.</li> <li>1: Send Command executed, Remote DMA auto-initialized to remove packets from Buffer Ring.</li> </ul> | | | | | | D5,D6 | FT0,FT1 | FIFO Threshold Select: Encoded FIFO threshold. During reception, the FIFO threshold indicates the number of bytes (or words) the FIFO has filled serially from the network before the FIFO is emptied onto memory bus. RECEIVE THRESHOLDS | | | | | | | | FT1 FT0 Word Wide Byte Wide 0 0 1 Word 2 Bytes 0 1 2 Word 4 Bytes 1 0 4 Word 8 Bytes 1 1 6 Word 12 Bytes During transmission, the FIFO threshold indicates the number of bytes (of words) the FIFO has filled from the Local DMA before being transferred to the memory. Thus, the transmission threshold is 16 bytes less the receive threshold. | | | | | # Transmit configuration Register (TCR) The transmit configuration establishes the actions of the transmitter section of the LEPC during transmission of a packet on the network, LB1 and LB0 power up as 0. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|------|-----|-----|-----|-----| | - | - | - | OFST | ATD | LB1 | LB0 | CRC | | Bit | Symbol | Descriptio | n | | | | | | |-------|---------|-------------|---------------|--------------|---------------------------------------------------|--|--|--| | D0 | CRC | Inhibit CR | Inhibit CRC | | | | | | | | | 0: CRC app | ended by to | ransmitter | | | | | | | | 1: CRC inh | ibited by tra | ansmitter | | | | | | D1,D2 | LB0,LB1 | Encoded L | oopback Co | ntrol: | | | | | | | | These enco | ded configu | uration bits | set the type of loopback that is to be performed. | | | | | | | Note that 1 | oopback in | mode 2 set | s the LPBK pin high, this places the TC3299CE | | | | | | | in loopba | ck mode a | nd that D3 | of the DCR must be set to zero for loopback | | | | | | | operation. | | | | | | | | | | | LB1 | LB0 | | | | | | | | Mode0 | 0 | 0 | Normal Operation (LPBK=0) | | | | | | | Mode1 | 0 | 1 | Internal Loopback (LPBK=0) | | | | | | | Mode2 | 1 | 0 | External Loopback (LPBK=1) | | | | | | | Mode3 | 1 | 1 | External Loopback (LPBK=0) | | | | | D3 | ATD | Auto Trans | smit Disable | : | | | | | | Bit | Symbol | Description | |-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | This bit allows another station to disable the LEPC'S Transmitter by transmission of a particular multicast packet. The transmitter can be re-enabled by resetting this bit or by reception of a second particular multicast packet. 0: Normal Operation 1: Reception of multicast address hashing to 62 bit disables transmitter, reception of multicast address hashing to bit 63 enables transmitter. | | D4 | OFST | Collision Offset Enable: This bit modifies the back off algorithm to allow prioritization of nodes. 0: Backoff Logic implements normal algorithm. 1: Forces Backoff algorithm modification to 0 to 2 <sup>mim(3+n,10)</sup> slot times for first three collisions, Then follows standard backoff. (For first three collisions station has higher average backoff delay making a low priority mode.) | | D5 | - | Reserved | | D6 | - | Reserved | | D7 | - | Reserved | # Transmit Status Register (TSR) This register records events that occur on the media during transmission of a packet. It is cleared when the next transmission is initiated by the host. All bits remain low unless the event that corresponds to a particular bit occurs during transmission. Each transmission should be followed by a read of this register. The contents of this register are not specified until after the first transmission. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|----|-----|-----|-----|---|-----| | OWC | CDH | FU | CRS | ABT | COL | - | PTX | | Bit | Symbol | Description | |-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D0 | PTX | Packet Transmitted: Indicates transmission without error (No excessive collisions or FIFO underrun) (ABT="0",FU="0"). | | D1 | - | Reserved | | D2 | COL | Transmit Collided: Indicates that the transmission collided at least once with another station on the network. The number of collisions is recorded in the Number of Collisions Registers. (NCR). | | D3 | ABT | Transmit Aborted: Indicates the LEPC aborted transmission because of excessive collisions. (Total number of transmissions including original transmission attempt equals 16). | | D4 | CRS | Carrier Sense Lost: This bit is set when carrier is lost during transmission of the packet. Carrier Sense is monitored from the end of Preamble/Synch until TXE is dropped. Transmission is not aborted on loss of carrier. | | D5 | FU | FIFO Underrun: If the LEPC cannot gain access of the bus before the FIFO empties, this bit is set. Transmission of the packet will be aborted. | | D6 | СДН | CD Heartbeat: Failure of the transceiver to transmit a collision signal after transmission of a packet will set this bit. The collision Detect (CD) heartbeat signal must commence during the first 6.4us of the interframe Gap following a transmission. In certain collisions, the CD Heartbeat bit will be set even though the transceiver is not | | Bit | Symbol | Description | |-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------| | | | performing the CD heartbeat test. | | D7 | | Out of Window Collision:<br>Indicates that a collision occurred after a slot time (51.2us). Transmissions rescheduled as in normal collisions. | #### **Receive Configuration Register (RCR)** This register determines operation of the LEPC during reception of a packet and is used to program what types of packets to accept. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-----|-----|----|----|----|-----| | - | - | MON | PRO | AM | AB | AR | SEP | | Bit | Symbol | Description | |-----|--------|------------------------------------------------------------------------------------------------| | D0 | SEP | Save Errored Packets | | | | 0: Packets with receive errors are rejected. | | | | 1: Packets with receive errors are accepted. Receive errors are CRC and Frame | | | | Alignment errors. | | D1 | AR | Accept Runt Packets | | | | 0: Packets with fewer than 64 bytes rejected. | | | | 1: Packets with fewer than 64 bytes accepted. | | D2 | AB | Accept Broadcast | | | | 0: Packets with all 1's broadcast destination address rejected. | | | | 1: Packets with all 1's broadcast destination address accepted. | | D3 | AM | Accept Multicast | | | | 0: Packets with multicast destination address not checked. | | | | 1: Packets with multicast destination address checked. | | D4 | PRO | Promiscuous Physical | | | | 0: Physical address of node must match the station address programmed in PAR0- | | | | PAR5. (Physical address checked) | | | | 1: All packets with any physical address accepted. (physical address not checked) | | D5 | MON | Monitor Mode: | | | | Enables the receiver to check addresses and CRC on incoming packets without | | | | buffering to memory. The missed packet Tally counter will be incremented for | | | | each recognized packet. | | | | 0: Packets buffered to memory. | | | | 1: Packets checked for address match, good CRC and frame Alignment but not buffered to memory. | | D6 | - | Reserved | | D7 | - | Reserved | Note: D2 and D3 are "OR'd" together, i. e., if D2 and D3 are set the LEPC will accept broadcast and multicast addresses as well as its own physical address. To establish full promiscuous mode, bits D2,D3 and D4 should be set. In addition the multicast hashing array must be set to all 1's in order to accept all multicast addresses. #### Receive Status Register (RSR) This register records status of the received packet, including information on errors and the type of address match, either physical or multicast. The contents of this register are written to buffer memory by the DMA after reception of a good packet. If packets with errors are to be saved the receive status is written to memory at thehead of the erroneous packet if an erroneous packet is received. If packets with errors are to be rejected the RSR will not be written to memory. The contents will be cleared when the next packet arrives. CRC errors. frame Alignment errors and missed packets are counted internally by the LEPC which relinquishes the Host from reading the RSR in real time to record errors for Network Management functions. The contents of this register are not specified until after the first reception. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|-----|-----|----|-----|-----|-----| | I | DFR | DIS | PHY | MPA | FO | FAE | CRC | PRX | | Bit | Symbol | Description | |-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------| | D0 | PRX | Packet Received Intact: | | | | Indicates packet received without error. (Bits CRC, FAE, FO and MPA are zero for | | | | the received packet.) | | D1 | CRC | CRC Error: | | | | Indicates packet received with CRC error. Increments Tally Counter (CNTR1). | | | | This bit will also be set for Frame Alignment errors. | | D2 | FAE | Frame Alignment Error: | | | | Indicates that the incoming packet did not end on a byte boundary and the CRC did not match at last byte boundary. Increments Tally counter (CNTR0). | | D3 | FO | FIFO Overrun: | | | | This bit is set when the FIFO is not serviced causing overflow during reception. | | | | Reception of the packet will be aborted. | | D4 | MPA | Missed Packet: | | | | Set when packet intended for node cannot be accepted by LEPC because of a lack | | | | of receive buffers of if the controller is in monitor mode and did not buffer the | | | | packet to memory. Increments Tally Counter (CNTR2). | | D5 | PHY | Physical/Multicast Address: | | | | Indicates whether received packet had a physical or multicast address type | | | | 0: Physical Address Match | | | | 1: Multicast/Broadcast Address Match | | D6 | DIS | Receiver Disabled: | | | | Set when receiver disabled by entering Monitor mode. Reset when receiver is re- | | | | enabled when exiting Monitor mode. | | D7 | DFR | Deferring: | | | | Set when CRS or COL inputs are active. If the transceiver has asserted the CD | | | | line as a result of the jabber, this bit will stay set indicating the jabber condition. | Note: Following coding applies to CRC and FAE bits | FAE | CRC | Type of Error | |-----|-----|-------------------------------------| | 0 | 0 | No error (Good CRC and <6 Dribble | | 0 | 1 | Bits) | | 1 | 0 | CRC ERROR | | 1 | 1 | Legal, will not occur | | | | Frame Alignment Error and CRC Error | #### **Interrupt Mask Register (IMR)** The interrupt Mask Register is used to mask interrupts. Each interrupt mask bit corresponds to a bit in the Interrupt Status Register (ISR). If an interrupt mask bit is set an interrupt will be issued whenever the corresponding bit in the ISR is set. If any bit in the IMR is set low, an interrupt will not occur when the bit in the ISR is set. The IMR powers up all zeroes. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|------|------|------|------|------|------| | - | RDCE | CNTE | OVWE | TXEE | RXEE | PTXE | PRXE | | Bit | Symbol | Description | |-----|--------|---------------------------------------------------------------------------------------------------| | D0 | PRXE | Packet Received Interrupt Enable: | | | | Enables Interrupt when packet received. | | D1 | PTXE | Packet Transmitted Interrupt Enable: | | | | Enables Interrupt when packet is transmitted. | | D2 | RXEE | Receive Error Interrupt Enable: | | | | Enables Interrupt when packet received with error. | | D3 | TXEE | Transmit Error Interrupt Enable: | | | | Enables Interrupt when packet transmission results in error. | | D4 | OVWE | Over Write Warning Interrupt Enable: | | | | Enables Interrupt when Buffer management Logic lacks sufficient buffers to store incoming packet. | | D5 | CNTE | Counter Overflow Interrupt Enable: | | | | Enables Interrupt when MSB of one or more of the Network Tally counters has | | | | been set. | | D6 | RDCE | DMA Complete Interrupt Enable: | | | | Enables Interrupt when Remote DMA transfer has been completed. | | D7 | - | Reserved | #### **Interrupt Status Register (ISR)** This register is accessed to determine the cause of an interrupt. Any interrupt can be masked in the interrupt Mask Register (IMR). Individual interrupt bits are cleared by writing a "1"into the corresponding bit of the ISR. The IRQ signal is active as long as any unmasked signal is set, and will not go low until all unmarked bits in this register have been cleared. The ISR must be cleared after power up by writing it with all 1's. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | RST | RDC | CNT | OVW | TXE | RXE | PTX | PRX | | Bit | Symbol | Description | |-----|--------|--------------------------------------------------------------------------------| | D0 | PRX | Packet Received: | | | | Indicates packet received with no errors. | | D1 | PTX | Packet Transmitted: | | | | Indicates packet transmitted with no errors. | | D2 | RXE | Receive Error: | | | | Indicates that a packet was received with one or more of the following errors: | | | | - CRC Error | | | | - Frame Alignment Error | | | | - FIFO Overrun | | | | - Missed Packet | | D3 | TXE | Transmit Error: | | | | Set when packet transmitted with one or more of the following errors: | | | | - Excessive Collisions | | | | - FIFO Underrun | | Bit | Symbol | Description | |-----|--------|--------------------------------------------------------------------------------| | D4 | OVW | Over Write Warning: | | | | Set when receive buffer ring storage resources have been exhausted. (Local DMA | | | | has reached Boundary Pointer). | | D5 | CNT | Counter Over flow: | | | | Set when MSB of one or more of the Network Tally Counters has been set. | | D6 | RDC | Remote DMA Complete: | | | | Set when Remote DMA operation has been completed. | | D7 | RST | Reset Status: | | | | A status indicator with no interrupt generated | | | | - Set when LEPC enters reset state and is cleared when a start command is | | | | issued | | | | - Set when a Receive Buffer Ring overflows and is cleared when leaves | | | | overflow status. Writing to this bit has no effect and powers up high. | #### **Network Tally Counter Registers (CNTR)** Three 8-bit counters are provided for monitoring the number of CRC errors, Frame Alignment Errors and missed packets, The maximum count reached by any counter is 192 (C0H). These registers will be cleared when read by the CPU. The count is recorded in binary in CT0-CT7 of each Tally Register. CNTR0: Monitor the number of Frame Alignment error | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|-----|-----|-----|-----|-----|-----| | Ī | CT7 | CT6 | CT5 | CT4 | CT3 | CT2 | CT1 | CT0 | **CNTR1: Monitor the number of CRC error** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | CT7 | CT6 | CT5 | CT4 | CT3 | CT2 | CT1 | CT0 | **CNTR2: Monitor the number of Missed Packets** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | CT7 | CT6 | CT5 | CT4 | CT3 | CT2 | CT1 | CT0 | #### **Number of Collisions Register (NCR)** This register contains the number of collisions a node experiences when attempting to transmit a packet. If no collisions are experienced during a transmission attempt, the COL bit of the TSR will be set and the contents of NCR will be zero. If there are excessive collisions, the ABT bit in the TSR will not be set and the contents of NCR will be zero. The NCR is cleared after the TXP bit in the CR is set. | Ī | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|-----|-----|-----|-----| | Ī | - | - | - | - | NC3 | NC2 | NC1 | NC0 | #### FIFO Register (FIFO) This is an eight bit register that allows the CPU to examine the contents of the FIFO after loopback. The FIFO will contain the last 8 data bytes transmitted in the loopback packet. Sequential reads from the FIFO will advance a pointer in the FIFO and allow reading of all 8 bytes. Note that the FIFO should only be read when the LEPC has been programmed in loopback mode. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | #### Physical Address Registers (PAR0-PAR5) The physical address registers are used to compare the destination address of incoming packets for rejecting or accepting packets. Comparisons are performed on a byte-wide basis. The bit assignment shown below relates the sequence in PAR0-PAR5 to the bit sequence of the received packet. | | Syn | Syn | DA0 | DA1 | DA2 | DA3 | DA4 | DA5 | DA6 | DA7 | | |---|------|------|------|------|---------|------------|---------------|------|------|------|--| | | | | - | | Destina | ition Addi | dress Source | | | | | | | | D7 | D6 | D5 | D4 | · I | D3 | D2 | D1 | D0 | | | F | PAR0 | DA7 | DA6 | DA5 | DA | .4 D | DA3 | DA2 | DA1 | DA0 | | | P | PAR1 | DA15 | DA14 | DA1 | 3 DA | .12 D | DA11 | DA10 | DA9 | DA8 | | | P | PAR2 | DA23 | DA22 | DA2 | l DA | 20 E | DA19 | DA18 | DA17 | DA16 | | | P | PAR3 | DA31 | DA30 | DA29 | 9 DA | 28 D | DA27 | DA26 | DA25 | DA24 | | | F | PAR4 | DA39 | DA38 | DA3 | 7 DA | 36 D | DA35 | DA34 | DA33 | DA32 | | | P | PAR5 | DA47 | DA46 | DA4: | 5 DA | .44 D | DA43 | DA42 | DA41 | DA40 | | #### Multicast Address Registers (MAR0-MAR70) The Multicast address registers provide filtering of multicast addresses hashed by the CRC logic. All destination addresses are fed through the CRC logic and as the last bit of the destination address enters the CRC, the 6 most significant bits of the CRC generator are latched. These 6 bits are then decoded by a 1 of 64 decode to index a unique filter bit (FB0-63) in the multicast address register. If the filter bit selected is set, the multicast packet is accepted. The system designer would use a program to determine which filter bits to set in the multicast registers. For some address found to hash to the value 50 (32H), then FB50 in MAR6 should be initialized to "1" All multicast filter bits that correspond to multicast address accepted by the node are then set to one. To accept all multicast packets all of the registers are set to all ones. | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------|------| | MAR0 | FB7 | FB6 | FB5 | FB4 | FB3 | FB2 | FB1 | FB0 | | MAR1 | FB15 | FB14 | FB13 | FB12 | FB11 | FB10 | FB9 | FB8 | | MAR2 | FB23 | FB22 | FB21 | FB20 | FB19 | FB18 | FB17 | FB16 | | MAR3 | FB31 | FB30 | FB29 | FB28 | FB27 | FB26 | FB25 | FB24 | | MAR4 | FB39 | FB38 | FB37 | FB36 | FB35 | FB34 | FB33 | FB32 | | MAR5 | FB47 | FB46 | FB45 | FB44 | FB43 | FB42 | FB41 | FB40 | | MAR6 | FB55 | FB54 | FB53 | FB52 | FB51 | FB50 | FB49 | FB48 | | MAR7 | FB63 | FB62 | FB61 | FB60 | FB59 | FB58 | FB57 | FB56 | **DMA Registers** # LOCAL DMA TRANSMIT REGISTERS | | 15 | 8 | 7 | 0 | |-------------|--------|-------------|--------|---------------------------------------| | (TPSR) | TRANS | MIT | ] | | | | PAGE | | | | | | START | | | | | (TBCR0,1) | TRANS | MIT BYTE | COUNT | | | | | | | | | LOCAL DMA R | | | | | | | 15 | 8 | 7 | 0 | | (PSTART) | PAGE | | | | | | START | | | | | (PSTOP) | PAGE S | TOP | | | | (CURR) | CURRE | NT | | | | (BRNY) | BOUND | ARY | | | | | | | ı | | | | 15 | 8 | 7 | 0 | | (CLDA0,1) | CURRE | NT LOCAL | DMA | | | | ADDRE | SS | | | | DEMOTE DMA | DECICT | EDC | | | | REMOTE DMA | 15 | EKS<br>8 | 7 | 0 | | | | <u>'</u> | / | · · · · · · · · · · · · · · · · · · · | | (RSAR0,1) | START | ADDRESS | | | | (RBCR0,1) | BYTE C | COUNT | | | | | | | | | | (CDD 4.0.1) | CLIDE | NIT DEN (OZ | EE DMA | 1 | | (CRDA0,1) | ADDRE | NT REMOT | E DMA | | | | ADDRE | <b>3</b> 0 | | | # (I) Local DMA Transmit Registers Transmit page start register (TPSR): This register points to the assembled packet to be transmitted. Only the eight higher order addresses are specified since all transmit packets are assembled on 256-byte page boundaries. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|----|----| | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | Transmit byte count register0,1 (TBCR0,TBCR1): These two registers indicate the length of the packet to be transmitted in bytes. The maximum number of transmit bytes allowed is 64k bytes. The LEPC will not truncate transmissions longer than 1500 bytes. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-----|-----|-----|----|----| | TBCR1 | L15 | L14 | L13 | L12 | L11 | L10 | L9 | L8 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TBCR0 | L7 | L6 | L5 | L4 | L3 | L2 | L1 | L0 | #### (II) Local DMA Receive Registers Page start, stop registers (PSTART, STOP): The Page Start and Page stop Registers program the starting and stopping page of the Receive Buffer Ring. Since the LEPC uses fixed 256-byte buffers aligned on page boundaries only the upper eight bits of the start and stop address are specified. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|-----|-----|-----|-----|-----|-----|----|----| | PSTART<br>PSTOP | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | Boundary register (BNRY): This register is used to prevent overflow of the Receive Buffer Ring. Buffer management compares the contents of this register to the next buffer address when linking buffers together. If the contents of this register match the next buffer address the local DMA operation is aborted. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|----|----| | BNRY | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | #### (III) Remote DMA registers Remote Start Address Registers (RSAR0,1): Remote Byte Count Registers (RBCR0,1): Remote DMA operations are programmed via the Remote Start Address (RSAR0,1) and Remote Byte Count (RBCR0,1) registers. The Remote Start Address is used to point to the start of the block of data to be transferred and the Remote Byte Count is used to indicate the length of the block (in bytes). | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|------|------|------|------|------|-----|-----| | RSAR1 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RSAR0 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RBCR1 | BC15 | BC14 | BC13 | BC12 | BC11 | BC10 | BC9 | BC8 | | • | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RBCR0 | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | #### **Current Page Register:** This register is used internally by the Buffer Management Logic as a backup register for reception. CURR contains the address of the first buffer to be used for a packet reception and is used to restore DMA pointers in the event of receive errors. This register is initialized to the same value as PSTART and should not be written to again unless the controller is Reset. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|----|----| | CURR | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | #### **Current local DMA register 0,1 (CLDA0,1):** These two registers can be accessed to determine the current Local DMA Address. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-----|-----|-----|----|----| | CLDA1 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CLDA0 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | #### **Current Remote DMA Address Registers:** The Current Remote DMA Registers contain the current address of the Remote DMA. The bit assignment is shown below: | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-----|-----|-----|----|----| | CRDA1 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | | • | 7 | 6 | 5 | 4 | 2 | 2 | 1 | 0 | | | / | O | 3 | 4 | 3 | 2 | 1 | U | | CRDA0 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | # 6 Absolute Maximum Ratings | AMBIENT TEMPERATURE UNDER BIAS | 0°C | TO | 70°C | |------------------------------------------------------|-------------|----|------------| | STORAGE TEMPERATURE | -40°C | TO | 125°C | | VOLTAGE ON ALL INPUT AND OUTPUTS WITH RESPECT TO VSS | -0.5V(3.3V) | ТО | 4.6V(3.3V) | #### 7 Standard Test Conditions The characteristics below apply for the following standard test conditions. Unless otherwise noted. All voltages are referred to VSS (0V GROUND), positive current flows into the referred pin. | OPERATING TEMPERATURE RANGE | 0°C | TO | 70°C | |-----------------------------|------|----|------| | POWER SUPPLY VOLTAGE | 3.0V | TO | 3.6V | # 8 D.C. Characteristics | Symbol | ol Parameter | | Тур. | Max. | Units | Conditions | |--------|-------------------|-----|------|------|-------|------------| | VIL | INPUT LOW VOLTAGE | VSS | - | 0.8 | V | VCC=3.3V | | Symbol | Parameter | Min. | Typ. | Max. | Units | Conditions | |--------|------------------------|------|------|------|-------|-------------------------| | VIH | INPUT HIGH VOLTAGE | 2.0 | - | VCC | V | VCC=3.3V | | IIL | INPUT LOW CURRENT | - | - | -0.5 | uA | VIN=1.0V | | IIH | INPUT HIGH CURRENT | - | - | 20 | uA | VIN=VCC | | VOL | OUTPUT LOW<br>VOLTAGE | - | - | 0.4 | V | IOL=8.0mA | | VOH | OUTPUT HIGH<br>VOLTAGE | 2.4 | _ | - | V | IOH=4.0mA | | ICC | SUPPLY CURRENT | - | 20 | - | mA | VCC=3.3V<br>(operation) | # 9 Physical Dimensions # **Notice** Information in this document is subject to change without notice. TMI reserves the rights to change its products at any time. Therefore, the customer is cautioned to confirm with TMI regarding the latest released version before placing orders. TMI devices are NOT designed, intended, authorized, or warranted to be suitable for use in Life-Supporting applications.