- Low-Cost, High-Performance Fixed-Point DSP – TMS320C6411
  - 3.33-ns Instruction Cycle Time
  - 300-MHz Clock Rate
  - Eight 32-Bit Instructions/Cycle
  - Twenty-Eight Operations/Cycle
  - 2400 MIPS
  - Fully Software-Compatible With TMS320C62x™
- VelociTI.2™ Extensions to VelociTI™
   Advanced Very-Long-Instruction-Word
   (VLIW) TMS320C64x™ DSP Core
  - Eight Highly Independent Functional Units With VelociTI.2™ Extensions:
    - Six ALUs (32-/40-Bit), Each Supports
       Single 32-Bit, Dual 16-Bit, or Quad
       8-Bit Arithmetic per Clock Cycle
    - Two Multipliers Support
       Four 16 x 16-Bit Multiplies
       (32-Bit Results) per Clock Cycle or
       Eight 8 x 8-Bit Multiplies
       (16-Bit Results) per Clock Cycle
  - Non-Aligned Load-Store Architecture
  - 64 32-Bit General-Purpose Registers
  - Instruction Packing Reduces Code Size
  - All Instructions Conditional
- Instruction Set Features
  - Byte-Addressable (8-/16-/32-/64-Bit Data)
  - 8-Bit Overflow Protection
  - Bit-Field Extract, Set, Clear
  - Normalization, Saturation, Bit-Counting
  - VelociTI.2™ Increased Orthogonality
- L1/L2 Memory Architecture
  - 128K-Bit (16K-Byte) L1P Program Cache (Direct Mapped)
  - 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
  - 2M-Bit (256K-Byte) L2 Unified Mapped RAM/Cache (Flexible RAM/Cache Allocation)
- 32-Bit External Memory Interface (EMIF)
  - Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
  - 512M-Byte Total Addressable External Memory Space

- Enhanced Direct-Memory-Access (EDMA)
   Controller (64 Independent Channels)
- Host-Port Interface (HPI)
  - User-Configurable Bus Width (32-/16-Bit)
  - Access to Entire Memory Map
- 32-Bit/33-MHz, 3.3-V Peripheral Component Interconnect (PCI) Master/Slave Interface Conforms to PCI Specification 2.2
  - Access to Entire Memory Map
  - Three PCI Bus Address Registers:
     Prefetchable Memory
     Non-Prefetchable Memory I/O
  - Four-Wire Serial EEPROM Interface
  - PCI Interrupt Request Under DSP Program Control
  - DSP Interrupt Via PCI I/O Cycle
- Two Multichannel Buffered Serial Ports (McBSPs)
  - Direct Interface to T1/E1, MVIP, SCSA Framers
  - ST-Bus-Switching Compatible
  - Up to 256 Channels Each
  - AC97-Compatible
  - Serial Peripheral Interface (SPI)
     Compatible (Motorola™)
- Three 32-Bit General-Purpose Timers
- Sixteen General-Purpose I/O (GPIO) Pins
  - Programmable Interrupt/Event Generation Modes
- Flexible PLL Clock Generator
- IEEE-1149.1 (JTAG<sup>†</sup>)
   Boundary-Scan-Compatible
- 532-Pin Ball Grid Array (BGA) Package (GLZ and ZLZ Suffix), 0.8-mm Ball Pitch
- 0.13-μm/6-Level Copper Metal Process
   CMOS Technology
- 3.3-V I/Os, 1.2-V Internal



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TMS320C62x, VelociTI.2, VelociTI, and TMS320C64x are trademarks of Texas Instruments. Motorola is a trademark of Motorola, Inc.

† IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.



### TMS320C6411 FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS196H - MARCH 2002 - REVISED JULY 2004

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Table of                                                   | Contents |                                                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------|
| revision history                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3                                                          | reset    | 66                                                                                                       |
| revision history GLZ and ZLZ BGA packages (bottom view) description device characteristics device compatibility functional block and CPU (DSP core) diagram CPU (DSP core) description memory map summary peripheral register descriptions EDMA channel synchronization event interrupt sources and interrupt selector signal groups description device configurations multiplexed pins debugging considerations terminal functions development support device support clock PLL general-purpose input/output (GPIO) power-down mode logic power-supply sequencing power-supply decoupling IEEE 1149.1 JTAG compatibility statement EMIF device speed | 6 7 8 9 10 11 14 16 26 27 28 32 35 35 35 35 35 35 36 64 65 | reset    | 67<br>67<br>68<br>68<br>69<br>71<br>75<br>78<br>82<br>89<br>90<br>91<br>93<br>94<br>99<br>02<br>13<br>14 |
| bootmode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 66                                                         |          |                                                                                                          |



#### **REVISION HISTORY**

This data sheet revision history highlights the technical changes made to the SPRS196G device-specific data sheet to make it an SPRS196H revision.

**Scope:** Applicable updates to the C64x device family, specifically relating to the C6411 devices, have been incorporated. Added C6411A silicon revision 2.0 devices and associated device-specific information at the product data (PD) stage of development.

The extended temperature devices for silicon revision 2.0 (C641x A-5E0, C641xA-6E3) are at the advance information (AI) stage of development. All other devices are at the Production Data (PD) stage of development.

| PAGE(S)<br>NO. | ADDITIONS/CHANGES/DELETIONS                                                                                                                                                                                                                                                              |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6              | GLZ and ZLZ BGA packages (bottom view) section: Added "and ZLZ" to the "GLZ 532-PIN BALL GRID ARRAY (BGA) PACKAGE (BOTTOM VIEW)" figure title Added a ZLZ clarification footnote to the GLZ and ZLZ BGA packages (bottom view) figure                                                    |
| 7              | Description section: "With performance of up to 2400 million instructions per second (MIPS)" paragraph Changed "The C6411 can produce <b>two 32</b> -bit multiply-accumulates (MACs) per" sentence <b>to</b> "The C6411 can produce <b>four 16</b> -bit multiply-accumulates (MACs) per" |
| 8              | Table 1, Characteristics of the C6411 Processor: Changed the EDMA INTERNAL CLOCK SOURCE reference from "CPU Clock Frequency" to "CPU/2 Clock Frequency"                                                                                                                                  |
| 15             | L2 architecture expanded section: Added <i>new</i> section Added Figure 2, TMS320C6411 L2 Architecture Memory Configuration                                                                                                                                                              |
| 17             | Peripheral register descriptions section: Table 5, L2 Cache Registers: Added "Reserved" row "0184 1004 – 0184 1FFC" Changed "Reserved" row "0184 4050 –0184 4FFF" to "0184 4050 –0184 4FFC"                                                                                              |
| 20             | Peripheral register descriptions section: EDMA Parameter RAM table: Updated associated table footnote from "The <b>C64x</b> device" to "The <b>C6411</b> device"                                                                                                                         |
| 55             | Added "device support" section title (new)                                                                                                                                                                                                                                               |
| 55–56          | Device and development-support tool nomenclature section: Updated/changed "Table 1 displays the device part numbers and ordering information for" paragraph Deleted the "TMX and TMP devices and TMDX development-support tools are shipped with" paragraph                              |
|                | Figure 5, TMS320C6411 DSP Device Nomenclature: Updated/changed the "For the actual device part number (P/N)," footnote                                                                                                                                                                   |
|                | Added, below Figure 5, "For additional information, see the TMS320C6411 Digital Signal Processor Silicon Errata (literature number SPRZ194)" paragraph (new)                                                                                                                             |
| 57             | Documentation support section: Deleted "See the Worldwide Web URL for Texas Instruments" from the SPRA718 and SPRA374 reference paragraph Moved the SPRA718 and SPRA374 reference paragraph up                                                                                           |



| PAGE(S)<br>NO. | ADDITIONS/CHANGES/DELETIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 64             | Power-supply decoupling section: Updated/changed the "In order to properly decouple the supply planes from system noise, place as many capacitors" paragraph Added two subsequent paragraphs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 65             | IEEE 1149.1 JTAG compatibility statement section: Updated/added paragraphs for clarity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 66             | Reset section: Added new section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 75             | Asynchronous Memory Timing section: Timing Requirements for Asynchronous Memory Cycles table: Added/split silicon revisions "Rev 1.1" and "Rev 2.0" for the <b>MIN</b> value of parameter #7 "th(EKO1H-ARDY), Hold time, ARDY valid after ECLKOUTx high" Added the <b>MIN</b> value of "1.3" ns for "Rev 2.0"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 89             | HOLD/HOLDA Timing section: Timing Requirements for the HOLD/HOLDA Cycles table: Changed parameter NO. 3 from "toh(HOLDAL-HOLDL)" to "th(HOLDAL-HOLDL)"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 91             | Reset Timing section:  Timing Requirements for Reset table:  Changed the MIN value of parameter No. 16, t <sub>Su(boot)</sub> from "4P" to "4E or 4C" ns  Added associated footnote to identify "E" and "C"  Added parameter NO. 18, "t <sub>d</sub> (PCLK_RSTH) Delay time, PCLK active to RESET high" with a MIN value of "32N" ns  Changed parameter NO. 18 description from "t <sub>d</sub> (PCLK_RSTH) Delay time, PCLK active to RESET high" to "t <sub>su(PCLK-RSTH)</sub> , Setup time, PCLK active before RESET high"  Added associated footnote to identify "N" and restraints  Switching Characteristics Over Recommended Operating Conditions During Reset table:                                                                                                                                                                                                                                                                                                                                            |
|                | Moved parameter NO. 18, "t <sub>d(PCLK-RSTH)</sub> Delay time, PCLK active to RESET high" to the Timing Requirements for Reset table Updated footnote symbols                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 94             | Host-Port Interface (HPI) Timing section: Switching Characteristics Over Recommended Operating Conditions During Host-Port Interface Cycles table: Added "mode, 2nd half-word" to parameter NO. 16 "td(HSTBL-HDV), Delay time, HSTROBE low to HD valid (HPI16 only)"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 103–104        | Multichannel Buffered Serial Port (McBSP) Timing section: Switching Characteristics Over Recommended Operating Conditions for McBSP table: Changed the MIN value of parameter #12 "tdis(CKXH-DXHZ), Disable time, DX high impedance following last data bit from CLKX high, CLKX ext" from "-2.1" to "2.0" ns Changed the MIN value of parameter #13 "td(CKXH-DXV), Delay time, CLKX high to DX valid, CLKX ext" from "-2.1 + D1" to "2.0 + D1" ns Changed the MIN value of parameter #14 "td(FXH-DXV), Delay time, FSX high to DX valid, FSX int" from "-2.3" to "-2.3 + D1 " ns Changed the MAX value of parameter #14 "td(FXH-DXV), Delay time, FSX high to DX valid, FSX int" from "5.6" to "5.6 + D2 " ns Changed the MIN value of parameter #14 "td(FXH-DXV), Delay time, FSX high to DX valid, FSX ext" from "1.9" to "1.9 + D1 " ns Changed the MAX value of parameter #14 "td(FXH-DXV), Delay time, FSX high to DX valid, FSX ext" from "9" to "9 + D2 " ns Added associated footnote  Figure 51, McBSP Timing: |
|                | Added footnote for clarity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



### TMS320C6411 **FIXED-POINT DIGITAL SIGNAL PROCESSOR**

SPRS196H - MARCH 2002 - REVISED JULY 2004

| PAGE(S)<br>NO. | ADDITIONS/CHANGES/DELETIONS                                                                                                                                                                                                                                                                                                                                                             |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 101            | PERIPHERAL COMPONENT INTERCONNECT (PCI) TIMING section: Switching Characteristics Over Recommended Operating Conditions for Serial EEPROM Interface table: Changed parameter NO. 6 description <b>from</b> "tosu(DOV-CLKH), Output setup time, XSP_DO valid <b>after</b> XSP_CLK high" to "tosu(DOV-CLKH), Output setup time, XSP_DO valid <b>before</b> XSP_CLK high"                  |
| 114            | General-Purpose Input/Output (GPIO) Port Timing section: Switching Characteristics Over Recommended Operating Conditions for GPIO Outputs table: Changed the MIN value of parameter #3 "tw(GPOH), Pulse duration, GPOx high" from "32P" to "24P – 8" ns Changed the MIN value of parameter #4 "tw(GPOL), Pulse duration, GPOx low" from "32P" to "24P – 8" ns Added associated footnote |
| 116            | MECHANICAL DATA section: Deleted the "GLZ and ZLZ (S-PBGA-N532), PLASTIC BALL GRID ARRAY" mechanical data package diagram; now an automated merged process Added the "thermal resistance characteristics (S-PBGA package) [ZLZ]" table Added lead-in sentence for the thermal resistance characteristics table(s) and the "merged" mechanical data packages                             |

#### GLZ and ZLZ BGA packages (bottom view)

## GLZ and ZLZ 532-PIN BALL GRID ARRAY (BGA) PACKAGE (BOTTOM VIEW)†



<sup>†</sup> The ZLZ mechanical package designator represents the version of the GLZ package with lead-free balls. For more detailed information see the *Mechanical Data* section of this document.



### TMS320C6411 FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS196H - MARCH 2002 - REVISED JULY 2004

#### description

The TMS320C64x<sup>™</sup> DSPs (including the TMS320C6411 device) are the highest-performance fixed-point DSP generation in the TMS320C6000<sup>™</sup> DSP platform. The TMS320C6411 (C6411) device is based on the second-generation high-performance, advanced VelociTl<sup>™</sup> very-long-instruction-word (VLIW) architecture (VelocTI.2<sup>™</sup>) developed by Texas Instruments (TI), making these DSPs an excellent choice for multichannel and multifunction applications. The C64x<sup>™</sup> is a code-compatible member of the C6000<sup>™</sup> DSP platform.

With performance of up to 2400 million instructions per second (MIPS) at a clock rate of 300 MHz, the C6411 device offers cost-effective solutions to high-performance DSP programming challenges. The C6411 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x<sup>™</sup> DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units—two multipliers for a 32-bit result and six arithmetic logic units (ALUs)— with VelociTI.2<sup>™</sup> extensions. The VelociTI.2<sup>™</sup> extensions in the eight functional units include new instructions to accelerate the performance in key applications and extend the parallelism of the VelociTI<sup>™</sup> architecture. The C6411 can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 600 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 2400 MMACS. The C6411 DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000<sup>™</sup> DSP platform devices.

The C6411 uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 128-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 128-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 2-Mbit memory space that is shared between program and data space. L2 memory can be configured as mapped memory or combinations of cache (up to 256K bytes) and mapped memory. The peripheral set includes two multichannel buffered serial ports (McBSPs); three 32-bit general-purpose timers; a user-configurable 16-bit or 32-bit host-port interface (HPI16/HPI32); a peripheral component interconnect (PCI); a general-purpose input/output port (GPIO) with 16 GPIO pins; and a glueless external memory interface (32-bit EMIF), which is capable of interfacing to synchronous and asynchronous memories and peripherals.

The C6411 has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution.

TMS320C6000, C64x, and C6000 are trademarks of Texas Instruments. Windows is a registered trademark of the Microsoft Corporation. Other trademarks are the property of their respective owners.



#### device characteristics

Table 1 provides an overview of the C6411 DSP. The table shows significant features of the C6411 device, including the capacity of on-chip RAM, the peripherals, the CPU frequency, and the package type with pin count.

Table 1. Characteristics of the C6411 Processor

| HARDWARE FEATURES                                                |                                                                                    | INTERNAL CLOCK<br>SOURCE | C6411                                                                                                        |  |
|------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------|--|
| Peripherals                                                      | EMIF (32-bit bus width) ECLKIN                                                     |                          | 1                                                                                                            |  |
| Not all peripherals pins are                                     | EDMA (64 independent channels) CPU/2 Clock Frequency                               |                          | 1                                                                                                            |  |
| available at the same time.                                      | HPI (32- or 16-bit user selectable)                                                | CPU/4 Clock Frequency    | 1 (HPI16 or HPI32)                                                                                           |  |
| (For more details, see the<br>Device Configuration               | PCI (32-bit)                                                                       | PCLK                     | 1                                                                                                            |  |
| section.)                                                        | McBSPs (McBSP0 and McBSP1)                                                         | CPU/4 Clock Frequency    | 2                                                                                                            |  |
| Davinhanal manfansasas is                                        | 32-Bit Timers                                                                      | CPU/8 Clock Frequency    | 3                                                                                                            |  |
| Peripheral performance is dependent on chip-level configuration. | General-Purpose Input/Outputs (GPIOs)                                              | CPU/8 Clock Frequency    | 16                                                                                                           |  |
| -                                                                | Size (Bytes)                                                                       |                          | 288K                                                                                                         |  |
| On-Chip Memory                                                   | Organization                                                                       |                          | 16K-Byte (16KB) L1 Program (L1P)<br>Cache<br>16KB L1 Data (L1D) Cache<br>256KB Unified Mapped RAM/Cache (L2) |  |
| CPU ID + CPU Rev ID                                              | Control Status Register (CSR.[31:16])                                              |                          | 0x0C01                                                                                                       |  |
| Device_ID                                                        | Silicon Revision Identification Register (DEVICE_REV [19:16]) Address: 0x01B0 0200 |                          | DEVICE_REV[19:16] Silicon Revision<br>0010 or 0000 1.1<br>0011 2.0                                           |  |
| Frequency                                                        | MHz                                                                                |                          | 300                                                                                                          |  |
| Cycle Time                                                       | ns                                                                                 |                          | 3.33 ns                                                                                                      |  |
| Voltage                                                          | Core (V)                                                                           |                          | 1.2 V                                                                                                        |  |
| Voltage                                                          | I/O (V)                                                                            |                          | 3.3 V                                                                                                        |  |
| PLL Options                                                      | CLKIN frequency multiplier                                                         |                          | Bypass (x1), x6                                                                                              |  |
| BGA Package                                                      | 23 x 23 mm                                                                         |                          | 532-Pin BGA (GLZ and ZLZ)                                                                                    |  |
| Process Technology                                               | μm                                                                                 |                          | 0.13 μm                                                                                                      |  |
| Product Status†                                                  | Product Preview (PP) Advance Information (AI) Production Data (PD)                 |                          | PD (1.1, 2.0)                                                                                                |  |
| Device Part Numbers                                              | (For more details on the C64x™ DSP part numbering, see Figure 5)                   |                          | TMS320C6411GLZ<br>TMS320C6411AGLZ                                                                            |  |

<sup>†</sup> PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.

ADVANCE INFORMATION concerns new products in the sampling or preproduction phase of development. Characteristic data and other specifications are subject to change without notice.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



#### device compatibility

The C64x<sup>™</sup> family of devices has a diverse and powerful set of peripherals. The common peripheral set that the C6411 and C6415 devices offer lead to easier system designs and faster time to market.

The C6411 device is a low-cost C64x device which features significant enhancements from the C6211/C6211B devices and can be considered a subset of the C6415 device. Table 2 identifies the C6411 features in comparison with the C6211 and C6415 devices.

Table 2. C6211, C6411, and C6415 Device Comparison<sup>†‡</sup>

| CPU/PERIPHERALS                             | C6211/C6211B                            | C6411                                               | C6415                                                                           |
|---------------------------------------------|-----------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------|
| DSP Core                                    | C62x                                    | C64x                                                | C64x                                                                            |
| L1P (Program Cache)                         | 4 KB                                    | 16 KB                                               | 16 KB                                                                           |
| L1D (Data Cache)                            | 4 KB                                    | 16 KB                                               | 16 KB                                                                           |
| L2 (Unified Mapped RAM/Cache)               | 64 KB                                   | 256 KB                                              | 1024 KB                                                                         |
| EMIF (64-, 32-, 16-bit bus width)           | (1) 32-Bit                              | (1) 32-Bit EMIF<br>programmable<br>synchronous mode | (1) 64-Bit(1) [EMIFA]<br>(1) 16-Bit [EMIFB]<br>programmable<br>synchronous mode |
| EDMA (# of independent channels)            | 16                                      | 64                                                  | 64                                                                              |
| HPI (32- or 16-bit user selectable)         | 16-Bit                                  | 32-/16-Bit                                          | 32-/16-Bit                                                                      |
| PCI (32-bit)                                | _                                       | 32-Bit, 33 MHz                                      | 32-Bit, 33 MHz                                                                  |
| McBSPs (McBSP0, McBSP1, and McBSP2)         | 2                                       | 2 Enhanced                                          | 3 Enhanced                                                                      |
| UTOPIA                                      | _                                       | _                                                   | (1) Transmit<br>(1) Receive                                                     |
| Timers (32-bit)<br>[TIMER0, TIMER1, TIMER2] | 2                                       | 3                                                   | 3                                                                               |
| GPIOs (GP[15:0])                            | _                                       | 16                                                  | 16                                                                              |
| Core Frequency (MHz)                        | 150-, 167-MHz                           | 300-MHz                                             | 500-, 600-MHz                                                                   |
| Core Voltage (V)                            | 1.8 V                                   | 1.2 V                                               | 1.2 V to 1.4 V                                                                  |
| PLL Modes<br>(x1 [Bypass], x4, x6, x12)     | x1, x4                                  | x1, x6                                              | x1, x6, x12                                                                     |
| Package                                     | 256-pin BGA<br>27 x 27 mm<br>GFN suffix | 532-pin BGA<br>23 x 23 mm<br>GLZ suffix             | 532-pin BGA<br>23 x 23 mm<br>GLZ suffix                                         |
| Process Technology                          | 0.18 μm                                 | 0.13 μm                                             | 0.13 μm                                                                         |

<sup>† —</sup> denotes peripheral/coprocessor is *not* available on this device.

For more detailed information on the device compatibility and similarities/differences among the C6211, C6411, and C6415 devices, see the *How To Begin Development Today With the TMS320C6414, TMS320C6415, and TMS320C6416 DSPs* application report (literature number SPRA718) and *How To Begin Development Today With the TMS320C6411 DSP* application report (literature number SPRA374).

<sup>‡</sup> Not all peripherals pins are available at the same time. (For more details, see the Device Configuration section.)

#### functional block and CPU (DSP core) diagram



<sup>&</sup>lt;sup>†</sup> The PCI peripheral is muxed with the HPI peripheral and the GPIO[15:9] port. For more details on the multiplexed pins of these peripherals, see the Device Configurations section of this data sheet.



### CPU (DSP core) description

The CPU fetches VelociTI™ advanced very-long instruction words (VLIWs) (256 bits wide) to supply up to eight 32-bit instructions to the eight functional units during every clock cycle. The VelociTI™ VLIW architecture features controls by which all eight units do not have to be supplied with instructions if they are not ready to execute. The first bit of every 32-bit instruction determines if the next instruction belongs to the same execute packet as the previous instruction, or whether it should be executed in the following clock as a part of the next execute packet. Fetch packets are always 256 bits wide; however, the execute packets can vary in size. The variable-length execute packets are a key memory-saving feature, distinguishing the C64x CPUs from other VLIW architectures. The C64x™ VelociTI.2™ extensions add enhancements to the TMS320C62x™ DSP VelociTI™ architecture. These enhancements include:

- Register file enhancements
- Data path extensions
- Quad 8-bit and dual 16-bit extensions with data flow enhancements
- Additional functional unit hardware
- Increased orthogonality of the instruction set
- Additional instructions that reduce code size and increase register flexibility

The CPU features two sets of functional units. Each set contains four units and a register file. One set contains functional units .L1, .S1, .M1, and .D1; the other set contains units .D2, .M2, .S2, and .L2. The two register files each contain 32 32-bit registers for a total of 64 general-purpose registers. In addition to supporting the packed 16-bit and 32-/40-bit fixed-point data types found in the C62x™ VelociTl™ VLIW architecture, the C64x™ register files also support packed 8-bit data and 64-bit fixed-point data types. The two sets of functional units, along with two register files, compose sides A and B of the CPU [see the functional block and CPU (DSP core) diagram, and Figure 1]. The four functional units on each side of the CPU can freely share the 32 registers belonging to that side. Additionally, each side features a "data cross path"—a single data bus connected to all the registers on the other side, by which the two sets of functional units can access data from the register files on the opposite side. The C64x CPU pipelines data-cross-path accesses over multiple clock cycles. This allows the same register to be used as a data-cross-path operand by multiple functional units in the same execute packet. All functional units in the C64x CPU can access operands via the data cross path. Register access by functional units on the same side of the CPU as the register file can service all the units in a single clock cycle. On the C64x CPU, a delay clock is introduced whenever an instruction attempts to read a register via a data cross path if that register was updated in the previous clock cycle.

In addition to the C62x<sup>TM</sup> DSP fixed-point instructions, the C64x<sup>TM</sup> DSP includes a comprehensive collection of quad 8-bit and dual 16-bit instruction set extensions. These VelociTI.2<sup>TM</sup> extensions allow the C64x CPU to operate directly on packed data to streamline data flow and increase instruction set efficiency.

Another key feature of the C64x CPU is the load/store architecture, where all instructions operate on registers (as opposed to data in memory). Two sets of data-addressing units (.D1 and .D2) are responsible for all data transfers between the register files and the memory. The data address driven by the .D units allows data addresses generated from one register file to be used to load or store data to or from the other register file. The C64x .D units can load and store bytes (8 bits), half-words (16 bits), and words (32 bits) with a single instruction. And with the new data path extensions, the C64x .D unit can load and store doublewords (64 bits) with a single instruction. Furthermore, the non-aligned load and store instructions allow the .D units to access words and doublewords on any byte boundary. The C64x CPU supports a variety of indirect addressing modes using either linear- or circular-addressing with 5- or 15-bit offsets. All instructions are conditional, and most can access any one of the 64 registers. Some registers, however, are singled out to support specific addressing modes or to hold the condition for conditional instructions (if the condition is not automatically "true").

TMS320C62x is a trademark of Texas Instruments



# TMS320C6411 FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS196H - MARCH 2002 - REVISED JULY 2004

### CPU (DSP core) description (continued)

The two .M functional units perform all multiplication operations. Each of the C64x .M units can perform two  $16 \times 16$ -bit multiplies or four  $8 \times 8$ -bit multiplies per clock cycle. The .M unit can also perform  $16 \times 32$ -bit multiply operations, dual  $16 \times 16$ -bit multiplies with add/subtract operations, and quad  $8 \times 8$ -bit multiplies with add operations. In addition to standard multiplies, the C64x .M units include bit-count, rotate, Galois field multiplies, and bidirectional variable shift hardware.

The two .S and .L functional units perform a general set of arithmetic, logical, and branch functions with results available every clock cycle. The arithmetic and logical functions on the C64x CPU include single 32-bit, dual 16-bit, and quad 8-bit operations.

The processing flow begins when a 256-bit-wide instruction fetch packet is fetched from a program memory. The 32-bit instructions destined for the individual functional units are "linked" together by "1" bits in the least significant bit (LSB) position of the instructions. The instructions that are "chained" together for simultaneous execution (up to eight in total) compose an execute packet. A "0" in the LSB of an instruction breaks the chain, effectively placing the instructions that follow it in the next execute packet. A C64x™ DSP device enhancement now allows execute packets to cross fetch-packet boundaries. In the TMS320C62x™/TMS320C67x™ DSP devices, if an execute packet crosses the fetch-packet boundary (256 bits wide), the assembler places it in the next fetch packet, while the remainder of the current fetch packet is padded with NOP instructions. In the C64x™ DSP device, the execute boundary restrictions have been removed, thereby, eliminating all of the NOPs added to pad the fetch packet, and thus, decreasing the overall code size. The number of execute packets within a fetch packet can vary from one to eight. Execute packets are dispatched to their respective functional units at the rate of one per clock cycle and the next 256-bit fetch packet is not fetched until all the execute packets from the current fetch packet have been dispatched. After decoding, the instructions simultaneously drive all active functional units for a maximum execution rate of eight instructions every clock cycle. While most results are stored in 32-bit registers, they can be subsequently moved to memory as bytes, half-words, words, or doublewords. All load and store instructions are byte-, half-word-, word-, or doubleword-addressable.

For more details on the C64x CPU functional units enhancements, see the following documents:

The TMS320C6000 CPU and Instruction Set Reference Guide (literature number SPRU189)

TMS320C64x Technical Overview (literature number SPRU395)

How To Begin Development Today With the TMS320C6411 DSP application report (literature number SPRA374)

TMS320C67x is a trademark of Texas Instruments



#### **CPU (DSP core) description (continued)** src1 src2 dst long dst long src **32 MSBs** ∕ ST1b (Store Data) 32 LSBs ST1a (Store Data) long src long dst Register dst File A src1 (A0 - A31).S1 Data Path A src2 See Note A See Note A long dst dst .M1 src1 src2 32 MSBs LD1b (Load Data) LD1a (Load Data) dst DA1 (Address) src1 .D1 src2 2X 1X src2 .D2 src DA2 (Address) dst 32 LSBs LD2a (Load Data) 32 MSBs LD2b (Load Data) src2 .M2 src1 See Note A dst See Note A long dst Register src2 File B Data Path B .S2 (B0-B31) src1 dst long dst long src ST2a (Store Data) 32 MSBs ST2b (Store Data) 32 LSBs long src long dst dst src2 **Control Register** NOTE A: For the .M functional units, the long dst is 32 MSBs and the dst is 32 LSBs.

Figure 1. TMS320C64x™ CPU (DSP Core) Data Paths



#### memory map summary

Table 3 shows the memory map address ranges of the C6411 device. Internal memory is always located at address 0 and can be used as both program and data memory. The external memory address range in the C6411 device begins at the hex address location 0x8000 0000 for the EMIF.

Table 3. TMS320C6411 Memory Map Summary

| MEMORY BLOCK DESCRIPTION                   | BLOCK SIZE<br>(BYTES) | HEX ADDRESS RANGE     |
|--------------------------------------------|-----------------------|-----------------------|
| Internal RAM (L2)                          | 256K                  | 0000 0000 - 0003 FFFF |
| Reserved                                   | 24M – 256K            | 0004 0000 - 017F FFFF |
| External Memory Interface (EMIF) Registers | 256K                  | 0180 0000 - 0183 FFFF |
| L2 Registers                               | 256K                  | 0184 0000 - 0187 FFFF |
| HPI Registers                              | 256K                  | 0188 0000 - 018B FFFF |
| McBSP 0 Registers                          | 256K                  | 018C 0000 - 018F FFFF |
| McBSP 1 Registers                          | 256K                  | 0190 0000 - 0193 FFFF |
| Timer 0 Registers                          | 256K                  | 0194 0000 - 0197 FFFF |
| Timer 1 Registers                          | 256K                  | 0198 0000 - 019B FFFF |
| Interrupt Selector Registers               | 256K                  | 019C 0000 - 019F FFFF |
| EDMA RAM and EDMA Registers                | 256K                  | 01A0 0000 - 01A3 FFFF |
| Reserved                                   | 512K                  | 01A4 0000 - 01AB FFFF |
| Timer 2 Registers                          | 256K                  | 01AC 0000 - 01AF FFFF |
| GPIO Registers                             | 256K                  | 01B0 0000 - 01B3 FFFF |
| Reserved                                   | 768K                  | 01B4 0000 - 01BF FFFF |
| PCI Registers                              | 256K                  | 01C0 0000 - 01C3 FFFF |
| Reserved                                   | 4M – 256K             | 01C4 0000 - 01FF FFFF |
| QDMA Registers                             | 52                    | 0200 0000 - 0200 0033 |
| Reserved                                   | 736M – 52             | 0200 0034 - 2FFF FFFF |
| McBSP 0 Data                               | 64M                   | 3000 0000 - 33FF FFFF |
| McBSP 1 Data                               | 64M                   | 3400 0000 - 37FF FFFF |
| Reserved                                   | 1G + 128M             | 3800 0000 - 7FFF FFFF |
| EMIF CE0 <sup>†</sup>                      | 256M                  | 8000 0000 - 8FFF FFFF |
| EMIF CE1 <sup>†</sup>                      | 256M                  | 9000 0000 - 9FFF FFFF |
| EMIF CE2 <sup>†</sup>                      | 256M                  | A000 0000 - AFFF FFFF |
| EMIF CE3 <sup>†</sup>                      | 256M                  | B000 0000 - BFFF FFFF |
| Reserved                                   | 1G                    | C000 0000 - FFFF FFFF |

<sup>†</sup> The number of EMIF address pins (EA[22:3]) limits the maximum addressable memory (SDRAM) to 128MB per CE space. To get 256MB of addressable memory, an additional general-purpose output pin or external logic is required.



#### L2 architecture expanded

Figure 2 shows the detail of the L2 architecture on the TMS320C6411 device. For more information on the L2MODE bits, see the cache configuration (CCFG) register bit field descriptions in the *TMS320C64x Two-Level Internal Memory Reference Guide* (literature number SPRU610).



Figure 2. TMS320C6411 L2 Architecture Memory Configuration

#### peripheral register descriptions

Table 4 through Table 17 identify the peripheral registers for the C6411 device by their register names, acronyms, and hex address or hex address range. For more detailed information on the register contents, bit names and their descriptions, see the specific peripheral reference guide listed in the *TMS320C6000 DSP Peripherals Overview Reference Guide* (literature number SPRU190).

**Table 4. EMIF Registers** 

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME                            |
|-----------------------|---------|------------------------------------------|
| 0180 0000             | GBLCTL  | EMIF global control                      |
| 0180 0004             | CECTL1  | EMIF CE1 space control                   |
| 0180 0008             | CECTL0  | EMIF CE0 space control                   |
| 0180 000C             | 1       | Reserved                                 |
| 0180 0010             | CECTL2  | EMIF CE2 space control                   |
| 0180 0014             | CECTL3  | EMIF CE3 space control                   |
| 0180 0018             | SDCTL   | EMIF SDRAM control                       |
| 0180 001C             | SDTIM   | EMIF SDRAM refresh control               |
| 0180 0020             | SDEXT   | EMIF SDRAM extension                     |
| 0180 0024 - 0180 003C | -       | Reserved                                 |
| 0180 0040             | PDTCTL  | Peripheral device transfer (PDT) control |
| 0180 0044             | CESEC1  | EMIF CE1 space secondary control         |
| 0180 0048             | CESEC0  | EMIF CE0 space secondary control         |
| 0180 004C             | 1       | Reserved                                 |
| 0180 0050             | CESEC2  | EMIF CE2 space secondary control         |
| 0180 0054             | CESEC3  | EMIF CE3 space secondary control         |
| 0180 0058 – 0183 FFFF | _       | Reserved                                 |

### peripheral register descriptions (continued)

Table 5. L2 Cache Registers

| HEX ADDRESS RANGE     | ACRONYM           | REGISTER NAME                                  | COMMENTS |
|-----------------------|-------------------|------------------------------------------------|----------|
| 0184 0000             | CCFG              | Cache configuration register                   |          |
| 0184 0004 -0184 0FFC  | -                 | Reserved                                       |          |
| 0184 1000             | EDMAWEIGHT        | L2 EDMA access control register                |          |
| 0184 1004 – 0184 1FFC | _                 | Reserved                                       |          |
| 0184 2000             | L2ALLOC0          | L2 allocation register 0                       |          |
| 0184 2004             | L2ALLOC1          | L2 allocation register 1                       |          |
| 0184 2008             | L2ALLOC2          | L2 allocation register 2                       |          |
| 0184 200C             | L2ALLOC3          | L2 allocation register 3                       |          |
| 0184 2010 -0184 3FFF  | -                 | Reserved                                       |          |
| 0184 4000             | L2WBAR            | L2 writeback base address register             |          |
| 0184 4004             | L2WWC             | L2 writeback word count register               |          |
| 0184 4010             | L2WIBAR           | L2 writeback-invalidate base address register  |          |
| 0184 4014             | L2WIWC            | L2 writeback-invalidate word count register    |          |
| 0184 4018             | L2IBAR            | L2 invalidate base address register            |          |
| 0184 401C             | L2IWC             | L2 invalidate word count register              |          |
| 0184 4020             | L1PIBAR           | L1P invalidate base address register           |          |
| 0184 4024             | L1PIWC            | L1P invalidate word count register             |          |
| 0184 4030             | L1DWIBAR          | L1D writeback-invalidate base address register |          |
| 0184 4034             | L1DWIWC           | L1D writeback-invalidate word count register   |          |
| 0184 4038 -0184 4044  | _                 | Reserved                                       |          |
| 0184 4048             | L1DIBAR           | L1D invalidate base address register           |          |
| 0184 404C             | L1DIWC            | L1D invalidate word count register             |          |
| 0184 4050 -0184 4FFC  | _                 | Reserved                                       |          |
| 0184 5000             | L2WB              | L2 writeback all register                      |          |
| 0184 5004             | L2WBINV           | L2 writeback-invalidate all register           |          |
| 0184 5008 -0184 7FFF  | _                 | Reserved                                       |          |
| 0184 8000 -0184 81FC  | MAR0 to<br>MAR127 | Reserved                                       |          |
| 0184 8200             | MAR128            | Controls EMIF CE0 range 8000 0000 – 80FF FFFF  |          |
| 0184 8204             | MAR129            | Controls EMIF CE0 range 8100 0000 – 81FF FFFF  |          |
| 0184 8208             | MAR130            | Controls EMIF CE0 range 8200 0000 – 82FF FFFF  |          |
| 0184 820C             | MAR131            | Controls EMIF CE0 range 8300 0000 – 83FF FFFF  |          |
| 0184 8210             | MAR132            | Controls EMIF CE0 range 8400 0000 – 84FF FFFF  |          |
| 0184 8214             | MAR133            | Controls EMIF CE0 range 8500 0000 – 85FF FFFF  |          |
| 0184 8218             | MAR134            | Controls EMIF CE0 range 8600 0000 – 86FF FFFF  |          |
| 0184 821C             | MAR135            | Controls EMIF CE0 range 8700 0000 – 87FF FFFF  |          |
| 0184 8220             | MAR136            | Controls EMIF CE0 range 8800 0000 – 88FF FFFF  |          |
| 0184 8224             | MAR137            | Controls EMIF CE0 range 8900 0000 – 89FF FFFF  |          |
| 0184 8228             | MAR138            | Controls EMIF CE0 range 8A00 0000 – 8AFF FFFF  |          |
| 0184 822C             | MAR139            | Controls EMIF CE0 range 8B00 0000 – 8BFF FFFF  |          |

### peripheral register descriptions (continued)

### Table 5. L2 Cache Registers (Continued)

| HEX ADDRESS RANGE | ACRONYM | REGISTER NAME                                 | COMMENTS |
|-------------------|---------|-----------------------------------------------|----------|
| 0184 8230         | MAR140  | Controls EMIF CE0 range 8C00 0000 – 8CFF FFFF |          |
| 0184 8234         | MAR141  | Controls EMIF CE0 range 8D00 0000 – 8DFF FFFF |          |
| 0184 8238         | MAR142  | Controls EMIF CE0 range 8E00 0000 – 8EFF FFFF |          |
| 0184 823C         | MAR143  | Controls EMIF CE0 range 8F00 0000 – 8FFF FFFF |          |
| 0184 8240         | MAR144  | Controls EMIF CE1 range 9000 0000 – 90FF FFFF |          |
| 0184 8244         | MAR145  | Controls EMIF CE1 range 9100 0000 – 91FF FFFF |          |
| 0184 8248         | MAR146  | Controls EMIF CE1 range 9200 0000 – 92FF FFFF |          |
| 0184 824C         | MAR147  | Controls EMIF CE1 range 9300 0000 – 93FF FFFF |          |
| 0184 8250         | MAR148  | Controls EMIF CE1 range 9400 0000 – 94FF FFFF |          |
| 0184 8254         | MAR149  | Controls EMIF CE1 range 9500 0000 – 95FF FFFF |          |
| 0184 8258         | MAR150  | Controls EMIF CE1 range 9600 0000 – 96FF FFFF |          |
| 0184 825C         | MAR151  | Controls EMIF CE1 range 9700 0000 – 97FF FFFF |          |
| 0184 8260         | MAR152  | Controls EMIF CE1 range 9800 0000 – 98FF FFFF |          |
| 0184 8264         | MAR153  | Controls EMIF CE1 range 9900 0000 – 99FF FFFF |          |
| 0184 8268         | MAR154  | Controls EMIF CE1 range 9A00 0000 – 9AFF FFFF |          |
| 0184 826C         | MAR155  | Controls EMIF CE1 range 9B00 0000 – 9BFF FFFF |          |
| 0184 8270         | MAR156  | Controls EMIF CE1 range 9C00 0000 – 9CFF FFFF |          |
| 0184 8274         | MAR157  | Controls EMIF CE1 range 9D00 0000 – 9DFF FFFF |          |
| 0184 8278         | MAR158  | Controls EMIF CE1 range 9E00 0000 – 9EFF FFFF |          |
| 0184 827C         | MAR159  | Controls EMIF CE1 range 9F00 0000 – 9FFF FFFF |          |
| 0184 8280         | MAR160  | Controls EMIF CE2 range A000 0000 – A0FF FFFF |          |
| 0184 8284         | MAR161  | Controls EMIF CE2 range A100 0000 – A1FF FFFF |          |
| 0184 8288         | MAR162  | Controls EMIF CE2 range A200 0000 – A2FF FFFF |          |
| 0184 828C         | MAR163  | Controls EMIF CE2 range A300 0000 – A3FF FFFF |          |
| 0184 8290         | MAR164  | Controls EMIF CE2 range A400 0000 – A4FF FFFF |          |
| 0184 8294         | MAR165  | Controls EMIF CE2 range A500 0000 – A5FF FFFF |          |
| 0184 8298         | MAR166  | Controls EMIF CE2 range A600 0000 – A6FF FFFF |          |
| 0184 829C         | MAR167  | Controls EMIF CE2 range A700 0000 – A7FF FFFF |          |
| 0184 82A0         | MAR168  | Controls EMIF CE2 range A800 0000 – A8FF FFFF |          |
| 0184 82A4         | MAR169  | Controls EMIF CE2 range A900 0000 – A9FF FFFF |          |
| 0184 82A8         | MAR170  | Controls EMIF CE2 range AA00 0000 – AAFF FFFF |          |
| 0184 82AC         | MAR171  | Controls EMIF CE2 range AB00 0000 – ABFF FFFF |          |
| 0184 82B0         | MAR172  | Controls EMIF CE2 range AC00 0000 - ACFF FFFF |          |
| 0184 82B4         | MAR173  | Controls EMIF CE2 range AD00 0000 - ADFF FFFF |          |
| 0184 82B8         | MAR174  | Controls EMIF CE2 range AE00 0000 - AEFF FFFF |          |
| 0184 82BC         | MAR175  | Controls EMIF CE2 range AF00 0000 – AFFF FFFF |          |
| 0184 82C0         | MAR176  | Controls EMIF CE3 range B000 0000 – B0FF FFFF |          |
| 0184 82C4         | MAR177  | Controls EMIF CE3 range B100 0000 – B1FF FFFF |          |
| 0184 82C8         | MAR178  | Controls EMIF CE3 range B200 0000 – B2FF FFFF |          |
| 0184 82CC         | MAR179  | Controls EMIF CE3 range B300 0000 – B3FF FFFF |          |
| 0184 82D0         | MAR180  | Controls EMIF CE3 range B400 0000 – B4FF FFFF |          |
| 0184 82D4         | MAR181  | Controls EMIF CE3 range B500 0000 – B5FF FFFF |          |



### peripheral register descriptions (continued)

### Table 5. L2 Cache Registers (Continued)

| HEX ADDRESS RANGE    | ACRONYM             | REGISTER NAME                                 | COMMENTS |
|----------------------|---------------------|-----------------------------------------------|----------|
| 0184 82D8            | MAR182              | Controls EMIF CE3 range B600 0000 – B6FF FFFF |          |
| 0184 82DC            | MAR183              | Controls EMIF CE3 range B700 0000 – B7FF FFFF |          |
| 0184 82E0            | MAR184              | Controls EMIF CE3 range B800 0000 – B8FF FFFF |          |
| 0184 82E4            | MAR185              | Controls EMIF CE3 range B900 0000 – B9FF FFFF |          |
| 0184 82E8            | MAR186              | Controls EMIF CE3 range BA00 0000 – BAFF FFFF |          |
| 0184 82EC            | MAR187              | Controls EMIF CE3 range BB00 0000 – BBFF FFFF |          |
| 0184 82F0            | MAR188              | Controls EMIF CE3 range BC00 0000 – BCFF FFFF |          |
| 0184 82F4            | MAR189              | Controls EMIF CE3 range BD00 0000 – BDFF FFFF |          |
| 0184 82F8            | MAR190              | Controls EMIF CE3 range BE00 0000 – BEFF FFFF |          |
| 0184 82FC            | MAR191              | Controls EMIF CE3 range BF00 0000 – BFFF FFFF |          |
| 0184 8300 -0184 83FC | MAR192 to<br>MAR255 | Reserved                                      |          |
| 0184 8400 -0187 FFFF | _                   | Reserved                                      |          |

### **Table 6. EDMA Registers**

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME                           |
|-----------------------|---------|-----------------------------------------|
| 01A0 FF9C             | EPRH    | Event polarity high register            |
| 01A0 FFA4             | CIPRH   | Channel interrupt pending high register |
| 01A0 FFA8             | CIERH   | Channel interrupt enable high register  |
| 01A0 FFAC             | CCERH   | Channel chain enable high register      |
| 01A0 FFB0             | ERH     | Event high register                     |
| 01A0 FFB4             | EERH    | Event enable high register              |
| 01A0 FFB8             | ECRH    | Event clear high register               |
| 01A0 FFBC             | ESRH    | Event set high register                 |
| 01A0 FFC0             | PQAR0   | Priority queue allocation register 0    |
| 01A0 FFC4             | PQAR1   | Priority queue allocation register 1    |
| 01A0 FFC8             | PQAR2   | Priority queue allocation register 2    |
| 01A0 FFCC             | PQAR3   | Priority queue allocation register 3    |
| 01A0 FFDC             | EPRL    | Event polarity low register             |
| 01A0 FFE0             | PQSR    | Priority queue status register          |
| 01A0 FFE4             | CIPRL   | Channel interrupt pending low register  |
| 01A0 FFE8             | CIERL   | Channel interrupt enable low register   |
| 01A0 FFEC             | CCERL   | Channel chain enable low register       |
| 01A0 FFF0             | ERL     | Event low register                      |
| 01A0 FFF4             | EERL    | Event enable low register               |
| 01A0 FFF8             | ECRL    | Event clear low register                |
| 01A0 FFFC             | ESRL    | Event set low register                  |
| 01A1 0000 – 01A3 FFFF | -       | Reserved                                |

### peripheral register descriptions (continued)

Table 7. EDMA Parameter RAM<sup>†</sup>

| HEX ADDRESS RANGE      | ACRONYM | REGISTER NAME                                | COMMENTS |
|------------------------|---------|----------------------------------------------|----------|
| 01A0 0000 – 01A0 0017  | -       | Parameters for Event 0 (6 words)             |          |
| 01A0 0018 - 01A0 002F  | -       | Parameters for Event 1 (6 words)             |          |
| 01A0 0030 - 01A0 0047  | -       | Parameters for Event 2 (6 words)             |          |
| 01A0 0048 - 01A0 005F  | -       | Parameters for Event 3 (6 words)             |          |
| 01A0 0060 – 01A0 0077  | -       | Parameters for Event 4 (6 words)             |          |
| 01A0 0078 – 01A0 008F  | -       | Parameters for Event 5 (6 words)             |          |
| 01A0 0090 – 01A0 00A7  | -       | Parameters for Event 6 (6 words)             |          |
| 01A0 00A8 - 01A0 00BF  | -       | Parameters for Event 7 (6 words)             |          |
| 01A0 00C0 - 01A0 00D7  | -       | Parameters for Event 8 (6 words)             |          |
| 01A0 00D8 - 01A0 00EF  | -       | Parameters for Event 9 (6 words)             |          |
| 01A0 00F0 - 01A0 00107 | -       | Parameters for Event 10 (6 words)            |          |
| 01A0 0108 – 01A0 011F  | -       | Parameters for Event 11 (6 words)            |          |
| 01A0 0120 - 01A0 0137  | -       | Parameters for Event 12 (6 words)            |          |
| 01A0 0138 – 01A0 014F  | -       | Parameters for Event 13 (6 words)            |          |
| 01A0 0150 – 01A0 0167  | -       | Parameters for Event 14 (6 words)            |          |
| 01A0 0168 – 01A0 017F  | -       | Parameters for Event 15 (6 words)            |          |
| 01A0 0150 – 01A0 0167  | -       | Parameters for Event 16 (6 words)            |          |
| 01A0 0168 – 01A0 017F  | -       | Parameters for Event 17 (6 words)            |          |
|                        |         |                                              |          |
|                        |         |                                              |          |
| 01A0 05D0 - 01A0 05E7  | -       | Parameters for Event 62 (6 words)            |          |
| 01A0 05E8 - 01A0 05FF  | -       | Parameters for Event 63 (6 words)            |          |
| 01A0 0600 - 01A0 0617  | _       | Reload/link parameters for Event M (6 words) |          |
| 01A0 0618 - 01A0 062F  | -       | Reload/link parameters for Event N (6 words) |          |
|                        |         |                                              |          |
| 01A0 07E0 - 01A0 07F7  | -       | Reload/link parameters for Event Z (6 words) |          |
| 01A0 07F8 - 01A0 07FF  | -       | Scratch pad area (2 words)                   |          |

<sup>&</sup>lt;sup>†</sup> The C6411 device has twenty-one parameter sets [six (6) words each] that can be used to reload/link EDMA transfers.

#### Table 8. Quick DMA (QDMA) and Pseudo Registers

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME                       |
|-----------------------|---------|-------------------------------------|
| 0200 0000             | QOPT    | QDMA options parameter register     |
| 0200 0004             | QSRC    | QDMA source address register        |
| 0200 0008             | QCNT    | QDMA frame count register           |
| 0200 000C             | QDST    | QDMA destination address register   |
| 0200 0010             | QIDX    | QDMA index register                 |
| 0200 0014 - 0200 001C |         | Reserved                            |
| 0200 0020             | QSOPT   | QDMA pseudo options register        |
| 0200 0024             | QSSRC   | QDMA psuedo source address register |
| 0200 0028             | QSCNT   | QDMA psuedo frame count register    |
| 0200 002C             | QSDST   | QDMA destination address register   |
| 0200 0030             | QSIDX   | QDMA psuedo index register          |



### peripheral register descriptions (continued)

### **Table 9. Interrupt Selector Registers**

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME               | COMMENTS                                                          |
|-----------------------|---------|-----------------------------|-------------------------------------------------------------------|
| 019C 0000             | MUXH    | Interrupt multiplexer high  | Selects which interrupts drive CPU interrupts 10–15 (INT10–INT15) |
| 019C 0004             | MUXL    | Interrupt multiplexer low   | Selects which interrupts drive CPU interrupts 4–9 (INT04–INT09)   |
| 019C 0008             | EXTPOL  | External interrupt polarity | Sets the polarity of the external interrupts (EXT_INT4-EXT_INT7)  |
| 019C 000C - 019C 01FF | _       | Reserved                    |                                                                   |

### Table 10. McBSP 0 Registers

| HEX ADDRESS RANGE         | ACRONYM | REGISTER NAME                                         | COMMENTS                                                                          |
|---------------------------|---------|-------------------------------------------------------|-----------------------------------------------------------------------------------|
| 018C 0000                 | DRR0    | McBSP0 data receive register via Configuration Bus    | The CPU and EDMA controller can only read this register; they cannot write to it. |
| 0x3000 0000 – 0x33FF FFFF | DRR0    | McBSP0 data receive register via Peripheral Data Bus  |                                                                                   |
| 018C 0004                 | DXR0    | McBSP0 data transmit register via Configuration Bus   |                                                                                   |
| 0x3000 0000 – 0x33FF FFFF | DXR0    | McBSP0 data transmit register via Peripheral Data Bus |                                                                                   |
| 018C 0008                 | SPCR0   | McBSP0 serial port control register                   |                                                                                   |
| 018C 000C                 | RCR0    | McBSP0 receive control register                       |                                                                                   |
| 018C 0010                 | XCR0    | McBSP0 transmit control register                      |                                                                                   |
| 018C 0014                 | SRGR0   | McBSP0 sample rate generator register                 |                                                                                   |
| 018C 0018                 | MCR0    | McBSP0 multichannel control register                  |                                                                                   |
| 018C 001C                 | RCERE00 | McBSP0 enhanced receive channel enable register 0     |                                                                                   |
| 018C 0020                 | XCERE00 | McBSP0 enhanced transmit channel enable register 0    |                                                                                   |
| 018C 0024                 | PCR0    | McBSP0 pin control register                           |                                                                                   |
| 018C 0028                 | RCERE10 | McBSP0 enhanced receive channel enable register 1     |                                                                                   |
| 018C 002C                 | XCERE10 | McBSP0 enhanced transmit channel enable register 1    |                                                                                   |
| 018C 0030                 | RCERE20 | McBSP0 enhanced receive channel enable register 2     |                                                                                   |
| 018C 0034                 | XCERE20 | McBSP0 enhanced transmit channel enable register 2    |                                                                                   |
| 018C 0038                 | RCERE30 | McBSP0 enhanced receive channel enable register 3     |                                                                                   |
| 018C 003C                 | XCERE30 | McBSP0 enhanced transmit channel enable register 3    |                                                                                   |
| 018C 0040 – 018F FFFF     | _       | Reserved                                              |                                                                                   |

### peripheral register descriptions (continued)

### Table 11. McBSP 1 Registers

| HEX ADDRESS RANGE         | ACRONYM | REGISTER NAME                                         | COMMENTS                                                                          |
|---------------------------|---------|-------------------------------------------------------|-----------------------------------------------------------------------------------|
| 0190 0000                 | DRR1    | Data receive register via Configuration Bus           | The CPU and EDMA controller can only read this register; they cannot write to it. |
| 0x3400 0000 – 0x37FF FFFF | DRR1    | McBSP1 data receive register via Peripheral Data Bus  |                                                                                   |
| 0190 0004                 | DXR1    | McBSP1 data transmit register via Configuration Bus   |                                                                                   |
| 0x3400 0000 – 0x37FF FFFF | DXR1    | McBSP1 data transmit register via Peripheral Data Bus |                                                                                   |
| 0190 0008                 | SPCR1   | McBSP1 serial port control register                   |                                                                                   |
| 0190 000C                 | RCR1    | McBSP1 receive control register                       |                                                                                   |
| 0190 0010                 | XCR1    | McBSP1 transmit control register                      |                                                                                   |
| 0190 0014                 | SRGR1   | McBSP1 sample rate generator register                 |                                                                                   |
| 0190 0018                 | MCR1    | McBSP1 multichannel control register                  |                                                                                   |
| 0190 001C                 | RCERE01 | McBSP1 enhanced receive channel enable register 0     |                                                                                   |
| 0190 0020                 | XCERE01 | McBSP1 enhanced transmit channel enable register 0    |                                                                                   |
| 0190 0024                 | PCR1    | McBSP1 pin control register                           |                                                                                   |
| 0190 0028                 | RCERE11 | McBSP1 enhanced receive channel enable register 1     |                                                                                   |
| 0190 002C                 | XCERE11 | McBSP1 enhanced transmit channel enable register 1    |                                                                                   |
| 0190 0030                 | RCERE21 | McBSP1 enhanced receive channel enable register 2     |                                                                                   |
| 0190 0034                 | XCERE21 | McBSP1 enhanced transmit channel enable register 2    |                                                                                   |
| 0190 0038                 | RCERE31 | McBSP1 enhanced receive channel enable register 3     |                                                                                   |
| 0190 003C                 | XCERE31 | McBSP1 enhanced transmit channel enable register 3    |                                                                                   |
| 0190 0040 – 0193 FFFF     |         | Reserved                                              |                                                                                   |

### peripheral register descriptions (continued)

### Table 12. Timer 0 Registers

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME            | COMMENTS                                                                                                          |
|-----------------------|---------|--------------------------|-------------------------------------------------------------------------------------------------------------------|
| 0194 0000             | CTL0    | Timer 0 control register | Determines the operating mode of the timer, monitors the timer status, and controls the function of the TOUT pin. |
| 0194 0004             | PRD0    | Timer 0 period register  | Contains the number of timer input clock cycles to count. This number controls the TSTAT signal frequency.        |
| 0194 0008             | CNT0    | Timer 0 counter register | Contains the current value of the incrementing counter.                                                           |
| 0194 000C - 0197 FFFF | -       | Reserved                 |                                                                                                                   |

### **Table 13. Timer 1 Registers**

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME            | COMMENTS                                                                                                          |
|-----------------------|---------|--------------------------|-------------------------------------------------------------------------------------------------------------------|
| 0198 0000             | CTL1    | Timer 1 control register | Determines the operating mode of the timer, monitors the timer status, and controls the function of the TOUT pin. |
| 0198 0004             | PRD1    | Timer 1 period register  | Contains the number of timer input clock cycles to count. This number controls the TSTAT signal frequency.        |
| 0198 0008             | CNT1    | Timer 1 counter register | Contains the current value of the incrementing counter.                                                           |
| 0198 000C - 019B FFFF | _       | Reserved                 |                                                                                                                   |

### Table 14. Timer 2 Registers

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME            | COMMENTS                                                                                                          |
|-----------------------|---------|--------------------------|-------------------------------------------------------------------------------------------------------------------|
| 01AC 0000             | CTL2    | Timer 2 control register | Determines the operating mode of the timer, monitors the timer status, and controls the function of the TOUT pin. |
| 01AC 0004             | PRD2    | Timer 2 period register  | Contains the number of timer input clock cycles to count. This number controls the TSTAT signal frequency.        |
| 01AC 0008             | CNT2    | Timer 2 counter register | Contains the current value of the incrementing counter.                                                           |
| 01AC 000C - 01AF FFFF | _       | Reserved                 |                                                                                                                   |

### peripheral register descriptions (continued)

### Table 15. HPI Registers

| HEX ADDRESS RANGE     | ACRONYM          | REGISTER NAME                         | COMMENTS                                 |
|-----------------------|------------------|---------------------------------------|------------------------------------------|
| -                     | HPID             | HPI data register                     | Host read/write access only              |
| 0188 0000             | HPIC             | HPI control register                  | HPIC has both Host/CPU read/write access |
| 0188 0004             | HPIA<br>(HPIAW)† | HPI address register (Write)          | HPIA has both Host/CPU                   |
| 0188 0008             | HPIA<br>(HPIAR)† | HPI address register (Read)           | read/write access                        |
| 0188 000C - 0189 FFFF | ı                | Reserved                              |                                          |
| 018A 0000             | TRCTL            | HPI transfer request control register |                                          |
| 018A 0004 – 018B FFFF | _                | Reserved                              |                                          |

<sup>†</sup> Host access to the HPIA register updates both the HPIAW and HPIAR registers. The CPU can access HPIAW and HPIAR independently.

### **Table 16. GPIO Registers**

| HEX ADDRESS RANGE     | ACRONYM    | REGISTER NAME                                                                                                  |
|-----------------------|------------|----------------------------------------------------------------------------------------------------------------|
| 01B0 0000             | GPEN       | GPIO enable register                                                                                           |
| 01B0 0004             | GPDIR      | GPIO direction register                                                                                        |
| 01B0 0008             | GPVAL      | GPIO value register                                                                                            |
| 01B0 000C             | _          | Reserved                                                                                                       |
| 01B0 0010             | GPDH       | GPIO delta high register                                                                                       |
| 01B0 0014             | GPHM       | GPIO high mask register                                                                                        |
| 01B0 0018             | GPDL       | GPIO delta low register                                                                                        |
| 01B0 001C             | GPLM       | GPIO low mask register                                                                                         |
| 01B0 0020             | GPGC       | GPIO global control register                                                                                   |
| 01B0 0024             | GPPOL      | GPIO interrupt polarity register                                                                               |
| 01B0 0028 - 01B0 01FF | _          | Reserved                                                                                                       |
| 01B0 0200             | DEVICE_REV | Silicon Revision Identification Register (For more details, see the device characteristics listed in Table 1.) |
| 01B0 0204 – 01B3 FFFF | _          | Reserved                                                                                                       |

### peripheral register descriptions (continued)

### **Table 17. PCI Peripheral Registers**

| HEX ADDRESS RANGE     | ACRONYM | REGISTER NAME                         |
|-----------------------|---------|---------------------------------------|
| 01C0 0000             | RSTSRC  | DSP Reset source/status register      |
| 01C0 0004             | -       | Reserved                              |
| 01C0 0008             | PCIIS   | PCI interrupt source register         |
| 01C0 000C             | PCIIEN  | PCI interrupt enable register         |
| 01C0 0010             | DSPMA   | DSP master address register           |
| 01C0 0014             | PCIMA   | PCI master address register           |
| 01C0 0018             | PCIMC   | PCI master control register           |
| 01C0 001C             | CDSPA   | Current DSP address register          |
| 01C0 0020             | CPCIA   | Current PCI address register          |
| 01C0 0024             | CCNT    | Current byte count register           |
| 01C0 0028             | _       | Reserved                              |
| 01C0 002C - 01C1 FFEF | -       | Reserved                              |
| 0x01C1 FFF0           | HSR     | Host status register                  |
| 0x01C1 FFF4           | HDCR    | Host-to-DSP control register          |
| 0x01C1 FFF8           | DSPP    | DSP page register                     |
| 0x01C1 FFFC           | -       | Reserved                              |
| 01C2 0000             | EEADD   | EEPROM address register               |
| 01C2 0004             | EEDAT   | EEPROM data register                  |
| 01C2 0008             | EECTL   | EEPROM control register               |
| 01C2 000C - 01C2 FFFF | -       | Reserved                              |
| 01C3 0000             | TRCTL   | PCI transfer request control register |
| 01C3 0004 - 01C3 FFFF | _       | Reserved                              |

### **EDMA channel synchronization events**

The C64x EDMA supports up to 64 EDMA channels which service peripheral devices and external memory. Table 18 lists the source of C64x EDMA synchronization events associated with each of the programmable EDMA channels. For the C6411 device, the association of an event to a channel is fixed; each of the EDMA channels has one specific event associated with it. These specific events are captured in the EDMA event registers (ERL, ERH) even if the events are disabled by the EDMA event enable registers (EERL, EERH). The priority of each event can be specified independently in the transfer parameters stored in the EDMA parameter RAM. For more detailed information on the EDMA module and how EDMA events are enabled, captured, processed, linked, chained, and cleared, etc., see the TMS320C6000 DSP Enhanced Direct Memory Access (EDMA) Controller Reference Guide (literature number SPRU234).

Table 18. TMS320C6411 EDMA Channel Synchronization Events<sup>†</sup>

| EDMA<br>CHANNEL | EVENT NAME      | EVENT DESCRIPTION                     |
|-----------------|-----------------|---------------------------------------|
| 0               | DSP_INT         | HPI/PCI-to-DSP interrupt              |
| 1               | TINT0           | Timer 0 interrupt                     |
| 2               | TINT1           | Timer 1 interrupt                     |
| 3               | SD_INT          | EMIF SDRAM timer interrupt            |
| 4               | GPINT4/EXT_INT4 | GPIO event 4/External interrupt pin 4 |
| 5               | GPINT5/EXT_INT5 | GPIO event 5/External interrupt pin 5 |
| 6               | GPINT6/EXT_INT6 | GPIO event 6/External interrupt pin 6 |
| 7               | GPINT7/EXT_INT7 | GPIO event 7/External interrupt pin 7 |
| 8               | GPINT0          | GPIO event 0                          |
| 9               | GPINT1          | GPIO event 1                          |
| 10              | GPINT2          | GPIO event 2                          |
| 11              | GPINT3          | GPIO event 3                          |
| 12              | XEVT0           | McBSP0 transmit event                 |
| 13              | REVT0           | McBSP0 receive event                  |
| 14              | XEVT1           | McBSP1 transmit event                 |
| 15              | REVT1           | McBSP1 receive event                  |
| 16–18           | -               | None                                  |
| 19              | TINT2           | Timer 2 interrupt                     |
| 20–47           | -               | None                                  |
| 48              | GPINT8          | GPIO event 8                          |
| 49              | GPINT9          | GPIO event 9                          |
| 50              | GPINT10         | GPIO event 10                         |
| 51              | GPINT11         | GPIO event 11                         |
| 52              | GPINT12         | GPIO event 12                         |
| 53              | GPINT13         | GPIO event 13                         |
| 54              | GPINT14         | GPIO event 14                         |
| 55              | GPINT15         | GPIO event 15                         |
| 56-63           | -               | None                                  |

T In addition to the events shown in this table, each of the 64 channels can also be synchronized with the transfer completion or alternate transfer completion events. For more detailed information on EDMA event-transfer chaining, see the TMS320C6000 DSP Enhanced Direct Memory Access (EDMA) Controller Reference Guide (literature number SPRU234).



#### interrupt sources and interrupt selector

The C64x DSP core supports 16 prioritized interrupts, which are listed in Table 19. The highest-priority interrupt is INT\_00 (dedicated to RESET) while the lowest-priority interrupt is INT\_15. The first four interrupts (INT\_00-INT\_03) are non-maskable and fixed. The remaining interrupts (INT\_04-INT\_15) are maskable and default to the interrupt source specified in Table 19. The interrupt source for interrupts 4–15 can be programmed by modifying the selector value (binary value) in the corresponding fields of the Interrupt Selector Control registers: MUXH (address 0x019C0000) and MUXL (address 0x019C0004).

Table 19. C6411 DSP Interrupts

| CPU<br>INTERRUPT<br>NUMBER | INTERRUPT<br>SELECTOR<br>CONTROL<br>REGISTER | SELECTOR<br>VALUE<br>(BINARY) | INTERRUPT<br>EVENT | INTERRUPT SOURCE                           |  |
|----------------------------|----------------------------------------------|-------------------------------|--------------------|--------------------------------------------|--|
| INT_00 <sup>†</sup>        | -                                            | -                             | RESET              |                                            |  |
| INT_01 <sup>†</sup>        | -                                            | -                             | NMI                |                                            |  |
| INT_02 <sup>†</sup>        | -                                            | -                             | Reserved           | Reserved. Do not use.                      |  |
| INT_03 <sup>†</sup>        | -                                            | -                             | Reserved           | Reserved. Do not use.                      |  |
| INT_04 <sup>‡</sup>        | MUXL[4:0]                                    | 00100                         | GPINT4/EXT_INT4    | GPIO interrupt 4/External interrupt pin 4  |  |
| INT_05‡                    | MUXL[9:5]                                    | 00101                         | GPINT5/EXT_INT5    | GPIO interrupt 5/External interrupt pin 5  |  |
| INT_06 <sup>‡</sup>        | MUXL[14:10]                                  | 00110                         | GPINT6/EXT_INT6    | GPIO interrupt 6/External interrupt pin 6  |  |
| INT_07 <sup>‡</sup>        | MUXL[20:16]                                  | 00111                         | GPINT7/EXT_INT7    | GPIO interrupt 7/External interrupt pin 7  |  |
| INT_08 <sup>‡</sup>        | MUXL[25:21]                                  | 01000                         | EDMA_INT           | EDMA channel (0 through 63) interrupt      |  |
| INT_09 <sup>‡</sup>        | MUXL[30:26]                                  | 01001                         | EMU_DTDMA          | EMU DTDMA                                  |  |
| INT_10 <sup>‡</sup>        | MUXH[4:0]                                    | 00011                         | SD_INT             | EMIF SDRAM timer interrupt                 |  |
| INT_11‡                    | MUXH[9:5]                                    | 01010                         | EMU_RTDXRX         | EMU real-time data exchange (RTDX) receive |  |
| INT_12 <sup>‡</sup>        | MUXH[14:10]                                  | 01011                         | EMU_RTDXTX         | EMU RTDX transmit                          |  |
| INT_13 <sup>‡</sup>        | MUXH[20:16]                                  | 00000                         | DSP_INT            | HPI/PCI-to-DSP interrupt                   |  |
| INT_14 <sup>‡</sup>        | MUXH[25:21]                                  | 00001                         | TINT0              | Timer 0 interrupt                          |  |
| INT_15 <sup>‡</sup>        | MUXH[30:26]                                  | 00010                         | TINT1              | Timer 1 interrupt                          |  |
| -                          | _                                            | 01100                         | XINT0              | McBSP0 transmit interrupt                  |  |
| _                          | -                                            | 01101                         | RINT0              | McBSP0 receive interrupt                   |  |
| _                          | _                                            | 01110                         | XINT1              | McBSP1 transmit interrupt                  |  |
| _                          | _                                            | 01111                         | RINT1              | McBSP1 receive interrupt                   |  |
|                            | -                                            | 10000                         | GPINT0             | GPIO interrupt 0                           |  |
| _                          | _                                            | 10001                         | Reserved           | ved Reserved. Do not use.                  |  |
| _                          | _                                            | 10010                         | Reserved           | Reserved. Do not use.                      |  |
| _                          | _                                            | 10011                         | TINT2              | Timer 2 interrupt                          |  |
| _                          | -                                            | 10100 – 11111                 | Reserved           | Reserved. Do not use.                      |  |

<sup>†</sup> Interrupts INT\_00 through INT\_03 are non-maskable and fixed.

<sup>‡</sup> Interrupts INT\_04 through INT\_15 are programmable by modifying the binary selector values in the Interrupt Selector Control registers fields. Table 19 shows the default interrupt sources for Interrupts INT\_04 through INT\_15. For more detailed information on interrupt sources and selection, see the TMS320C6000 DSP Interrupt Selector Reference Guide (literature number SPRU646).

### signal groups description



- † These pins are muxed with the GPIO port pins and by default these signals function as clocks (CLKOUT4 or CLKOUT6). To use these muxed pins as GPIO signals, the appropriate GPIO register bits (GPxEN and GPxDIR) must be properly enabled and configured. For more details, see the Device Configurations section of this data sheet.
- ‡ These pins are GPIO pins that can also function as external interrupt sources (EXT\_INT[7:4]). Default after reset is EXT\_INTx or GPIO as input-only.
- § These GPIO pins are muxed with the PCI peripheral pins and by default these signals are set up to no function with both the GPIO and PCI pin functions disabled. For more details on these muxed pins, see the Device Configurations section of this data sheet.

Figure 3. CPU and Peripheral Signals



### signal groups description (continued)



Figure 4. Peripheral Signals

### signal groups description (continued)



<sup>†</sup> These HPI pins are muxed with the PCI peripheral. By default, these signals function as HPI. For more details on these muxed pins, see the Device Configurations section of this data sheet.

Figure 4. Peripheral Signals (Continued)



<sup>&</sup>lt;sup>‡</sup> These PCI pins (excluding PCBE0, XSP\_DO, XSP\_CLK, XSP\_DI, and XSP\_CS) are muxed with the HPI or GPIO peripherals. By default, these signals function as HPI and no function, respectively. For more details on these muxed pins, see the Device Configurations section of this data sheet.

### signal groups description (continued)





Figure 4. Peripheral Signals (Continued)

#### **DEVICE CONFIGURATIONS**

The C6411 peripheral selections and other device configurations are determined by external pullup/pulldown resistors on the following pins (all of which are latched during device reset):

- peripherals selection
  - PCI EN
- other device configurations
  - LEND
  - BOOTMODE [1:0]
  - ECLKIN\_SEL[1:0]
  - EEAI
  - HD5/AD5

#### peripherals selection

Some C6411 peripherals share the same pins (internally muxed) and are mutually exclusive (i.e., HPI, general-purpose input/output pins GP[15:9], and PCI). Other C6411 peripherals (i.e., EMIF, three Timers, two McBSPs, and the GP[8:0] pins), are always available.

HPI/GP[15:9] versus PCI

The PCI\_EN pin is latched at reset. This pin determines the HPI/GP[15:9] versus the PCI peripheral selection, summarized in Table 20.



### **DEVICE CONFIGURATIONS (CONTINUED)**

### Table 20. PCI\_EN Peripheral Selection (HPI/GP[15:9] or PCI)

| PCI_EN Pin | PERIPHERALS SELECTED |          |          |                                                                                                                                                                                                                                                                                                                                                    |  |
|------------|----------------------|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [AA4]†     | HPI                  | GP[15:9] | PCI      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        |  |
|            |                      |          |          | [default] HPI is enabled, GP[15:9] pins can be programmed as GPIO, PCI is disabled.                                                                                                                                                                                                                                                                |  |
| 0          | V                    | V        |          | This means all multiplexed HPI/PCI pins function as HPI and all standalone PCI pins (PCBE0, XSP_DO, XSP_DI, XSP_CLK, and XSP_CS) are tied-off (Hi-Z). Also, the multiplexed GPIO/PCI pins can be used as GPIO with the proper software configuration of the GPIO enable (GPxEN) and direction (GPxDIR) registers (for more details, see Table 22). |  |
| 1          |                      |          | <b>V</b> | PCI is enabled, HPI/GP[15:9] are disabled. This means all multiplexed HPI/PCI pins function as PCI. Also, the multiplexed GPIO/PCI pins function as PCI pins (for more details, see Table 22).  Auto-initialization through PCI EEPROM or initialization via specified PCI default                                                                 |  |
|            |                      |          |          | values is controlled by the EEAI pin, see Table 21.                                                                                                                                                                                                                                                                                                |  |

<sup>†</sup> The PCI\_EN pin is latched at reset and *must* be driven valid at all times and the user *must not* switch values throughout device operation.

### other device configurations

Table 21 describes the C6411 device configuration pins, which are set up via external pullup/pulldown resistors through the specified pins. For more details on these device configuration pins, see the Terminal Functions table and the Debugging Considerations section.

### **DEVICE CONFIGURATIONS (CONTINUED)**

Table 21. Device Configuration Pins (LEND, BOOTMODE[1:0], ECLKIN\_SEL[1:0], EEAI, and HD5/AD5)

| CONFIGURATION PIN | NO.           | FUNCTIONAL DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| LEND              | E16           | Device Endian mode (LEND)  0 - System operates in Big Endian mode  1 - System operates in Little Endian mode (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| BOOTMODE[1:0]     | [D18,<br>C18] | Bootmode [1:0]. Default is reserved. External pullup and/or pulldown resistors must be used to select a valid bootmode configuration.  00 - No boot  01 - HPI boot  10 - Reserved  11 - EMIF 8-bit ROM boot with default timings (default mode)                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| ECLKIN_SEL[1:0]   | [B18,<br>A18] | EMIF input clock select Clock mode select for EMIF (ECLKIN_SEL[1:0]) 00 - ECLKIN (default mode) 01 - CPU/4 Clock Rate 10 - CPU/6 Clock Rate 11 - Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| EEAI              | B17           | PCI EEPROM Auto-Initialization (EEAI) PCI auto-initialization via external EEPROM  0 - PCI auto-initialization through EEPROM is disabled; the PCI peripheral uses the specified PCI default values (default).  1 - PCI auto-initialization through EEPROM is enabled; the PCI peripheral is configured through EEPROM provided the PCI peripheral pin is enabled (PCI_EN = 1).  Note: If the PCI peripheral is disabled (PCI_EN pin = 0), this pin must not be pulled up. For more information on the PCI EEPROM default values, see the TMS320C6000 DSP Peripheral Component Interconnect (PCI) Reference Guide (literature number SPRU581). |  |  |
| HD5/AD5           | Y1            | HPI configuration bus width (HPI_WIDTH)  0 - HPI operates as an HPI16.  (HPI bus is 16 bits wide. HD[15:0] pins are used and the remaining HD[31:16] pins are reserved pins in the Hi-Z state.)  1 - HPI operates as an HPI32.  (HPI bus is 32 bits wide. All HD[31:0] pins are used for host-port operations.)                                                                                                                                                                                                                                                                                                                                |  |  |

### **DEVICE CONFIGURATIONS (CONTINUED)**

### multiplexed pins

Multiplexed pins are pins that are shared by more than one peripheral and are internally multiplexed. Some of these pins are configured by software, and the others are configured by external pullup/pulldown resistors only at reset. Those muxed pins that are configured by software can be programmed to switch functionalities at any time. Those muxed pins that are configured by external pullup/pulldown resistors are mutually exclusive; only one peripheral has primary control of the function of these pins after reset. Table 22 identifies the multiplexed pins on the C6411 device; shows the default (primary) function and the default settings after reset; and describes the pins, registers, etc. necessary to configure specific multiplexed functions.

#### debugging considerations

It is recommended that external connections be provided to device configuration pins, including CLKMODE0, LEND, BOOTMODE[1:0], ECLKIN\_SEL[1:0]. EEAI, HD5/AD5, and PCI\_EN. Although internal pullup/pulldown resistors exist on these pins, providing external connectivity adds convenience to the user in debugging and flexibility in switching operating modes.

Internal pullup/pulldown resistors also exist on specified reserved (RSV) pins. Do not oppose the internal pullup/pulldown resistors, unless otherwised noted, on these RSV pins.

For the internal pullup/pulldown resistors for all device pins, see the terminal functions table.

### **DEVICE CONFIGURATIONS (CONTINUED)**

Table 22. C6411 Device Multiplexed Pins<sup>†</sup>

| MULTIPLEXED PINS  |     |                    |                                                            |                                                                                                                                                                                                                                                                                               |
|-------------------|-----|--------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              | NO. | DEFAULT FUNCTION   | DEFAULT SETTING                                            | DESCRIPTION                                                                                                                                                                                                                                                                                   |
| CLKOUT4/GP1       | AE6 | CLKOUT4            | GP1EN = 0 (disabled)                                       | These pins are software-configurable. To use these pins as GPIO pins, the GPxEN bits in the GPIO Enable Register and the GPxDIR bits in the GPIO Direction Register must be properly configured.  GPxEN = 1: GPx pin enabled GPxDIR = 0: GPx pin is an input GPxDIR = 1: GPx pin is an output |
| CLKOUT6/GP2       | AD6 | CLKOUT6            | GP2EN = 0 (disabled)                                       |                                                                                                                                                                                                                                                                                               |
| GP9/PIDSEL        | M3  |                    | GPxEN = 0 (disabled)<br>PCI_EN = 0 (disabled) <sup>†</sup> | To use GP[15:9] as GPIO pins, the PCI needs to be disabled (PCI_EN = 0), the GPxEN bits in the GPIO Enable Register and the GPxDIR bits in the GPIO Direction Register must be properly configured.  GPxEN = 1: GPx pin enabled GPxDIR = 0: GPx pin is an input                               |
| GP10/PCBE3        | L2  |                    |                                                            |                                                                                                                                                                                                                                                                                               |
| GP11/PREQ         | F1  |                    |                                                            |                                                                                                                                                                                                                                                                                               |
| GP12/PGNT         | J3  | None               |                                                            |                                                                                                                                                                                                                                                                                               |
| GP13/PINTA        | G4  |                    |                                                            |                                                                                                                                                                                                                                                                                               |
| GP14/PCLK         | F2  |                    |                                                            |                                                                                                                                                                                                                                                                                               |
| GP15/PRST         | G3  |                    |                                                            | GPxDIR = 1: GPx pin is an output                                                                                                                                                                                                                                                              |
| HD[31:0]/AD[31:0] | ‡   | HD[31:0]           | FOLEN O (disable d) †                                      | By default, HPI is enabled upon reset (PCI is disabled). To enable the PCI peripheral an external                                                                                                                                                                                             |
| HAS/PPAR          | Т3  | HAS                |                                                            |                                                                                                                                                                                                                                                                                               |
| HCNTL1/PDEVSEL    | R1  | HCNTL1             |                                                            |                                                                                                                                                                                                                                                                                               |
| HCNTL0/PSTOP      | T4  | HCNTL0             |                                                            |                                                                                                                                                                                                                                                                                               |
| HDS1/PSERR        | T1  | HDS1               |                                                            |                                                                                                                                                                                                                                                                                               |
| HDS2/PCBE1        | T2  | HDS2               | PCI_EN = 0 (disabled)†                                     | pullup resistor (1 k $\Omega$ ) must be provided                                                                                                                                                                                                                                              |
| HR/W/PCBE2        | P1  | HR/W               |                                                            | on the PCI_EN pin (setting PCI_EN = 1 at reset and keeping valid "1" after reset).                                                                                                                                                                                                            |
| HHWIL/PTRDY       | R3  | HHWIL (HPI16 only) |                                                            |                                                                                                                                                                                                                                                                                               |
| HINT/PFRAME       | R4  | HINT               |                                                            |                                                                                                                                                                                                                                                                                               |
| HCS/PPERR         | R2  | HCS                |                                                            |                                                                                                                                                                                                                                                                                               |
| HRDY/PIRDY        | P4  | HRDY               |                                                            |                                                                                                                                                                                                                                                                                               |
|                   |     | CLOCK/PLL CO       | NFIGURATION                                                |                                                                                                                                                                                                                                                                                               |
| CLKIN             | H4  | ı                  | IPD                                                        | Clock Input. This clock is the input to the on-chip PLL.                                                                                                                                                                                                                                      |
| CLKOUT4/GP1\$     | AE6 | I/O/Z              | IPD                                                        | Clock output at 1/4 of the device speed (O/Z) [default] or this pin can be programmed as a GPIO 1 pin (I/O/Z).                                                                                                                                                                                |
| CLKOUT6/GP2\$     | AD6 | I/O/Z              | IPD                                                        | Clock output at 1/6 of the device speed ( <b>O/Z</b> ) [default] or this pin can be programmed as a GPIO 2 pin ( <b>I/O/Z</b> ).                                                                                                                                                              |

<sup>†</sup> All other standalone PCI pins are tied-off internally (pins in Hi-Z) when the peripheral is disabled [PCI\_EN = 0]. ‡ For the HD[31:0]/AD[31:0] multiplexed pins pin numbers, see the *Terminal Functions* table.

#### **Terminal Functions**

| SIGNAI<br>NAME | L<br>NO.     | TYPET | IPD/<br>IPU‡ | DESCRIPTION                                                                                                                                                                                                                     |
|----------------|--------------|-------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |              |       | CI           | OCK/PLL CONFIGURATION (CONTINUED)                                                                                                                                                                                               |
| CLKMODE0       | H2           | I     | IPD          | Clock mode select Selects whether the CPU clock frequency = input clock frequency x1 (Bypass) [default] or x6. For more details on the CLKMODE0 pin and the PLL multiply factors, see the Clock PLL section of this data sheet. |
| PLLV¶          | J6           | Α#    |              | PLL voltage supply                                                                                                                                                                                                              |
|                |              |       |              | JTAG EMULATION                                                                                                                                                                                                                  |
| TMS            | AB16         | I     | IPU          | JTAG test-port mode select                                                                                                                                                                                                      |
| TDO            | AE19         | O/Z   | IPU          | JTAG test-port data out                                                                                                                                                                                                         |
| TDI            | AF18         | I     | IPU          | JTAG test-port data in                                                                                                                                                                                                          |
| TCK            | AF16         | I     | IPU          | JTAG test-port clock                                                                                                                                                                                                            |
| TRST           | AB15         | 1     | IPD          | JTAG test-port reset. For IEEE 1149.1 JTAG compatibility, see the IEEE 1149.1 JTAG Compatibility Statement section of this data sheet.                                                                                          |
| EMU11          | AC18         | I/O/Z | IPU          | Emulation pin 11. Reserved for future use, leave unconnected.                                                                                                                                                                   |
| EMU10          | AD18         | I/O/Z | IPU          | Emulation pin 10. Reserved for future use, leave unconnected.                                                                                                                                                                   |
| EMU9           | AE18         | I/O/Z | IPU          | Emulation pin 9. Reserved for future use, leave unconnected.                                                                                                                                                                    |
| EMU8           | AC17         | I/O/Z | IPU          | Emulation pin 8. Reserved for future use, leave unconnected.                                                                                                                                                                    |
| EMU7           | AF17         | I/O/Z | IPU          | Emulation pin 7. Reserved for future use, leave unconnected.                                                                                                                                                                    |
| EMU6           | AD17         | I/O/Z | IPU          | Emulation pin 6. Reserved for future use, leave unconnected.                                                                                                                                                                    |
| EMU5           | AE17         | I/O/Z | IPU          | Emulation pin 5. Reserved for future use, leave unconnected.                                                                                                                                                                    |
| EMU4           | AC16         | I/O/Z | IPU          | Emulation pin 4. Reserved for future use, leave unconnected.                                                                                                                                                                    |
| EMU3           | AD16         | I/O/Z | IPU          | Emulation pin 3. Reserved for future use, leave unconnected.                                                                                                                                                                    |
| EMU2           | AE16         | I/O/Z | IPU          | Emulation pin 2. Reserved for future use, leave unconnected.                                                                                                                                                                    |
| EMU1<br>EMU0   | AC15<br>AF15 | 1/O/Z | IPU          | Select the device functional mode of operation     EMU[1:0]                                                                                                                                                                     |

 $<sup>\</sup>dagger$  I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground



<sup>‡</sup> IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-k $\Omega$  IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-k $\Omega$  resistor should be used, unless otherwise noted.)

<sup>§</sup> These pins are multiplexed pins. For more details, see the Device Configurations section of this data sheet.

<sup>¶</sup> PLLV is not part of external voltage supply. See the Clock PLL section for information on how to connect this pin.

<sup>#</sup> A = Analog signal (PLL Filter)

| SIGNAL       |     |       | IPD/     | Terminal Functions (Continued)                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------|-----|-------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME         | NO. | TYPET | IPU‡     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                         |
|              |     |       |          | DEVICE CONFIGURATION                                                                                                                                                                                                                                                                                                                                                                                                                |
| LEND         | E16 | I/O/Z | IPU      | Device Endian mode  LEND: 0 – Big Endian 1 – Little Endian (default mode)                                                                                                                                                                                                                                                                                                                                                           |
| HD5/AD5§     | Y1  | I/O/Z |          | Host-Port bus width (HPI_WIDTH) user-configurable at device reset via a 10-kΩ resistor pullup/pulldown resistor on the HD5 pin:  HD5 pin = 0: HPI operates as an HPI16.  (HPI bus is 16 bits wide. HD[15:0] pins are used and the remaining HD[31:16] pins are reserved pins in the high-impedance state.)  HD5 pin = 1: HPI operates as an HPI32.  (HPI bus is 32 bits wide. All HD[31:0] pins are used for host-port operations.) |
| PCI_EN       | AA4 | I     | IPD      | PCI enable pin. This pin controls the selection (enable/disable) of the HPI and GP[15:9], or PCI peripherals. For more details, see the Device Configurations section of this data sheet.                                                                                                                                                                                                                                           |
| EEAI         | B17 | I/O/Z | IPD      | PCI EEPROM Auto-Initialization (EEAI) via external EEPROM  If the PCI peripheral is disabled (PCI_EN pin = 0), this pin must not be pulled up.  EEAI: 0 — PCI auto-initialization through EEPROM is disabled (default).  1 — PCI auto-initialization through EEPROM is enabled.                                                                                                                                                     |
| BOOTMODE1    | D18 |       | IPU      | Boot mode. Default is reserved. External pullup and/or pulldown resistors must be used to select a valid bootmode configuration.                                                                                                                                                                                                                                                                                                    |
| BOOTMODE0    | C18 | I/O/Z | IPD      | BOOTMODE[1:0]: 00 - No boot<br>01 - HPI boot<br>10 - Reserved<br>11 - EMIF 8-bit ROM boot with default timings (default mode)                                                                                                                                                                                                                                                                                                       |
| ECLKIN_SEL1  | B18 |       |          | EMIF clock mode select  ECLKIN_SEL[1:0]: 00 - ECLKIN (default mode)                                                                                                                                                                                                                                                                                                                                                                 |
| ECLKIN_SEL0  | A18 | I/O/Z | IPD      | 01 – CPU/4 Clock Rate<br>10 – CPU/6 Clock Rate<br>11 – Reserved                                                                                                                                                                                                                                                                                                                                                                     |
|              |     | RESE  | TS, INTE | RRUPTS, AND GENERAL-PURPOSE INPUT/OUTPUTS                                                                                                                                                                                                                                                                                                                                                                                           |
| RESET        | AC7 | 1     |          | Device reset                                                                                                                                                                                                                                                                                                                                                                                                                        |
| NMI          | B4  | - 1   | IPD      | Nonmaskable interrupt, edge-driven (rising edge)                                                                                                                                                                                                                                                                                                                                                                                    |
| GP7/EXT_INT7 | AF4 |       |          | General-purpose input/output (GPIO) pins (I/O/Z) or external interrupts (input only). The                                                                                                                                                                                                                                                                                                                                           |
| GP6/EXT_INT6 | AD5 | 1/0/7 | IDII     | default after reset setting is GPIO enabled as input-only.  • When these pins function as External Interrupts [by selecting the corresponding interrupt                                                                                                                                                                                                                                                                             |
| GP5/EXT_INT5 | AE5 | I/O/Z | IPU      | enable register bit (IER.[7:4])], they are edge-driven and the polarity can be independently                                                                                                                                                                                                                                                                                                                                        |
| GP4/EXT_INT4 | AF5 |       |          | selected via the External Interrupt Polarity Register bits (EXTPOL.[3:0]).                                                                                                                                                                                                                                                                                                                                                          |
| GP15/PRST§   | G3  |       |          | General-purpose input/output (GPIO) 15 pin (I/O/Z) or PCI reset (I). No function at default.                                                                                                                                                                                                                                                                                                                                        |
| GP14/PCLK§   | F2  |       |          | GPIO 14 pin (I/O/Z) or PCI clock (I). No function at default.                                                                                                                                                                                                                                                                                                                                                                       |
| GP13/PINTA§  | G4  |       |          | GPIO 13 pin (I/O/Z) or PCI interrupt A (O/Z). No function at default.                                                                                                                                                                                                                                                                                                                                                               |
| GP12/PGNT§   | J3  | 1/0/7 |          | GPIO 12 pin (I/O/Z) or PCI bus grant (I). No function at default.                                                                                                                                                                                                                                                                                                                                                                   |
| GP11/PREQ§   | F1  | I/O/Z |          | GPIO 11 pin (I/O/Z) or PCI bus request (O/Z). No function at default.                                                                                                                                                                                                                                                                                                                                                               |
| GP10/PCBE3§  | L2  |       |          | GPIO 10 pin (I/O/Z) or PCI command/byte enable 3 (I/O/Z). No function at default.                                                                                                                                                                                                                                                                                                                                                   |
| GP9/PIDSEL§  | M3  |       |          | GPIO 9 pin (I/O/Z) or PCI initialization device select (I). No function at default.                                                                                                                                                                                                                                                                                                                                                 |
| GP3          | AC6 |       | IPD      | GPIO 3 pin ( <b>I/O/Z</b> ).                                                                                                                                                                                                                                                                                                                                                                                                        |

t I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground

<sup>§</sup> These pins are multiplexed pins. For more details, see the Device Configurations section of this data sheet.



<sup>‡</sup> IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-kΩ IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-k $\Omega$  resistor should be used, unless otherwise noted.)

| SIGNAL              |     | l .      | IPD/    |                                                                                                                                                                                                                      |
|---------------------|-----|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                | NO. | TYPET    | IPU‡    | DESCRIPTION                                                                                                                                                                                                          |
|                     | RE  | SETS, IN | TERRUPT | S, AND GENERAL-PURPOSE INPUT/OUTPUTS (CONTINUED)                                                                                                                                                                     |
| GP0                 | AF6 | I/O/Z    | IPD     | GPIO 0 pin. The general-purpose I/O 0 pin (GPIO 0) (I/O/Z) can be programmed as GPIO 0 (input only) [default] or as GPIO 0 (output only) pin or output as a general-purpose interrupt (GP0INT) signal (output only). |
| GP8                 | AE4 | I/O/Z    | IPD     | This pin has no function at default [default] or this pin can be programmed as a GPIO 8 pin (I/O/Z).                                                                                                                 |
| CLKOUT6/GP2§        | AD6 | I/O/Z    | IPD     | Clock output at 1/6 of the device speed ( <b>O/Z</b> ) [default] or this pin can be programmed as a GPIO 2 pin ( <b>I/O/Z</b> ).                                                                                     |
| CLKOUT4/GP1§        | AE6 | I/O/Z    | IPD     | Clock output at 1/4 of the device speed ( <b>O/Z</b> ) [default] or this pin can be programmed as a GPIO 1 pin ( <b>I/O/Z</b> ).                                                                                     |
|                     | НО  | ST-PORT  | INTERFA | CE (HPI) or PERIPHERAL COMPONENT INTERCONNECT (PCI)                                                                                                                                                                  |
| HINT/<br>PFRAME§    | R4  | I/O/Z    |         | Host interrupt from DSP to host (O) [default] or PCI frame (I/O/Z)                                                                                                                                                   |
| HCNTL1/<br>PDEVSEL§ | R1  | I/O/Z    |         | Host control – selects between control, address, or data registers (I) [default] or PCI device select (I/O/Z).                                                                                                       |
| HCNTL0/<br>PSTOP§   | T4  | I/O/Z    |         | Host control – selects between control, address, or data registers (I) [default] or PCI stop (I/O/Z)                                                                                                                 |
| HHWIL/PTRDY§        | R3  | I/O/Z    |         | Host half-word select – first or second half-word (not necessarily high or low order) [For HPI16 bus width selection only] (I) [default] or PCI target ready (I/O/Z)                                                 |
| HR/W/PCBE2§         | P1  | I/O/Z    |         | Host read or write select (I) [default] or PCI command/byte enable 2 (I/O/Z)                                                                                                                                         |
| HAS/PPAR§           | T3  | I/O/Z    |         | Host address strobe (I) [default] or PCI parity (I/O/Z)                                                                                                                                                              |
| HCS/PPERR§          | R2  | I/O/Z    |         | Host chip select (I) [default] or PCI parity error (I/O/Z)                                                                                                                                                           |
| HDS1/PSERR§         | T1  | I/O/Z    |         | Host data strobe 1 (I) [default] or PCI system error (I/O/Z)                                                                                                                                                         |
| HDS2/PCBE1§         | T2  | I/O/Z    |         | Host data strobe 2 (I) [default] or PCI command/byte enable 1 (I/O/Z)                                                                                                                                                |
| HRDY/PIRDY§         | P4  | I/O/Z    |         | Host ready from DSP to host (O) [default] or PCI initiator ready (I/O/Z).                                                                                                                                            |
| HD31/AD31§          | J2  |          |         |                                                                                                                                                                                                                      |
| HD30/AD30§          | K3  |          |         |                                                                                                                                                                                                                      |
| HD29/AD29§          | J1  |          |         | Host-port data (I/O/Z) [default] or PCI data-address bus (I/O/Z)                                                                                                                                                     |
| HD28/AD28§          | K4  |          |         | Tiost-port data (IIOI2) [default] of PGI data-address bus (IIOI2)                                                                                                                                                    |
| HD27/AD27§          | K2  |          |         | As HPI data bus (PCI_EN pin = 0)                                                                                                                                                                                     |
| HD26/AD26§          | L3  |          |         | <ul> <li>Used for transfer of data, address, and control</li> <li>Host-Port bus width (HPI WIDTH) user-configurable at device reset via a 10-kΩ resistor</li> </ul>                                                  |
| HD25/AD25§          | K1  | ]        |         | pullup/pulldown resistor on the HD5 pin:                                                                                                                                                                             |
| HD24/AD24§          | L4  | 1        |         |                                                                                                                                                                                                                      |
| HD23/AD23§          | L1  | I/O/Z    |         | HD5 pin = 0: HPI operates as an HPI16.                                                                                                                                                                               |
| HD22/AD22§          | M4  | 1        |         | (HPI bus is 16 bits wide. HD[15:0] pins are used and the remaining HD[31:16] pins are reserved pins in the high-impedance state.)                                                                                    |
| HD21/AD21§          | M2  | 1        |         |                                                                                                                                                                                                                      |
| HD20/AD20§          | N4  | 1        |         | HD5 pin = 1: HPI operates as an HPI32.                                                                                                                                                                               |
| HD19/AD19§          | M1  | 1        |         | (HPI bus is 32 bits wide. All HD[31:0] pins are used for host-port operations.)                                                                                                                                      |
| HD18/AD18§          | N5  | 1        |         | As PCI data-address bus (PCI_EN pin = 1)                                                                                                                                                                             |
| HD17/AD17§          | N1  | 1        |         | Used for transfer of data and address                                                                                                                                                                                |
| HD16/AD16§          | P5  | 1        |         |                                                                                                                                                                                                                      |
| HD15/AD15§          | U4  | 1        |         |                                                                                                                                                                                                                      |

<sup>†</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground

 $<sup>\</sup>S$  These pins are multiplexed pins. For more details, see the Device Configurations section of this data sheet.



<sup>‡</sup> IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-k $\Omega$  IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-k $\Omega$  resistor should be used, unless otherwise noted.)

| SIGNA       | L        | TYPET     | IPD/    | DECORIDATION                                                                                                                                                                                                                |
|-------------|----------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO.      | TYPET     | IPU‡    | DESCRIPTION                                                                                                                                                                                                                 |
|             | HOST-POR | RT INTERI | ACE (HP | I) or PERIPHERAL COMPONENT INTERCONNECT (PCI) (CONTINUED)                                                                                                                                                                   |
| HD14/AD14§  | U1       |           |         |                                                                                                                                                                                                                             |
| HD13/AD13§  | U3       |           |         | Host-port data ( <b>I/O/Z</b> ) [default] or PCI data-address bus ( <b>I/O/Z</b> )                                                                                                                                          |
| HD12/AD12§  | U2       |           |         | Thost-port data (#0/2) [default] of 1 of data-address bus (#0/2)                                                                                                                                                            |
| HD11/AD11§  | V4       |           |         | As HPI data bus (PCI_EN pin = 0)                                                                                                                                                                                            |
| HD10/AD10§  | V1       |           |         | <ul> <li>Used for transfer of data, address, and control</li> <li>Host-Port bus width (HPI_WIDTH) user-configurable at device reset via a 10-kΩ resistor</li> </ul>                                                         |
| HD9/AD9§    | V3       |           |         | pullup/pulldown resistor on the HD5 pin:                                                                                                                                                                                    |
| HD8/AD8§    | V2       |           |         |                                                                                                                                                                                                                             |
| HD7/AD7§    | W2       | I/O/Z     |         | HD5 pin = 0: HPI operates as an HPI16.  (HPI bus is 16 bits wide. HD[15:0] pins are used and the remaining HD[31:16] pins are                                                                                               |
| HD6/AD6§    | W4       |           |         | reserved pins in the high-impedance state.)                                                                                                                                                                                 |
| HD5/AD5§    | Y1       |           |         | LIDE et a. A. LIDI er conten an en LIDIO                                                                                                                                                                                    |
| HD4/AD4§    | Y3       |           |         | HD5 pin = 1: HPI operates as an HPI32.  (HPI bus is 32 bits wide. All HD[31:0] pins are used for host-port operations.)                                                                                                     |
| HD3/AD3§    | Y2       |           |         |                                                                                                                                                                                                                             |
| HD2/AD2§    | Y4       |           |         | As PCI data-address bus (PCI_EN pin = 1)                                                                                                                                                                                    |
| HD1/AD1§    | AA1      |           |         | Used for transfer of data and address                                                                                                                                                                                       |
| HD0/AD0§    | AA3      |           |         |                                                                                                                                                                                                                             |
| PCBE0§      | W3       | I/O/Z     |         | PCI command/byte enable 0 (I/O/Z). When PCI is disabled (PCI_EN = 0), this pin is tied-off.                                                                                                                                 |
| XSP_CS      | AD1      | 0         | IPD     | PCI serial interface chip select ( <b>O</b> ). When PCI is disabled (PCI_EN = 0), this pin is tied-off.                                                                                                                     |
| XSP_CLK     | AC2      | I/O/Z     | IPD     | This pin has no function at default [default] or when PCI is enabled (PCI_EN = 1), this pin is the PCI serial interface clock ( <b>O</b> ).                                                                                 |
| XSP_DI      | AB3      | I         | IPU     | This pin has no function at default [default] or when PCI is enabled (PCI_EN = 1), this pin is the PCI serial interface data in (I). In PCI mode, this pin is connected to the output data pin of the serial PROM.          |
| XSP_DO      | AA2      | O/Z       | IPU     | This pin has no function at default [default] or when PCI is enabled (PCI_EN = 1), this pin is the PCI serial interface data out ( <b>O</b> ). In PCI mode, this pin is connected to the input data pin of the serial PROM. |
| GP15/PRST§  | G3       |           |         | General-purpose input/output (GPIO) 15 pin (I/O/Z) or PCI reset (I). No function at default.                                                                                                                                |
| GP14/PCLK§  | F2       |           |         | GPIO 14 pin (I/O/Z) or PCI clock (I). No function at default.                                                                                                                                                               |
| GP13/PINTA§ | G4       |           |         | GPIO 13 pin (I/O/Z) or PCI interrupt A (O/Z). No function at default.                                                                                                                                                       |
| GP12/PGNT§  | J3       | I/O/Z     |         | GPIO 12 pin (I/O/Z) or PCI bus grant (I). No function at default.                                                                                                                                                           |
| GP11/PREQ§  | F1       |           |         | GPIO 11 pin (I/O/Z) or PCI bus request (O/Z). No function at default.                                                                                                                                                       |
| GP10/PCBE3§ | L2       |           |         | GPIO 10 pin (I/O/Z) or PCI command/byte enable 3 (I/O/Z). No function at default.                                                                                                                                           |
| GP9/PIDSEL§ | М3       |           |         | GPIO 9 pin (I/O/Z) or PCI initialization device select (I). No function at default.                                                                                                                                         |

<sup>†</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground



<sup>‡</sup> IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-kΩ IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-kΩ resistor should be used, unless otherwise noted.)

<sup>§</sup> These pins are multiplexed pins. For more details, see the Device Configurations section of this data sheet.

| SIGNAL                     | L   | -v+      | IPD/               | DECORPTION                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------|-----|----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                       | NO. | TYPET    | IPU‡               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                               |
|                            |     | EMIF (32 | -bit) – CC         | ONTROL SIGNALS COMMON TO ALL TYPES OF MEMORY§                                                                                                                                                                                                                                                                                                                                                                             |
| CE3                        | L26 | O/Z      | IPU                |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CE2                        | K23 | O/Z      | IPU                | EMIF memory space enables                                                                                                                                                                                                                                                                                                                                                                                                 |
| CE1                        | K24 | O/Z      | IPU                | Enabled by bits 28 through 31 of the word address     Only one pin is asserted during any external data access                                                                                                                                                                                                                                                                                                            |
| CE0                        | K25 | O/Z      | IPU                | ,                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BE3                        | M25 | O/Z      | IPU                | EMIF byte-enable control                                                                                                                                                                                                                                                                                                                                                                                                  |
| BE2                        | M26 | O/Z      | IPU                | Decoded from the low-order address bits. The number of address bits or byte enables                                                                                                                                                                                                                                                                                                                                       |
| BE1                        | L23 | O/Z      | IPU                | used depends on the width of external memory.  • Byte-write enables for most types of memory                                                                                                                                                                                                                                                                                                                              |
| BE0                        | L24 | O/Z      | IPU                | Can be directly connected to SDRAM read and write mask signal (SDQM)                                                                                                                                                                                                                                                                                                                                                      |
| PDT                        | M22 | O/Z      | IPU                | EMIF peripheral data transfer, allows direct transfer between external peripherals                                                                                                                                                                                                                                                                                                                                        |
|                            |     |          |                    | EMIF (32-BIT) – BUS ARBITRATION§                                                                                                                                                                                                                                                                                                                                                                                          |
| HOLDA                      | N22 | 0        | IPU                | EMIF hold-request-acknowledge to the host                                                                                                                                                                                                                                                                                                                                                                                 |
| HOLD                       | V23 | I        | IPU                | EMIF hold request from the host                                                                                                                                                                                                                                                                                                                                                                                           |
| BUSREQ                     | P22 | 0        | IPU                | EMIF bus request output                                                                                                                                                                                                                                                                                                                                                                                                   |
|                            |     | EMIF (3  | 32-BIT) – <i>I</i> | ASYNCHRONOUS/SYNCHRONOUS MEMORY CONTROL§                                                                                                                                                                                                                                                                                                                                                                                  |
| ECLKIN                     | H25 | I        | IPD                | EMIF external input clock. The EMIF input clock (ECLKIN, CPU/4 clock, or CPU/6 clock) is selected at reset via the pullup/pulldown resistors on the ECLKIN_SEL[1:0] pins.  AECLKIN is the default for the EMIF input clock.                                                                                                                                                                                               |
| ECLKOUT2                   | J23 | O/Z      | IPD                | EMIF output clock 2. Programmable to be EMIF input clock (ECLKIN, CPU/4 clock, or CPU/6 clock) frequency divided-by-1, -2, or -4.                                                                                                                                                                                                                                                                                         |
| ECLKOUT1                   | J26 | O/Z      | IPD                | EMIF output clock 1 at EMIF input clock (ECLKIN, CPU/4 clock, or CPU/6 clock) frequency.                                                                                                                                                                                                                                                                                                                                  |
| ARE/<br>SDCAS/<br>SADS/SRE | J25 | O/Z      | IPU                | EMIF asynchronous memory read-enable/SDRAM column-address strobe/programmable synchronous interface-address strobe or read-enable  • For programmable synchronous interface, the RENEN field in the CE Space Secondary Control Register (CExSEC) selects between SADS and SRE:  If RENEN = 0, then the SADS/SRE signal functions as the SADS signal.  If RENEN = 1, then the SADS/SRE signal functions as the SRE signal. |
| AOE/<br>SDRAS/<br>SOE      | J24 | O/Z      | IPU                | EMIF asynchronous memory output-enable/SDRAM row-address strobe/programmable synchronous interface output-enable                                                                                                                                                                                                                                                                                                          |
| AWE/<br>SDWE/<br>SWE       | K26 | O/Z      | IPU                | EMIF asynchronous memory write-enable/SDRAM write-enable/programmable synchronous interface write-enable                                                                                                                                                                                                                                                                                                                  |
| SDCKE                      | L25 | O/Z      | IPU                | EMIF SDRAM clock-enable (used for self-refresh mode).  If SDRAM is not in system, SDCKE can be used as a general-purpose output.                                                                                                                                                                                                                                                                                          |
| SOE3                       | R22 | O/Z      | IPU                | EMIF synchronous memory output-enable for CE3 (for glueless FIFO interface)                                                                                                                                                                                                                                                                                                                                               |
| ARDY                       | L22 | I        | IPU                | Asynchronous memory ready input                                                                                                                                                                                                                                                                                                                                                                                           |

 $<sup>^{\</sup>dagger}$ I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground

<sup>‡</sup> IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-kΩ IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-kΩ resistor should be used, unless otherwise noted.)

<sup>§</sup> To maintain signal integrity for the EMIF signals, serial termination resistors should be inserted into all EMIF output signal lines.

| SIGNAL |     |       | IPD/ | Terminal Functions (Continueu)                                                                                                                                                                     |
|--------|-----|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO. | TYPET | IPU‡ | DESCRIPTION                                                                                                                                                                                        |
|        |     |       |      | EMIF (32-BIT) – ADDRESS§                                                                                                                                                                           |
| EA22   | T22 |       |      |                                                                                                                                                                                                    |
| EA21   | V24 | 1     |      |                                                                                                                                                                                                    |
| EA20   | V25 | 1     |      |                                                                                                                                                                                                    |
| EA19   | V26 | 1     |      |                                                                                                                                                                                                    |
| EA18   | U23 | ]     |      |                                                                                                                                                                                                    |
| EA17   | U24 | 1     |      |                                                                                                                                                                                                    |
| EA16   | U25 |       |      |                                                                                                                                                                                                    |
| EA15   | U26 |       |      |                                                                                                                                                                                                    |
| EA14   | T25 |       |      | EMIF external address (word address)                                                                                                                                                               |
| EA13   | T26 |       | IDD  | Note: EMIF address numbering for the C6411 device starts with EA3 to maintain signal name                                                                                                          |
| EA12   | R23 | O/Z   | IPD  | compatibility with other C64x <sup>™</sup> devices (e.g., C6414, C6415, and C6416) [see the 64-bit EMIF addressing scheme in the <i>TMS320C6000 DSP External Memory Interface (EMIF) Reference</i> |
| EA11   | R24 |       |      | Guide (literature number SPRU266)].                                                                                                                                                                |
| EA10   | P23 |       |      |                                                                                                                                                                                                    |
| EA9    | P24 |       |      |                                                                                                                                                                                                    |
| EA8    | P26 |       |      |                                                                                                                                                                                                    |
| EA7    | N23 |       |      |                                                                                                                                                                                                    |
| EA6    | N24 |       |      |                                                                                                                                                                                                    |
| EA5    | N26 | ]     |      |                                                                                                                                                                                                    |
| EA4    | M23 |       |      |                                                                                                                                                                                                    |
| EA3    | M24 |       |      |                                                                                                                                                                                                    |
|        |     |       |      | EMIF (32-bit) – DATA§                                                                                                                                                                              |
| ED31   | C26 |       |      |                                                                                                                                                                                                    |
| ED30   | D26 |       |      |                                                                                                                                                                                                    |
| ED29   | D25 | ]     |      |                                                                                                                                                                                                    |
| ED28   | E25 | ]     |      |                                                                                                                                                                                                    |
| ED27   | E24 |       |      |                                                                                                                                                                                                    |
| ED26   | E26 |       |      |                                                                                                                                                                                                    |
| ED25   | F24 |       |      |                                                                                                                                                                                                    |
| ED24   | F25 |       |      |                                                                                                                                                                                                    |
| ED23   | F23 | I/O/Z | IPU  | EMIF external data                                                                                                                                                                                 |
| ED22   | F26 | 1/0/2 | " 0  | Liviii Catornai uata                                                                                                                                                                               |
| ED21   | G24 | ]     |      |                                                                                                                                                                                                    |
| ED20   | G25 | ]     |      |                                                                                                                                                                                                    |
| ED19   | G23 |       |      |                                                                                                                                                                                                    |
| ED18   | G26 |       |      |                                                                                                                                                                                                    |
| ED17   | H23 |       |      |                                                                                                                                                                                                    |
| ED16   | H24 |       |      |                                                                                                                                                                                                    |
| ED15   | C19 |       |      |                                                                                                                                                                                                    |
| ED14   | D19 |       |      |                                                                                                                                                                                                    |

<sup>†</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground

<sup>§</sup> To maintain signal integrity for the EMIF signals, serial termination resistors should be inserted into all EMIF output signal lines.



<sup>‡</sup> IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-k $\Omega$  IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-k $\Omega$  resistor should be used, unless otherwise noted.)

| SIGNAL | -    | TYPET | IPD/   | DESCRIPTION                                           |
|--------|------|-------|--------|-------------------------------------------------------|
| NAME   | NO.  | ITPEI | IPU‡   | DESCRIPTION                                           |
|        |      |       |        | EMIF (32-bit) – DATA§ (CONTINUED)                     |
| ED13   | A20  |       |        |                                                       |
| ED12   | D20  |       |        |                                                       |
| ED11   | B20  |       |        |                                                       |
| ED10   | C20  |       |        |                                                       |
| ED9    | A21  |       |        |                                                       |
| ED8    | D21  |       |        |                                                       |
| ED7    | B21  | I/O/Z | IPU    | EMIF external data                                    |
| ED6    | C21  | 1/0/2 | IPU    | EMIF external data                                    |
| ED5    | A22  |       |        |                                                       |
| ED4    | C22  |       |        |                                                       |
| ED3    | B22  |       |        |                                                       |
| ED2    | B23  | ]     |        |                                                       |
| ED1    | A23  |       |        |                                                       |
| ED0    | A24  |       |        |                                                       |
|        |      |       |        | TIMER 2                                               |
| TOUT2  | A4   | O/Z   | IPD    | Timer 2 or general-purpose output                     |
| TINP2  | C5   | - 1   | IPD    | Timer 2 or general-purpose input                      |
|        |      |       |        | TIMER 1                                               |
| TOUT1  | B5   | O/Z   | IPD    | Timer 1 or general-purpose output                     |
| TINP1  | A5   | - 1   | IPD    | Timer 1 or general-purpose input                      |
|        |      |       |        | TIMER 0                                               |
| TOUT0  | D6   | O/Z   | IPD    | Timer 0 or general-purpose output                     |
| TINP0  | C6   | I     | IPD    | Timer 0 or general-purpose input                      |
|        |      |       | MULTIC | CHANNEL BUFFERED SERIAL PORT 1 (McBSP1)               |
| CLKS1  | AC8  | I     |        | McBSP1 external clock source (as opposed to internal) |
| CLKR1  | AC10 | I/O/Z |        | McBSP1 receive clock                                  |
| CLKX1  | AB12 | I/O/Z |        | McBSP1 transmit clock                                 |
| DR1    | AF11 | - 1   |        | McBSP1 receive data                                   |
| DX1    | AB11 | O/Z   |        | McBSP1 transmit data                                  |
| FSR1   | AC9  | I/O/Z |        | McBSP1 receive frame sync                             |
| FSX1   | AB13 | I/O/Z |        | McBSP1 transmit frame sync                            |
|        |      |       | MULTIC | CHANNEL BUFFERED SERIAL PORT 0 (McBSP0)               |
| CLKS0  | F4   | - 1   | IPD    | McBSP0 external clock source (as opposed to internal) |
| CLKR0  | D1   | I/O/Z | IPD    | McBSP0 receive clock                                  |
| CLKX0  | E1   | I/O/Z | IPD    | McBSP0 transmit clock                                 |
| DR0    | D2   | I     | IPU    | McBSP0 receive data                                   |
| DX0    | E2   | O/Z   | IPU    | McBSP0 transmit data                                  |
| FSR0   | C1   | I/O/Z | IPD    | McBSP0 receive frame sync                             |
| FSX0   | E3   | I/O/Z | IPD    | McBSP0 transmit frame sync                            |

 $<sup>\</sup>uparrow$  I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground

<sup>§</sup> To maintain signal integrity for the EMIF signals, serial termination resistors should be inserted into all EMIF output signal lines.



<sup>‡</sup> IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-kΩ IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-kΩ resistor should be used, unless otherwise noted.)

| SIGNAL                |      |       | IPD/        |                                                                                                  |
|-----------------------|------|-------|-------------|--------------------------------------------------------------------------------------------------|
| NAME                  | NO.  | TYPET | IPU‡        | DESCRIPTION                                                                                      |
|                       |      |       |             | RESERVED FOR TEST                                                                                |
| RSV                   | AD11 |       |             | For proper device operation, these RSV pins must be externally pulled                            |
| KSV                   | AD12 |       |             | down to ground with a 10-kΩ resistor.                                                            |
| RSV                   | A16  |       | IPD         | For proper device operation, these RSV pins must be externally pulled up to DV <sub>DD</sub>     |
| KSV                   | D15  |       | IPD         | with a 1-k $\Omega$ resistor.                                                                    |
|                       | G14  |       |             |                                                                                                  |
|                       | H7   |       |             |                                                                                                  |
| RSV                   | N20  |       |             | Reserved. These pins must be connected directly to CV <sub>DD</sub> for proper device operation. |
|                       | P7   |       |             |                                                                                                  |
|                       | Y13  |       |             |                                                                                                  |
| RSV                   | R6   |       |             | Reserved. This pin must be connected directly to DV <sub>DD</sub> for proper device operation.   |
| RSV                   | А3   |       |             | Reserved (leave unconnected, <i>do not</i> connect to power or ground)                           |
|                       | A6   |       | IPU         |                                                                                                  |
|                       | A7   |       | IPU         |                                                                                                  |
|                       | A9   |       | IPU         |                                                                                                  |
|                       | A10  |       | IPU         |                                                                                                  |
|                       | A11  |       | IPD         |                                                                                                  |
|                       | A12  |       | IPU IPU IPD |                                                                                                  |
|                       | A13  |       |             |                                                                                                  |
|                       | A14  |       |             |                                                                                                  |
|                       | A15  |       | IPD         |                                                                                                  |
|                       | A17  |       | IPD         |                                                                                                  |
|                       | В6   |       | IPU         |                                                                                                  |
|                       | B7   |       | IPU         |                                                                                                  |
| RSV                   | B8   |       | IPU         | Decembed (leave unconnected de not connect to neuron or ground)                                  |
| KSV                   | B9   |       | IPU         | Reserved (leave unconnected, <i>do not</i> connect to power or ground)                           |
|                       | B10  |       | IPU         |                                                                                                  |
|                       | B11  |       | IPU         |                                                                                                  |
|                       | B12  |       | IPU         |                                                                                                  |
|                       | B15  |       | IPD         |                                                                                                  |
|                       | B16  |       | IPD         |                                                                                                  |
| B19 IPU C7 IPU C8 IPU |      |       |             |                                                                                                  |
|                       |      |       |             |                                                                                                  |
|                       |      |       |             |                                                                                                  |
|                       | C9   |       | IPU         |                                                                                                  |
|                       | C10  |       | IPU         |                                                                                                  |
|                       | C11  |       | IPU         |                                                                                                  |
|                       | C12  |       | IPU         |                                                                                                  |

<sup>†</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground



<sup>‡</sup> IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-kΩ IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-kΩ resistor should be used, unless otherwise noted.)

| SIGNAL |      |       | IPD/ | Terminal Functions (Continueu)                                         |
|--------|------|-------|------|------------------------------------------------------------------------|
| NAME   | NO.  | TYPET | IPU‡ | DESCRIPTION                                                            |
|        |      | 1     |      | RESERVED FOR TEST (CONTINUED)                                          |
|        | C13  |       | IPU  |                                                                        |
|        | C14  |       | IPD  |                                                                        |
|        | C15  |       | IPD  |                                                                        |
|        | C16  |       | IPD  |                                                                        |
|        | C17  |       | IPD  |                                                                        |
|        | D7   |       | IPU  |                                                                        |
|        | D8   |       | IPU  |                                                                        |
|        | D9   |       | IPU  |                                                                        |
|        | D10  |       | IPU  |                                                                        |
|        | D11  |       | IPD  |                                                                        |
|        | D12  |       | IPD  |                                                                        |
|        | D13  |       | IPU  |                                                                        |
|        | D14  |       | IPD  |                                                                        |
|        | D16  |       | IPD  |                                                                        |
|        | D17  |       | IPD  |                                                                        |
|        | E11  |       | IPU  |                                                                        |
|        | E12  |       | IPU  |                                                                        |
|        | E13  |       | IPU  |                                                                        |
|        | E14  |       | IPU  |                                                                        |
| RSV    | E15  |       | IPU  | Reserved (leave unconnected, <i>do not</i> connect to power or ground) |
|        | G1   |       | IPD  |                                                                        |
|        | G2   |       |      |                                                                        |
|        | H3   |       |      |                                                                        |
|        | J4   |       |      |                                                                        |
|        | K6   |       |      |                                                                        |
|        | N3   |       |      |                                                                        |
|        | P3   |       |      |                                                                        |
|        | R25  |       | IPU  |                                                                        |
|        | R26  |       | IPU  |                                                                        |
|        | T23  |       | IPU  |                                                                        |
|        | T24  |       | IPU  |                                                                        |
|        | W23  |       | IPU  |                                                                        |
|        | W24  |       | IPU  |                                                                        |
|        | W25  |       | IPD  |                                                                        |
|        | Y23  |       | IPU  |                                                                        |
|        | Y24  |       | IPU  |                                                                        |
|        | Y25  |       | IPU  |                                                                        |
|        | Y26  |       | IPU  |                                                                        |
|        | AA23 |       | IPU  |                                                                        |

<sup>†</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground

<sup>‡</sup> IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-kΩ IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-kΩ resistor should be used, unless otherwise noted.)



| SIGNAL |              |       | IPD/ | Terminar Functions (Continueu)                                         |
|--------|--------------|-------|------|------------------------------------------------------------------------|
| NAME   | NO.          | TYPET | IPU‡ | DESCRIPTION                                                            |
|        |              |       |      | RESERVED FOR TEST (CONTINUED)                                          |
|        | AA24         |       | IPU  | ,                                                                      |
|        | AA25         |       | IPU  |                                                                        |
|        | AA26         |       | IPU  |                                                                        |
|        | AB1          |       | IPD  |                                                                        |
|        | AB2          |       | IPD  |                                                                        |
|        | AB14         |       |      |                                                                        |
|        | AB24         |       | IPU  |                                                                        |
|        | AB25         |       | IPU  |                                                                        |
|        | AB26         |       | IPU  |                                                                        |
|        | AC1          |       | IPD  |                                                                        |
|        | AC11         |       |      |                                                                        |
|        | AC12         |       |      |                                                                        |
|        | AC13         |       |      |                                                                        |
|        | AC14         |       |      |                                                                        |
|        | AC19         |       | IPU  |                                                                        |
|        | AC20         |       | IPU  |                                                                        |
|        | AC21         |       | IPU  |                                                                        |
|        | AC25         |       | IPU  |                                                                        |
|        | AC26         |       | IPU  |                                                                        |
| RSV    | AD7          |       |      | Reserved (leave unconnected, <i>do not</i> connect to power or ground) |
| INOV   | AD8          |       |      | Reserved (leave unconnected, do not connect to power or ground)        |
|        | AD9          |       |      |                                                                        |
|        | AD10         |       |      |                                                                        |
|        | AD13         |       |      |                                                                        |
|        | AD14         |       |      |                                                                        |
|        | AD15         |       |      |                                                                        |
|        | AD19         |       | IPU  |                                                                        |
|        | AD20         |       | IPU  |                                                                        |
|        | AD21         |       | IPU  |                                                                        |
|        | AD22         |       | IPU  |                                                                        |
|        | AD26         |       | IPU  |                                                                        |
|        | AE7          |       |      |                                                                        |
| I —    | AE8          |       |      |                                                                        |
|        | AE9<br>AE10  |       |      |                                                                        |
|        | AE10         |       |      |                                                                        |
|        | AE11         |       |      |                                                                        |
|        | AE12<br>AE15 |       |      |                                                                        |
|        | AE13         |       | IPU  |                                                                        |
|        | AE21         |       | IPU  |                                                                        |
| +      | ALZI         |       | IF U |                                                                        |

<sup>†</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground

 $<sup>\</sup>ddagger$  IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-k $\Omega$  IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-k $\Omega$  resistor should be used, unless otherwise noted.)



# TMS320C6411 FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS196H - MARCH 2002 - REVISED JULY 2004

| SIGNA | L    |             | IPD/             | DECODINE                                                               |
|-------|------|-------------|------------------|------------------------------------------------------------------------|
| NAME  | NO.  | TYPET       | IPU <sup>‡</sup> | DESCRIPTION                                                            |
|       |      |             |                  | RESERVED FOR TEST (CONTINUED)                                          |
|       | AE22 |             | IPU              |                                                                        |
|       | AE23 |             | IPU              |                                                                        |
|       | AF3  |             | IPD              |                                                                        |
|       | AF7  |             |                  |                                                                        |
|       | AF9  |             |                  |                                                                        |
|       | AF10 |             |                  |                                                                        |
| D0)/  | AF12 |             |                  | December 1                                                             |
| RSV   | AF13 |             |                  | Reserved (leave unconnected, <i>do not</i> connect to power or ground) |
|       | AF14 |             |                  |                                                                        |
|       | AF20 |             | IPU              |                                                                        |
|       | AF21 | <del></del> |                  |                                                                        |
|       | AF22 |             |                  |                                                                        |
|       | AF23 |             | IPU              |                                                                        |
|       | AF24 |             | IPU              |                                                                        |

t I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground

<sup>‡</sup> IPD = Internal pulldown, IPU = Internal pullup. (These IPD/IPU signal pins feature a 30-k $\Omega$  IPD or IPU resistor. To pull up a signal to the opposite supply rail, a 1-k $\Omega$  resistor should be used, unless otherwise noted.)

| SIGNAL NAME NO. TYPET DESCRIPTION |                                         |
|-----------------------------------|-----------------------------------------|
|                                   |                                         |
| SUPPLY VOLTAGE PINS               |                                         |
| A2                                | A E E B B B B B E E E E E E E E E E E E |

<sup>†</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground



| SIGNA            | AL          | TYPET | DESCRIPTION                                                  |  |
|------------------|-------------|-------|--------------------------------------------------------------|--|
| NAME             | NO.         | ITE   |                                                              |  |
|                  |             | T     | SUPPLY VOLTAGE PINS (CONTINUED)                              |  |
|                  | AA9         |       |                                                              |  |
|                  | AA12        |       |                                                              |  |
|                  | AA15        |       |                                                              |  |
|                  | AA18        |       |                                                              |  |
|                  | AB7         |       |                                                              |  |
|                  | AB8         | ļ     |                                                              |  |
|                  | AB10        | ļ     | 3.3-V supply voltage                                         |  |
| DVDD             | AB17        | ļ     | (see the Power-Supply Decoupling section of this data sheet) |  |
|                  | AB19        | ļ     |                                                              |  |
|                  | AB20        |       |                                                              |  |
|                  | AE1         | -     |                                                              |  |
|                  | AE13        | 1     |                                                              |  |
|                  | AE26<br>AF2 | 1     |                                                              |  |
|                  | AF25        | -     |                                                              |  |
|                  | AF25        |       |                                                              |  |
|                  | A26         | -     |                                                              |  |
|                  | B2          |       |                                                              |  |
|                  | B25         |       |                                                              |  |
|                  | C3          | S     |                                                              |  |
|                  | C24         | ľ     |                                                              |  |
|                  | D4          | 1     |                                                              |  |
|                  | D23         | 1     |                                                              |  |
|                  | E5          | 1     |                                                              |  |
|                  | E22         | 1     |                                                              |  |
|                  | F6          | 1     |                                                              |  |
| 01/              | F7          | ]     | 1.2-V supply voltage                                         |  |
| CV <sub>DD</sub> | F20         | ]     | (see the Power-Supply Decoupling section of this data sheet) |  |
|                  | F21         | ]     |                                                              |  |
|                  | G6          | ]     |                                                              |  |
|                  | G7          |       |                                                              |  |
|                  | G8          |       |                                                              |  |
|                  | G10         |       |                                                              |  |
|                  | G11         |       |                                                              |  |
|                  | G13         |       |                                                              |  |
|                  | G16         |       |                                                              |  |
|                  | G17         |       |                                                              |  |
|                  | G19         |       |                                                              |  |
|                  | G20         |       |                                                              |  |

G20

† I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground

<sup>†</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground



| SIGNAI | SIGNAL     |       |             |  |  |  |
|--------|------------|-------|-------------|--|--|--|
| NAME   | NO.        | TYPET | DESCRIPTION |  |  |  |
|        |            | l     | GROUND PINS |  |  |  |
|        | A8         |       |             |  |  |  |
|        | A19        |       |             |  |  |  |
|        | В3         | 1     |             |  |  |  |
|        | B13        |       |             |  |  |  |
|        | B24        |       |             |  |  |  |
|        | C2         |       |             |  |  |  |
|        | C4         |       |             |  |  |  |
|        | C23        |       |             |  |  |  |
|        | C25        |       |             |  |  |  |
|        | D3         |       |             |  |  |  |
|        | D5         |       |             |  |  |  |
|        | D22        |       |             |  |  |  |
|        | D24        |       |             |  |  |  |
|        | E4         |       |             |  |  |  |
|        | E6         |       |             |  |  |  |
|        | E9         |       |             |  |  |  |
|        | E18        |       |             |  |  |  |
|        | E21        |       |             |  |  |  |
|        | E23        |       |             |  |  |  |
| VSS    | F5         | GND   | Ground pins |  |  |  |
|        | F8         |       |             |  |  |  |
|        | F10        |       |             |  |  |  |
|        | F11        |       |             |  |  |  |
|        | F13        |       |             |  |  |  |
|        | F14        |       |             |  |  |  |
|        | F16        |       |             |  |  |  |
|        | F17<br>F19 |       |             |  |  |  |
|        | F22        |       |             |  |  |  |
|        | G9         | 1     |             |  |  |  |
|        | G12        | 1     |             |  |  |  |
|        | G15        |       |             |  |  |  |
|        | G18        |       |             |  |  |  |
|        | H1         | 1     |             |  |  |  |
|        | H6         | 1     |             |  |  |  |
|        | H21        | 1     |             |  |  |  |
|        | H26        | 1     |             |  |  |  |
|        | J5         | 1     |             |  |  |  |
|        | J7         | 1     |             |  |  |  |

<sup>†</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground

| SIGNAI | SIGNAL     |       |                         |  |  |  |
|--------|------------|-------|-------------------------|--|--|--|
| NAME   | NO.        | TYPET | DESCRIPTION             |  |  |  |
|        |            |       | GROUND PINS (CONTINUED) |  |  |  |
|        | J20        |       |                         |  |  |  |
|        | J22        |       |                         |  |  |  |
|        | K21        |       |                         |  |  |  |
|        | L6         |       |                         |  |  |  |
|        | L21        |       |                         |  |  |  |
|        | M7         |       |                         |  |  |  |
|        | M20        |       |                         |  |  |  |
|        | N6         |       |                         |  |  |  |
|        | N21        |       |                         |  |  |  |
|        | N25        |       |                         |  |  |  |
|        | P2         |       |                         |  |  |  |
|        | P6         |       |                         |  |  |  |
|        | P21        |       |                         |  |  |  |
|        | R7         |       |                         |  |  |  |
|        | R20        |       |                         |  |  |  |
|        | T6         |       |                         |  |  |  |
|        | T21        |       |                         |  |  |  |
|        | U6         |       |                         |  |  |  |
|        | U21<br>V5  | ONE   |                         |  |  |  |
| VSS    | V5<br>V7   | GND   | Ground pins             |  |  |  |
|        | V20        |       |                         |  |  |  |
|        | V20<br>V22 |       |                         |  |  |  |
|        | W1         |       |                         |  |  |  |
|        | W6         |       |                         |  |  |  |
|        | W21        |       |                         |  |  |  |
|        | W26        |       |                         |  |  |  |
|        | Y9         |       |                         |  |  |  |
|        | Y12        | 1     |                         |  |  |  |
|        | Y15        | 1     |                         |  |  |  |
|        | Y18        | 1     |                         |  |  |  |
|        | AA5        | 1     |                         |  |  |  |
|        | AA8        | 1     |                         |  |  |  |
|        | AA10       |       |                         |  |  |  |
|        | AA11       | 1     |                         |  |  |  |
|        | AA13       |       |                         |  |  |  |
|        | AA14       |       |                         |  |  |  |
|        | AA16       |       |                         |  |  |  |
|        | AA17       |       |                         |  |  |  |

<sup>†</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground



# TMS320C6411 FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS196H - MARCH 2002 - REVISED JULY 2004

| SIGNA | L                       |       | DECORPTION  |  |  |
|-------|-------------------------|-------|-------------|--|--|
| NAME  | NO.                     | TYPET | DESCRIPTION |  |  |
|       | GROUND PINS (CONTINUED) |       |             |  |  |
|       | AA19                    |       |             |  |  |
|       | AA22                    |       |             |  |  |
|       | AB4                     |       |             |  |  |
|       | AB6                     |       |             |  |  |
|       | AB9                     |       |             |  |  |
|       | AB18                    |       |             |  |  |
|       | AB21                    |       |             |  |  |
|       | AB23                    |       |             |  |  |
|       | AC3                     |       |             |  |  |
|       | AC5                     |       |             |  |  |
| VSS   | AC22                    | GND   | Ground pins |  |  |
|       | AC24                    |       |             |  |  |
|       | AD2                     |       |             |  |  |
|       | AD4                     |       |             |  |  |
|       | AD23                    |       |             |  |  |
|       | AD25                    |       |             |  |  |
|       | AE3                     |       |             |  |  |
|       | AE14                    |       |             |  |  |
|       | AE24                    |       |             |  |  |
|       | AF8                     |       |             |  |  |
|       | AF19                    |       |             |  |  |

<sup>†</sup> I = Input, O = Output, Z = High impedance, S = Supply voltage, GND = Ground

# TMS320C6411 FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS196H - MARCH 2002 - REVISED JULY 2004

## development support

TI offers an extensive line of development tools for the TMS320C6000™ DSP platform, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules.

The following products support development of C6000™ DSP-based applications:

#### **Software Development Tools:**

Code Composer Studio™ Integrated Development Environment (IDE): including Editor C/C++/Assembly Code Generation, and Debug plus additional development tools Scalable, Real-Time Foundation Software (DSP BIOS), which provides the basic run-time target software needed to support any DSP application.

## **Hardware Development Tools:**

Extended Development System (XDS™) Emulator (supports C6000™ DSP multiprocessor system debug) EVM (Evaluation Module)

The *TMS320 DSP Development Support Reference Guide* (SPRU011) contains information about development-support products for all TMS320™ DSP family member devices, including documentation. See this document for further information on TMS320™ DSP documentation or any TMS320™ DSP support products from Texas Instruments. An additional document, the *TMS320 Third-Party Support Reference Guide* (SPRU052), contains information about TMS320™ DSP-related products from other companies in the industry. To receive TMS320™ DSP literature, contact the Literature Response Center at 800/477-8924.

For a complete listing of development-support tools for the TMS320C6000™ DSP platform, visit the Texas Instruments web site on the Worldwide Web at http://www.ti.com uniform resource locator (URL). For information on pricing and availability, contact the nearest TI field sales office or authorized distributor.

Code Composer Studio, XDS, and TMS320 are trademarks of Texas Instruments.



## device support

#### device and development-support tool nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all TMS320™ DSP devices and support tools. Each TMS320™ DSP commercial family member has one of three prefixes: TMX, TMP, or TMS. Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS).

Device development evolutionary flow:

TMX Experimental device that is not necessarily representative of the final device's electrical

specifications

**TMP** Final silicon die that conforms to the device's electrical specifications but has not completed

quality and reliability verification

TMS Fully qualified production device

Support tool development evolutionary flow:

**TMDX** Development-support product that has not yet completed Texas Instruments internal qualification

testing.

**TMDS** Fully qualified development-support product

TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, GLZ) and the temperature range (for example, blank is the default commercial temperature range). Figure 5 provides a legend for reading the complete device name for any TMS320C6000™ DSP platform member.

The ZLZ package, like the GLZ package, is a 532-pin plastic BGA *only* with lead-free balls. The ZLZ package type is available upon request. For device part numbers and further ordering information for TMS320C6411 in the GLZ and ZLZ package types, see the TI website (http://www.ti.com) or contact your TI sales representative.

#### device and development-support tool nomenclature (continued)



<sup>†</sup>BGA = Ball Grid Array

Figure 5. TMS320C6411 DSP Device Nomenclature

For additional information, see the *TMS320C6411 Digital Signal Processor Silicon Errata* (literature number SPRZ194)



<sup>‡</sup> For the actual device part number (P/N) and ordering information, see the TI website (www.ti.com).

## documentation support

Extensive documentation supports all TMS320<sup>TM</sup> DSP family generations of devices from product announcement through applications development. The types of documentation available include: data sheets, such as this document, with design specifications; complete user's reference guides for all devices and tools; technical briefs; development-support tools; on-line help; and hardware and software applications. The following is a brief, descriptive list of support documentation specific to the C6000<sup>TM</sup> DSP devices:

The *TMS320C6000 CPU and Instruction Set Reference Guide* (literature number SPRU189) describes the C6000™ DSP CPU (core) architecture, instruction set, pipeline, and associated interrupts.

The *TMS320C6000 DSP Peripherals Overview Reference Guide* (literature number SPRU190) provides an overview and briefly describes the functionality of the peripherals available on the C6000<sup>™</sup> DSP platform of devices. This document also includes a table listing the peripherals available on the C6000 devices along with literature numbers and hyperlinks to the associated peripheral documents.

The *TMS320C64x Technical Overview* (literature number SPRU395) gives an introduction to the C64x<sup>™</sup> digital signal processor, and discusses the application areas that are enhanced by the C64x<sup>™</sup> DSP VelociTI.2<sup>™</sup> VLIW architecture.

The TMS320C6414, TMS320C6415, and TMS320C6416 Fixed-Point Digital Signal Processors data sheet (literature number SPRS146) describes the features of the TMS320C6414, TMS320C6415, and TMS320C6416 DSP devices and provides pinouts, electrical specifications, and timings.

The TMS320C6414, TMS320C6415, and TMS320C6416 Digital Signal Processors Silicon Errata (literature number SPRZ011) describes the known exceptions to the functional specifications for the TMS320C6414, TMS320C6415, and TMS320C6416 DSP devices.

The *TMS320C6411 Digital Signal Processor Silicon Errata* (literature number SPRZ194) describes the known exceptions to the functional specifications for particular silicon revisions of the TMS320C6411 device.

The *Using IBIS Models for Timing Analysis* application report (literature number SPRA839) describes how to properly use IBIS models to attain accurate timing analysis for a given system.

For more detailed information on the device compatibility and similarities/differences among the C6211, C6411, C6414, C6415, and C6416 devices, see the *How To Begin Development Today With the TMS320C6414, TMS320C6415, and TMS320C6416 DSPs* application report (literature number SPRA718) and *How To Begin Development Today With the TMS320C6411 DSP* application report (literature number SPRA374).

The tools support documentation is electronically available within the Code Composer Studio™ Integrated Development Environment (IDE). For a complete listing of C6000™ DSP latest documentation, visit the Texas Instruments web site on the Worldwide Web at http://www.ti.com uniform resource locator (URL).

# TMS320C6411 FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS196H - MARCH 2002 - REVISED JULY 2004

#### clock PLL

Most of the internal C64x<sup>™</sup> DSP clocks are generated from a single source through the CLKIN pin. This source clock either drives the PLL, which multiplies the source clock frequency to generate the internal CPU clock, or bypasses the PLL to become the internal CPU clock.

To use the PLL to generate the CPU clock, the external PLL filter circuit must be properly designed. Figure 6 shows the external PLL circuitry for either x1 (PLL bypass) or other PLL multiply modes.

To minimize the clock jitter, a single clean power supply should power both the C64x<sup>™</sup> DSP device and the external clock oscillator circuit. The minimum CLKIN rise and fall times should also be observed. For the input clock timing requirements, see the *input and output clocks* electricals section.

Rise/fall times, duty cycles (high/low pulse durations), and the load capacitance of the external clock source must meet the DSP requirements in this data sheet (see the *electrical characteristics over recommended ranges of suppy voltage and operating case temperature* table and the *input and output clocks* electricals section). Table 23 lists some examples of compatible CLKIN external clock sources:

**Table 23. Compatible CLKIN External Clock Sources** 

| COMPATIBLE PARTS FOR EXTERNAL CLOCK SOURCES (CLKIN) | PART NUMBER               | MANUFACTURER                    |
|-----------------------------------------------------|---------------------------|---------------------------------|
|                                                     | JITO-2                    | Fox Electronix                  |
| 0.311.4                                             | STA series, ST4100 series | SaRonix Corporation             |
| Oscillators                                         | SG-636                    | Epson America                   |
|                                                     | 342                       | Corning Frequency Control       |
| PLL                                                 | ICS525-02                 | late westerd O'cour's Occasions |
| Spread Spectrum Clock Generator                     | MK1714                    | Integrated Circuit Systems      |

## clock PLL (continued)



- NOTES: A. Place all PLL external components (C1, C2, and the EMI Filter) as close to the C6000™ DSP device as possible. For the best performance, TI recommends that all the PLL external components be on a single side of the board without jumpers, switches, or components other than the ones shown.
  - B. For reduced PLL jitter, maximize the spacing between switching signals and the PLL external components (C1, C2, and the EMI Filter).
  - C. The 3.3-V supply for the EMI filter must be from the same 3.3-V power plane supplying the I/O voltage, DV<sub>DD</sub>.
  - D. EMI filter manufacturer TDK part number ACF451832-333, -223, -153, -103. Panasonic part number EXCET103U.

Figure 6. External PLL Circuitry for Either PLL Multiply Modes or x1 (Bypass) Mode

Table 24. TMS320C6411 PLL Multiply Factor Options, Clock Frequency Ranges, and Typical Lock Time<sup>†‡</sup>

|          | GLZ and ZLZ PACKAGE – 23 x 23 mm BGA |                         |                                       |                        |                        |                               |  |  |  |
|----------|--------------------------------------|-------------------------|---------------------------------------|------------------------|------------------------|-------------------------------|--|--|--|
| CLKMODE0 | CLKMODE<br>(PLL MULTIPLY<br>FACTORS) | CLKIN<br>RANGE<br>(MHz) | CPU CLOCK<br>FREQUENCY<br>RANGE (MHz) | CLKOUT4<br>RANGE (MHz) | CLKOUT6<br>RANGE (MHz) | TYPICAL<br>LOCK TIME<br>(μs)§ |  |  |  |
| 0        | Bypass (x1) [default]                | 30-75.75                | 30-75.75                              | 7.5–18.93              | 5–12.62                | N/A                           |  |  |  |
| 1        | х6                                   | 30-50.5                 | 180-303                               | 45-75.75               | 30-50.5                | 75                            |  |  |  |

<sup>†</sup> These clock frequency range values are applicable to a C6411–300 speed device.

<sup>§</sup> Under some operating conditions, the maximum PLL lock time may vary by as much as 150% from the specified typical value. For example, if the typical lock time is specified as 100 μs, the maximum value may be as long as 250 μs.



<sup>\$\</sup>frac{1}{2}\$ Use an external pullup resistor on the CLKMODE0 pin to set the C6411 device to the valid PLL multiply clock mode (x6). With an internal pulldown resistor on the CLKMODE0 pin, the default clock mode is x1 (bypass).

#### general-purpose input/output (GPIO)

To use the GP[15:0] software-configurable GPIO pins, the GPxEN bits in the GP Enable (GPEN) Register and the GPxDIR bits in the GP Direction (GPDIR) Register must be properly configured.

GPxEN = 1 GP[x] pin is enabled GPxDIR = 0 GP[x] pin is an input GPxDIR = 1 GP[x] pin is an output

where "x" represents one of the 15 through 0 GPIO pins

Figure 7 shows the GPIO enable bits in the GPEN register for the C6411 device. To use any of the GPx pins as general-purpose input/output functions, the corresponding GPxEN bit must be set to "1" (enabled). Default values are device-specific, so refer to Figure 7 for the C6411 default configuration.



**Legend:** R/W = Readable/Writeable; -n = value after reset, -x = undefined value after reset

Figure 7. GPIO Enable Register (GPEN) [Hex Address: 01B0 0000]

Figure 8 shows the GPIO direction bits in the GPDIR register. This register determines if a given GPIO pin is an input or an output providing the corresponding GPxEN bit is enabled (set to "1") in the GPEN register. By default, all the GPIO pins are configured as input pins.



**Legend:** R/W = Readable/Writeable; -n = value after reset, -x = undefined value after reset

Figure 8. GPIO Direction Register (GPDIR) [Hex Address: 01B0 0004]

For more detailed information on general-purpose inputs/outputs (GPIOs), see the *TMS320C6000 DSP General-Purpose Input/Output (GPIO) Reference Guide* (literature number SPRU584).



## power-down mode logic

Figure 9 shows the power-down mode logic on the C6411.



† External input clocks, with the exception of CLKIN, are *not* gated by the power-down mode logic.

Figure 9. Power-Down Mode Logic<sup>†</sup>

#### triggering, wake-up, and effects

The power-down modes and their wake-up methods are programmed by setting the PWRD field (bits 15–10) of the control status register (CSR). The PWRD field of the CSR is shown in Figure 10 and described in Table 25. When writing to the CSR, all bits of the PWRD field should be set at the same time. Logic 0 should be used when writing to the reserved bit (bit 15) of the PWRD field. The CSR is discussed in detail in the *TMS320C6000 CPU* and *Instruction Set Reference Guide* (literature number SPRU189).

# TMS320C6411 FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS196H - MARCH 2002 - REVISED JULY 2004

|                                            |                                            |                                      |                                      |                                                       |                                                  | 16                                               |
|--------------------------------------------|--------------------------------------------|--------------------------------------|--------------------------------------|-------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
|                                            |                                            |                                      |                                      |                                                       |                                                  |                                                  |
| 14                                         | 13                                         | 12                                   | 11                                   | 10                                                    | 9                                                | 8                                                |
| Enable or<br>Non-Enabled<br>Interrupt Wake | Enabled<br>Interrupt Wake                  | PD3                                  | PD2                                  | PD1                                                   |                                                  |                                                  |
| R/W-0                                      | R/W-0                                      | R/W-0                                | R/W-0                                | R/W-0                                                 |                                                  |                                                  |
|                                            |                                            |                                      |                                      |                                                       |                                                  | 0                                                |
|                                            | Enable or<br>Non-Enabled<br>Interrupt Wake | Enable or Non-Enabled Interrupt Wake | Enable or Enabled PD3 Interrupt Wake | Enable or Non-Enabled Interrupt Wake  Enabled PD3 PD2 | Enable or Non-Enabled Interrupt Wake PD3 PD2 PD1 | Enable or Non-Enabled Interrupt Wake PD3 PD2 PD1 |

**Legend:** R/W-x = Read/write reset value

NOTE: The shadowed bits are not part of the power-down logic discussion and therefore are not covered here. For information on these other bit fields in the CSR register, see the *TMS320C6000 CPU and Instruction Set Reference Guide* (literature number SPRU189).

#### Figure 10. PWRD Field of the CSR Register

A delay of up to nine clock cycles may occur after the instruction that sets the PWRD bits in the CSR before the PD mode takes effect. As best practice, NOPs should be padded after the PWRD bits are set in the CSR to account for this delay.

If PD1 mode is terminated by a non-enabled interrupt, the program execution returns to the instruction where PD1 took effect. If PD1 mode is terminated by an enabled interrupt, the interrupt service routine will be executed first, then the program execution returns to the instruction where PD1 took effect. In the case with an enabled interrupt, the GIE bit in the CSR and the NMIE bit in the interrupt enable register (IER) must also be set in order for the interrupt service routine to execute; otherwise, execution returns to the instruction where PD1 took effect upon PD1 mode termination by an enabled interrupt.



PD2 and PD3 modes can only be aborted by device reset. Table 25 summarizes all the power-down modes.

Table 25. Characteristics of the Power-Down Modes

| PRWD FIELD<br>(BITS 15–10) | POWER-DOWN<br>MODE | WAKE-UP METHOD                              | EFFECT ON CHIP'S OPERATION                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------|--------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000000                     | No power-down      | _                                           | _                                                                                                                                                                                                                                                                                                                                                                                                        |
| 001001                     | PD1                | Wake by an enabled interrupt                | CPU halted (except for the interrupt logic) Power-down mode blocks the internal clock inputs at the                                                                                                                                                                                                                                                                                                      |
| 010001                     | PD1                | Wake by an enabled or non-enabled interrupt | boundary of the CPU, preventing most of the CPU's logic from switching. During PD1, EDMA transactions can proceed between peripherals and internal memory.                                                                                                                                                                                                                                               |
| 011010                     | PD2†               | Wake by a device reset                      | Output clock from PLL is halted, stopping the internal clock structure from switching and resulting in the entire chip being halted. All register and internal RAM contents are preserved. All functional I/O "freeze" in the last state when the PLL clock is turned off.                                                                                                                               |
| 011100                     | PD3†               | Wake by a device reset                      | Input clock to the PLL stops generating clocks. All register and internal RAM contents are preserved. All functional I/O "freeze" in the last state when the PLL clock is turned off. Following reset, the PLL needs time to re-lock, just as it does following power-up. Wake-up from PD3 takes longer than wake-up from PD2 because the PLL needs to be re-locked, just as it does following power-up. |
| All others                 | Reserved           | _                                           | _                                                                                                                                                                                                                                                                                                                                                                                                        |

<sup>†</sup> When entering PD2 and PD3, all functional I/O remains in the previous state. However, for peripherals which are asynchronous in nature or peripherals with an external clock source, output signals may transition in response to stimulus on the inputs. Under these conditions, peripherals will not operate according to specifications.

#### C64x power-down mode with an emulator

If user power-down modes are programmed, and an emulator is attached, the modes will be masked to allow the emulator access to the system. This condition prevails until the emulator is reset or the cable is removed from the header. If power measurements are to be performed when in a power-down mode, the emulator cable should be removed.

When the DSP is in power-down mode PD2 or PD3, emulation logic will force any emulation execution command (such as Step or Run) to spin in IDLE. For this reason, PC writes (such as loading code) will fail. A DSP reset will be required to get the DSP out of PD2/PD3.

#### power-supply sequencing

TI DSPs do not require specific power sequencing between the core supply and the I/O supply. However, systems should be designed to ensure that neither supply is powered up for extended periods of time (>1 second) if the other supply is below the proper operating voltage.

#### power-supply design considerations

A dual-power supply with simultaneous sequencing can be used to eliminate the delay between core and I/O power up. A Schottky diode can also be used to tie the core rail to the I/O rail (see Figure 11).





Figure 11. Schottky Diode Diagram

Core and I/O supply voltage regulators should be located close to the DSP (or DSP array) to minimize inductance and resistance in the power delivery path. Additionally, when designing for high-performance applications utilizing the C6000™ platform of DSPs, the PC board should include separate power planes for core, I/O, and ground, all bypassed with high-quality low-ESL/ESR capacitors.

#### power-supply decoupling

In order to properly decouple the supply planes from system noise, place as many capacitors (caps) as possible close to the DSP. Assuming 0603 caps, the user should be able to fit a total of 60 caps, 30 for the core supply and 30 for the I/O supply. These caps need to be close to the DSP power pins, no more than 1.25 cm maximum distance to be effective. Physically smaller caps, such as 0402, are better because of their lower parasitic inductance. Proper capacitance values are also important. Small bypass caps (near 560 pF) should be closest to the power pins. Medium bypass caps (220 pF or as large as can be obtained in a small package) should be next closest. TI recommends no less than 8 small and 8 medium caps per supply (32 total) be placed immediately next to the BGA vias, using the "interior" BGA space and at least the corners of the "exterior".

Eight larger caps (4 for each supply) can be placed further away for bulk decoupling. Large bulk caps (on the order of 100  $\mu$ F) should be furthest away (but still as close as possible). No less than 4 large caps per supply (8 total) should be placed outside of the BGA.

Any cap selection needs to be evaluated from a yield/manufacturing point-of-view. As with the selection of any component, verification of capacitor availability over the product's production lifetime should be considered.

## IEEE 1149.1 JTAG compatibility statement

The TMS320C6411 DSP requires that both  $\overline{\text{TRST}}$  and  $\overline{\text{RESET}}$  be asserted upon power up to be properly initialized. While  $\overline{\text{RESET}}$  initializes the DSP core,  $\overline{\text{TRST}}$  initializes the DSP's emulation logic. Both resets are required for proper operation.

Note: TRST is synchronous and *must* be clocked by TCLK; otherwise, BSCAN may not respond as expected after TRST is asserted.

While both TRST and RESET need to be asserted upon power up, only RESET needs to be released for the DSP to boot properly. TRST may be asserted indefinitely for normal operation, keeping the JTAG port interface and DSP's emulation logic in the reset state. TRST only needs to be released when it is necessary to use a JTAG controller to debug the DSP or exercise the DSP's boundary scan functionality. RESET must be released in order for boundary-scan JTAG to read the variant field of IDCODE correctly. Other boundary-scan instructions work correctly independent of current state of RESET.

For maximum reliability, the TMS320C6411 DSP includes an internal pulldown (IPD) on the TRST pin to ensure that TRST will always be asserted upon power up and the DSP's internal emulation logic will always be properly initialized. JTAG controllers from Texas Instruments actively drive TRST high. However, some third-party JTAG controllers may not drive TRST high but expect the use of a pullup resistor on TRST. When using this type of JTAG controller, assert TRST to intialize the DSP after powerup and externally drive TRST high before attempting any emulation or boundary scan operations.

Following the release of RESET, the low-to-high transition of TRST must occur to latch the state of EMU1 and EMU0. The EMU[1:0] pins configure the device for either Boundary Scan mode or Normal/Emulation mode. For more detailed information, see the terminal functions section of this data sheet.

Note: The DESIGN\_WARNING section of the TMS320C6411 BSDL file contains information and constraints regarding proper device operation while in Boundary Scan Mode.

### **EMIF** device speed

The rated EMIF speed of this device only applies to the SDRAM interface when in a system that meets the following requirements:

- 1 chip-enable (CE) space (maximum of 2 chips) of SDRAM connected to EMIF
- up to 1 CE space of buffers connected to EMIF
- EMIF trace lengths between 1 and 3 inches
- 143-MHz SDRAM for 75-MHz operation

Other configurations may be possible, but timing analysis must be done to verify all AC timings are met. Verification of AC timings is mandatory when using configurations other than those specified above.

TI recommends utilizing the input/output buffer information specification (IBIS) models to analyze all AC timings. To properly use IBIS models to attain accurate timing analysis for a given system, see the *Using IBIS Models* for *Timing Analysis* application report (literature number SPRA839).

To maintain signal integrity, serial termination resistors should be inserted into all EMIF output signal lines (see the Terminal Functions table for the EMIF output signals).

# TMS320C6411 FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS196H - MARCH 2002 - REVISED JULY 2004

#### bootmode

The C6411 device resets using the active-low signal RESET. While RESET is low, the device is held in reset and is initialized to the prescribed reset state. Refer to reset timing for reset timing characteristics and states of device pins during reset. The release of RESET starts the processor running with the prescribed device configuration and boot mode.

The C6411 has three types of boot modes:

#### Host boot

If host boot is selected, upon release of RESET, the CPU is internally "stalled" while the remainder of the device is released. During this period, an external host can initialize the CPU's memory space as necessary through the host interface, including internal configuration registers, such as those that control the EMIF or other peripherals. For the C6411 device, the HPI peripheral is used for host boot if PCI\_EN = 0, and the PCI peripheral is used if PCI\_EN = 1. Once the host is finished with all necessary initialization, it must set the DSPINT bit in the HPIC register to complete the boot process. This transition causes the boot configuration logic to bring the CPU out of the "stalled" state. The CPU then begins execution from address 0. The DSPINT condition is not latched by the CPU, because it occurs while the CPU is still internally "stalled". Also, DSPINT brings the CPU out of the "stalled" state only if the host boot process is selected. All memory may be written to and read by the host. This allows for the host to verify what it sends to the DSP if required. After the CPU is out of the "stalled" state, the CPU needs to clear the DSPINT, otherwise, no more DSPINTs can be received.

#### EMIF boot (using default ROM timings)

Upon the release of RESET, the 1K-Byte ROM code located in the beginning of CE1 is copied to address 0 by the EDMA using the default ROM timings, while the CPU is internally "stalled". The data should be stored in the endian format that the system is using. In this case, the EMIF automatically assembles consecutive 8-bit bytes to form the 32-bit instruction words to be copied. The transfer is automatically done by the EDMA as a single-frame block transfer from the ROM to address 0. After completion of the block transfer, the CPU is released from the "stalled" state and starts running from address 0.

#### No boot

With no boot, the CPU begins direct execution from the memory located at address 0. Note: operation is undefined if invalid code is located at address 0.

#### reset

A hardware reset (RESET) is required to place the DSP into a known good state out of power-up. The RESET signal can be asserted (pulled low) prior to ramping the core and I/O voltages or after the core and I/O voltages have reached their proper operating conditions. As a best practice, reset should be held low during power-up. Prior to deasserting RESET (low-to-high transition), the core and I/O voltages should be at their proper operating conditions and CLKIN should also be running at the correct frequency.

# TMS320C6411 FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS196H - MARCH 2002 - REVISED JULY 2004

# absolute maximum ratings over operating case temperature range (unless otherwise noted)†

| Supply voltage ranges: | CV <sub>DD</sub> (see Note 1) | – 0.3 V to 1.8 V                           |
|------------------------|-------------------------------|--------------------------------------------|
|                        | DV <sub>DD</sub> (see Note 1) | 0.3 V to 4 V                               |
| Input voltage ranges:  | (except PCI), V <sub>I</sub>  | 0.3 V to 4 V                               |
|                        | (PCI), V <sub>IP</sub>        | $\dots$ -0.5 V to DV <sub>DD</sub> + 0.5 V |
| Output voltage ranges: | (except PCI), VO              | 0.3 V to 4 V                               |
|                        | (PCI), V <sub>OP</sub>        | $\dots$ -0.5 V to DV <sub>DD</sub> + 0.5 V |
| Operating case tempera | ature range, T <sub>C</sub>   | 0°C to 90°C                                |
| Storage temperature ra | nge, T <sub>sta</sub>         | 65°C to 150°C                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to VSS

## recommended operating conditions

|                  |                                             | MIN                 | NOM | MAX                    | UNIT |
|------------------|---------------------------------------------|---------------------|-----|------------------------|------|
| CV <sub>DD</sub> | Supply voltage, Core‡                       | 1.14                | 1.2 | 1.26                   | V    |
| $DV_{DD}$        | Supply voltage, I/O                         | 3.14                | 3.3 | 3.46                   | V    |
| VSS              | Supply ground                               | 0                   | 0   | 0                      | V    |
| VIH              | High-level input voltage (except PCI)       | 2                   |     |                        | V    |
| $V_{IL}$         | Low-level input voltage (except PCI)        |                     |     | 0.8                    | V    |
| VIP              | Input voltage (PCI)                         | -0.5                |     | DV <sub>DD</sub> + 0.5 | V    |
| VIHP             | High-level input voltage (PCI)              | 0.5DV <sub>DD</sub> |     | DV <sub>DD</sub> + 0.5 | V    |
| VILP             | Low-level input voltage (PCI)               | -0.5                |     | $0.3DV_{DD}$           | V    |
| Vos              | Maximum voltage during overshoot/undershoot | -1.0§               |     | 4.3§                   | V    |
| TC               | Operating case temperature                  | 0                   |     | 90                     | °C   |

Future variants of the C6411 DSP may operate at voltages ranging from 0.9 V to 1.4 V to provide a range of system power/performance options. TI highly recommends that users design-in a supply that can handle multiple voltages within this range (i.e., 1.2 V, 1.25 V, 1.3 V, 1.35 V, 1.4 V with ± 3% tolerances) by implementing simple board changes such as reference resistor values or input pin configuration modifications. Examples of such supplies include the PT4660, PT5500, PT5520, PT6440, and PT6930 series from Power Trends, a subsidiary of Texas Instruments. Not incorporating a flexible supply may limit the system's ability to easily adapt to future versions of C641x devices.

<sup>§</sup> The absolute maximum ratings should not be exceeded for more than 30% of the cycle period.

# electrical characteristics over recommended ranges of supply voltage and operating case temperature (unless otherwise noted)

| PARAMETER        |                                        | TEST CO                                                                              | TEST CONDITIONS†         |                       |      | MAX                   | UNIT |
|------------------|----------------------------------------|--------------------------------------------------------------------------------------|--------------------------|-----------------------|------|-----------------------|------|
| Vон              | High-level output voltage (except PCI) | $DV_{DD} = MIN,$                                                                     | $I_{OH} = MAX$           | 2.4                   |      |                       | V    |
| VOHP             | High-level output voltage (PCI)        | $I_{OHP} = -0.5 \text{ mA},$                                                         | DV <sub>DD</sub> = 3.3 V | 0.9DV <sub>DD</sub> ¶ |      |                       | V    |
| VOL              | Low-level output voltage (except PCI)  | $DV_{DD} = MIN,$                                                                     | $I_{OL} = MAX$           |                       |      | 0.4                   | V    |
| VOLP             | Low-level output voltage (PCI)         | IOLP = 1.5  mA,                                                                      | $DV_{DD} = 3.3 V$        |                       |      | 0.1DV <sub>DD</sub> ¶ | V    |
|                  |                                        | $V_I = V_{SS}$ to $DV_{DD}$ resistor                                                 | no opposing internal     |                       |      | ±10                   | uA   |
| II               | Input current (except PCI)             | V <sub>I</sub> = V <sub>SS</sub> to DV <sub>DD</sub> of pullup resistor <sup>‡</sup> | opposing internal        | 50                    | 100  | 150                   | uA   |
|                  |                                        | V <sub>I</sub> = V <sub>SS</sub> to DV <sub>DD</sub> of pulldown resistor‡           | opposing internal        | -150                  | -100 | -50                   | uA   |
| lΡ               | Input leakage current (PCI)§           | $0 < V_{IP} < DV_{DD}$                                                               | DV <sub>DD</sub> = 3.3 V |                       |      | ±10                   | uA   |
|                  |                                        | EMIF, CLKOUT4, CL                                                                    | _KOUT6, EMUx             |                       |      | -16                   | mA   |
| ЮН               | High-level output current              | Timer, TDO, GPIO (Excluding GP[15:9,                                                 | 2, 1]), McBSP            |                       |      | -8                    | mA   |
|                  |                                        | PCI/HPI                                                                              |                          |                       |      | _0.5§¶                | mA   |
|                  |                                        | EMIF, CLKOUT4, CL                                                                    | _KOUT6, EMUx             |                       |      | 16                    | mA   |
| lOL              | Low-level output current               | Timer, TDO, GPIO (Excluding GP[15:9,                                                 | 2, 1]), McBSP            |                       |      | 8                     | mA   |
|                  |                                        | PCI/HPI                                                                              |                          |                       |      | 1.5¶                  | mA   |
| loz              | Off-state output current               | $V_O = DV_{DD}$ or 0 V                                                               |                          |                       |      | ±10                   | uA   |
| ICDD             | Core supply current#                   | CV <sub>DD</sub> = 1.2 V, CPU                                                        | clock = 300 MHz          |                       | 550  |                       | mA   |
| I <sub>DDD</sub> | I/O supply current <sup>#</sup>        | DV <sub>DD</sub> = 3.3 V, CPU                                                        | clock = 300 MHz          |                       | 125  |                       | mA   |
| Ci               | Input capacitance                      |                                                                                      |                          |                       |      | 10                    | pF   |
| Co               | Output capacitance                     |                                                                                      |                          |                       |      | 10                    | pF   |

<sup>†</sup> For test conditions shown as MIN, MAX, or NOM, use the appropriate value specified in the recommended operating conditions table.

## recommended clock and control signal transition behavior

All clocks and control signals must transition between  $V_{IH}$  and  $V_{IL}$  (or between  $V_{IL}$  and  $V_{IH}$ ) in a monotonic manner.

<sup>‡</sup> Applies only to pins with an internal pullup (IPU) or pulldown (IPD) resistor.

<sup>§</sup> PCI input leakage currents include Hi-Z output leakage for all bidirectional buffers with 3-state outputs.

These rated numbers are from the PCI specification version 2.3. The DC specification and AC specification are defined in Tables 4-3 and 4-4, respectively.

<sup>#</sup> Measured with average activity (50% high/50% low power). The actual current draw is highly application-dependent. For more details on core and I/O activity, refer to the *TMS320C6411 Power Consumption Summary* application report (literature number SPRA373).

#### PARAMETER MEASUREMENT INFORMATION



NOTE: The data sheet provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. A transmission line with a delay of 2 ns or longer can be used to produce the desired transmission line effect. The transmission line is intended as a load only. It is not necessary to add or subtract the transmission line delay (2 ns or longer) from the data sheet timings.

Input requirements in this data sheet are tested with an input slew rate of < 4 Volts per nanosecond (4 V/ns) at the device pin.

#### Figure 12. Test Load Circuit for AC Timing Measurements

The tester load circuit is for characterization and measurement of AC timing signals. This load does not indicate the maximum load the device is capable of driving.

# signal transition levels

All input and output timing parameters are referenced to 1.5 V for both "0" and "1" logic levels.



Figure 13. Input and Output Voltage Reference Levels for AC Timing Measurements

All rise and fall transition timing parameters are referenced to  $V_{IL}$  MAX and  $V_{IH}$  MIN for input clocks,  $V_{OL}$  MAX and  $V_{OHP}$  MIN for output clocks,  $V_{ILP}$  MAX and  $V_{IHP}$  MIN for PCI input clocks, and  $V_{OLP}$  MAX and  $V_{OHP}$  MIN for PCI output clocks.



Figure 14. Rise and Fall Transition Time Voltage Reference Levels

## signal transition rates

All timings are tested with an input edge rate of 4 Volts per nanosecond (4 V/ns).

## PARAMETER MEASUREMENT INFORMATION (CONTINUED)

## timing parameters and board routing analysis

The timing parameter values specified in this data sheet do not include delays by board routings. As a good board design practice, such delays must always be taken into account. Timing values may be adjusted by increasing/decreasing such delays. TI recommends utilizing the available I/O buffer information specification (IBIS) models to analyze the timing characteristics correctly. To properly use IBIS models to attain accurate timing analysis for a given system, see the Using IBIS Models for Timing Analysis application report (literature number SPRA839). If needed, external logic hardware such as buffers may be used to compensate any timing differences.

For inputs, timing is most impacted by the round-trip propagation delay from the DSP to the external device and from the external device to the DSP. This round-trip delay tends to negatively impact the input setup time margin. but also tends to improve the input hold time margins (see Table 26 and Figure 15).

Figure 15 represents a general transfer between the DSP and an external device. The figure also represents board route delays and how they are perceived by the DSP and the external device.

Table 26. Board-Level Timings Example (see Figure 15) DESCRIPTION NO. Clock route delay 1 2 Minimum DSP hold time 3 Minimum DSP setup time 4 External device hold time requirement 5 External device setup time requirement 6 Control signal route delay 7 External device hold time 8 External device access time 9 DSP hold time requirement 10 DSP setup time requirement 11 Data route delay **ECLKOUT** (Output from DSP) **ECLKOUT** (Input to External Device) 3 Control Signals† (Output from DSP) 5

6

(Output from External Device)

**Control Signals** (Input to External Device)

Data Signals‡

Data Signals‡ (Input to DSP)

Figure 15. Board-Level Input/Output Timings

11

8

**-**10



<sup>†</sup> Control signals include data for Writes.

<sup>‡</sup> Data signals are generated during Reads from an external device.

## INPUT AND OUTPUT CLOCKS

# timing requirements for CLKIN<sup>†‡§</sup> (see Figure 16)

| NO. |            |                            | -300 |             |       |             |    |
|-----|------------|----------------------------|------|-------------|-------|-------------|----|
|     |            |                            |      | PLL MODE x6 |       | x1 (BYPASS) |    |
|     |            |                            | MIN  | MAX         | MIN   | MAX         |    |
| 1   | tc(CLKIN)  | Cycle time, CLKIN          | 20   | 33.3        | 13.3  | 33.3        | ns |
| 2   | tw(CLKINH) | Pulse duration, CLKIN high | 0.4C |             | 0.45C |             | ns |
| 3   | tw(CLKINL) | Pulse duration, CLKIN low  | 0.4C |             | 0.45C |             | ns |
| 4   | t(CLKIN)   | Transition time, CLKIN     |      | 5           |       | 1           | ns |
| 5   | tJ(CLKIN)  | Period jitter, CLKIN       |      | 0.02C       |       | 0.02C       | ns |



Figure 16. CLKIN Timing

<sup>†</sup> The reference points for the rise and fall transitions are measured at V<sub>IL</sub> MAX and V<sub>IH</sub> MIN. ‡ For more details on the PLL multiplier factor (x6), see the *Clock PLL* section of this data sheet. § C = CLKIN cycle time in ns. For example, when CLKIN frequency is 50 MHz, use C = 20 ns.

# **INPUT AND OUTPUT CLOCKS (CONTINUED)**

# switching characteristics over recommended operating conditions for CLKOUT4<sup>†‡§</sup> (see Figure 17)

|     | PARAMETER             |                              | -30      | UNIT     |    |
|-----|-----------------------|------------------------------|----------|----------|----|
| NO. |                       |                              | CLKMODE  |          |    |
|     |                       |                              | MIN      | MAX      |    |
| 1   | tJ(CKO4)              | Period jitter, CLKOUT4       | 0        | ±175     | ps |
| 2   | tw(CKO4H)             | Pulse duration, CLKOUT4 high | 2P - 0.7 | 2P + 0.7 | ns |
| 3   | tw(CKO4L)             | Pulse duration, CLKOUT4 low  | 2P - 0.7 | 2P + 0.7 | ns |
| 4   | t <sub>t</sub> (CKO4) | Transition time, CLKOUT4     |          | 1        | ns |

<sup>&</sup>lt;sup>†</sup> The reference points for the rise and fall transitions are measured at V<sub>OL</sub> MAX and V<sub>OH</sub> MIN.

<sup>§</sup> P = 1/CPU clock frequency in nanoseconds (ns)



Figure 17. CLKOUT4 Timing

# switching characteristics over recommended operating conditions for CLKOUT6<sup>†‡§</sup> (see Figure 18)

| NO. | PARAMETER |                              | -30              | UNIT     |    |
|-----|-----------|------------------------------|------------------|----------|----|
|     |           |                              | CLKMODE = x1, x6 |          |    |
|     |           |                              | MIN              | MAX      |    |
| 1   | tJ(CKO6)  | Period jitter, CLKOUT6       | 0                | ±175     | ps |
| 2   | tw(CKO6H) | Pulse duration, CLKOUT6 high | 3P - 0.7         | 3P + 0.7 | ns |
| 3   | tw(CKO6L) | Pulse duration, CLKOUT6 low  | 3P - 0.7         | 3P + 0.7 | ns |
| 4   | tt(CKO6)  | Transition time, CLKOUT6     |                  | 1        | ns |

<sup>&</sup>lt;sup>†</sup> The reference points for the rise and fall transitions are measured at VOL MAX and VOH MIN.

<sup>§</sup> P = 1/CPU clock frequency in nanoseconds (ns)



Figure 18. CLKOUT6 Timing

<sup>‡</sup>PH is the high period of CLKIN in ns and PL is the low period of CLKIN in ns.

<sup>‡</sup>PH is the high period of CLKIN in ns and PL is the low period of CLKIN in ns.

### **INPUT AND OUTPUT CLOCKS (CONTINUED)**

# timing requirements for ECLKIN<sup>†‡§</sup> (see Figure 19)

| No  |                      |                             |      |       |      |
|-----|----------------------|-----------------------------|------|-------|------|
| NO. |                      |                             |      | MAX   | UNIT |
| 1   | t <sub>C</sub> (EKI) | Cycle time, ECLKIN          | 7.5¶ | 16P   | ns   |
| 2   | tw(EKIH)             | Pulse duration, ECLKIN high | 3.38 |       | ns   |
| 3   | tw(EKIL)             | Pulse duration, ECLKIN low  | 3.38 |       | ns   |
| 4   | t <sub>t(EKI)</sub>  | Transition time, ECLKIN     |      | 2     | ns   |
| 5   | <sup>t</sup> J(EKI)  | Period jitter, ECLKIN       |      | 0.02E | ns   |

 $<sup>\</sup>dagger$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

<sup>¶</sup> Minimum ECLKIN times are based on internal logic speed; the maximum useable speed of the EMIF may be lower due to AC timing requirements. On the -300 device, 75-MHz operation is achievable if the requirements of the EMIF Device Speed section are met. Minimum ECLKIN cycle times must be met, even when ECLKIN is generated by an internal clock source.



Figure 19. ECLKIN Timing

# switching characteristics over recommended operating conditions for ECLKOUT1§#|| (see Figure 20)

|     |                       | PARAMETER                                | -3       |                   |    |
|-----|-----------------------|------------------------------------------|----------|-------------------|----|
| NO. |                       | MIN                                      | MAX      | UNIT              |    |
| 1   | t <sub>J</sub> (EKO1) | Period jitter, ECLKOUT1                  | 0        | ±175 <sup>☆</sup> | ps |
| 2   | tw(EKO1H)             | Pulse duration, ECLKOUT1 high            | EH – 0.7 | EH + 0.7          | ns |
| 3   | tw(EKO1L)             | Pulse duration, ECLKOUT1 low             | EL - 0.7 | EL + 0.7          | ns |
| 4   | tt(EKO1)              | Transition time, ECLKOUT1                |          | 1                 | ns |
| 5   | td(EKIH-EKO1H)        | Delay time, ECLKIN high to ECLKOUT1 high | 1        | 8                 | ns |
| 6   | td(EKIL-EKO1L)        | Delay time, ECLKIN low to ECLKOUT1 low   | 1        | 8                 | ns |

<sup>§</sup> E = the EMIF input clock (ECLKIN, CPU/4 clock, or CPU/6 clock) period in ns.

<sup>★</sup>This cycle-to-cycle jitter specification was measured with CPU/4 or CPU/6 as the source of the EMIF input clock.



Figure 20. ECLKOUT1 Timing



<sup>‡</sup>The reference points for the rise and fall transitions are measured at VIL MAX and VIH MIN.

<sup>§</sup> E = the EMIF input clock (ECLKIN, CPU/4 clock, or CPU/6 clock) period in ns for EMIFA or EMIFB.

 $<sup>^{\#}</sup>$  The reference points for the rise and fall transitions are measured at V<sub>OL</sub> MAX and V<sub>OH</sub> MIN.

EH is the high period of E (EMIF input clock period) in ns and EL is the low period of E (EMIF input clock period) in ns.

### **INPUT AND OUTPUT CLOCKS (CONTINUED)**

# switching characteristics over recommended operating conditions for ECLKOUT2<sup>†‡</sup> (see Figure 21)

| No  |                             | DADAMETED                                | -30         |             |      |
|-----|-----------------------------|------------------------------------------|-------------|-------------|------|
| NO. |                             | PARAMETER                                | MIN         | MAX         | UNIT |
| 1   | tJ(EKO2)                    | Period jitter, ECLKOUT2                  | 0           | ±175§       | ps   |
| 2   | tw(EKO2H)                   | Pulse duration, ECLKOUT2 high            | 0.5NE - 0.7 | 0.5NE + 0.7 | ns   |
| 3   | tw(EKO2L)                   | Pulse duration, ECLKOUT2 low             | 0.5NE - 0.7 | 0.5NE + 0.7 | ns   |
| 4   | tt(EKO2)                    | Transition time, ECLKOUT2                |             | 1           | ns   |
| 5   | t <sub>d</sub> (EKIH-EKO2H) | Delay time, ECLKIN high to ECLKOUT2 high | 1           | 8           | ns   |
| 6   | td(EKIH-EKO2L)              | Delay time, ECLKIN high to ECLKOUT2 low  | 1           | 8           | ns   |

<sup>&</sup>lt;sup>†</sup> The reference points for the rise and fall transitions are measured at V<sub>OL</sub> MAX and V<sub>OH</sub> MIN.

<sup>§</sup> This cycle-to-cycle jitter specification was measured with CPU/4 or CPU/6 as the source of the EMIF input clock.



Figure 21. ECLKOUT2 Timing

<sup>‡</sup> E = the EMIF input clock (ECLKIN, CPU/4 clock, or CPU/6 clock) period in ns.

N =the EMIF input clock divider; N = 1, 2,or 4.

#### **ASYNCHRONOUS MEMORY TIMING**

## timing requirements for asynchronous memory cycles<sup>†‡</sup> (see Figure 22 and Figure 23)

|     |                                                                   |                                             |         | -30 | 00   |    |
|-----|-------------------------------------------------------------------|---------------------------------------------|---------|-----|------|----|
| NO. |                                                                   |                                             | MIN     | MAX | UNIT |    |
| 3   | 3 t <sub>Su(EDV-AREH)</sub> Setup time, EDx valid before ARE high |                                             | 6.5     |     | ns   |    |
| 4   | 4 th(AREH-EDV) Hold time, EDx valid after ARE high                |                                             | 1       |     | ns   |    |
| 6   | t <sub>su(ARDY-EKO1H)</sub>                                       | Setup time, ARDY valid before ECLKOUTx high |         | 3   |      | ns |
| 7   | 4                                                                 |                                             | Rev 1.1 | 1   |      | ns |
| /   | th(EKO1H-ARDY) Hold time, ARDY valid after ECLKOUTx high          |                                             | Rev 2.0 | 1.3 |      | ns |

To ensure data setup time, simply program the strobe width wide enough. ARDY is internally synchronized. The ARDY signal is *only* recognized two cycles before the end of the programmed strobe time and while ARDY is low, the strobe time is extended cycle-by-cycle. When ARDY is recognized low, the end of the strobe time is two cycles after ARDY is recognized high. To use ARDY as an asynchronous input, the pulse width of the ARDY signal should be wide enough (e.g., pulse width = 2E) to ensure setup and hold time is met.

# switching characteristics over recommended operating conditions for asynchronous memory cyclesद (see Figure 22 and Figure 23)

| No  |                 | PARAMETER                                            | -300         |      | LINUT |
|-----|-----------------|------------------------------------------------------|--------------|------|-------|
| NO. |                 | MIN                                                  | MAX          | UNIT |       |
| 1   | tosu(SELV-AREL) | Output setup time, select signals valid to ARE low   | RS * E – 1.5 |      | ns    |
| 2   | toh(AREH-SELIV) | Output hold time, ARE high to select signals invalid | RS * E – 1.9 |      | ns    |
| 5   | td(EKO1H-AREV)  | Delay time, ECLKOUTx high to ARE vaild               | 1            | 7    | ns    |
| 8   | tosu(SELV-AWEL) | Output setup time, select signals valid to AWE low   | WS * E - 1.7 |      | ns    |
| 9   | toh(AWEH-SELIV) |                                                      |              |      | ns    |
| 10  | td(EKO1H-AWEV)  | Delay time, ECLKOUTx high to AWE vaild               | 1.3          | 7.1  | ns    |

RS = Read setup, RST = Read strobe, RH = Read hold, WS = Write setup, WST = Write strobe, WH = Write hold. These parameters are programmed via the EMIF CE space control registers.



<sup>‡</sup>RS = Read setup, RST = Read strobe, RH = Read hold, WS = Write setup, WST = Write strobe, WH = Write hold. These parameters are programmed via the EMIF CE space control registers.

<sup>§</sup> E = ECLKOUT1 period in ns

<sup>¶</sup> Select signals for EMIF include:  $\overline{CEx}$ ,  $\overline{BE[3:0]}$ ,  $\overline{EA[22:3]}$ ,  $\overline{AOE}$ ; and for EMIF writes, include ED[31:0].



<sup>†</sup> AOE/SDRAS/SOE, ARE/SDCAS/SADS/SRE, and AWE/SDWE/SWE operate as AOE (identified under select signals), ARE, and AWE, respectively, during asynchronous memory accesses.

Figure 22. Asynchronous Memory Read Timing



## **ASYNCHRONOUS MEMORY TIMING (CONTINUED)** Setup = 2 Strobe = 3 Hold = 2**Not Ready ECLKOUT**x CEx BE[3:0] BE 8 EA[22:3] Address 8 -ED[31:0] · **Write Data** AOE/SDRAS/SOE† ARE/SDCAS/SADS/SRE† **◆** 10 ₹ 10 AWE/SDWE/SWE†

ARDY

Figure 23. Asynchronous Memory Write Timing

<sup>†</sup> AOE/SDRAS/SOE, ARE/SDCAS/SADS/SRE, and AWE/SDWE/SWE operate as AOE (identified under select signals), ARE, and AWE, respectively, during asynchronous memory accesses.

#### PROGRAMMABLE SYNCHRONOUS INTERFACE TIMING

### timing requirements for programmable synchronous interface cycles (see Figure 24)

|     |                |                                                 | -30 | 00  |      |
|-----|----------------|-------------------------------------------------|-----|-----|------|
| NO. |                |                                                 | MIN | MAX | UNIT |
| 6   | tsu(EDV-EKOxH) | Setup time, read EDx valid before ECLKOUTx high | 6.4 |     | ns   |
| 7   | th(EKOxH-EDV)  | Hold time, read EDx valid after ECLKOUTx high   | 1.5 |     | ns   |

# switching characteristics over recommended operating conditions for programmable synchronous interface cycles<sup>†</sup> (see Figure 24–Figure 26)

| NO  | DADAMETED      |                                             |     |     |      |
|-----|----------------|---------------------------------------------|-----|-----|------|
| NO. | PARAMETER      |                                             |     | MAX | UNIT |
| 1   | td(EKOxH-CEV)  | Delay time, ECLKOUTx high to CEx valid      | 1.3 | 9.7 | ns   |
| 2   | td(EKOxH-BEV)  | Delay time, ECLKOUTx high to BEx valid      |     | 9.7 | ns   |
| 3   | td(EKOxH-BEIV) | Delay time, ECLKOUTx high to BEx invalid    | 1.3 |     | ns   |
| 4   | td(EKOxH-EAV)  | Delay time, ECLKOUTx high to EAx valid      |     | 9.7 | ns   |
| 5   | td(EKOxH-EAIV) | Delay time, ECLKOUTx high to EAx invalid    | 1.3 |     | ns   |
| 8   | td(EKOxH-ADSV) | Delay time, ECLKOUTx high to SADS/SRE valid | 1.3 | 9.7 | ns   |
| 9   | td(EKOxH-OEV)  | Delay time, ECLKOUTx high to, SOE valid     | 1.3 | 9.7 | ns   |
| 10  | td(EKOxH-EDV)  | Delay time, ECLKOUTx high to EDx valid      |     | 9.7 | ns   |
| 11  | td(EKOxH-EDIV) | Delay time, ECLKOUTx high to EDx invalid    | 1.3 |     | ns   |
| 12  | td(EKOxH-WEV)  | Delay time, ECLKOUTx high to SWE valid      | 1.3 | 9.7 | ns   |

<sup>†</sup> The following parameters are programmable via the EMIF CE Space Secondary Control register (CEXSEC):

- Read latency (SYNCRL): 0-, 1-, 2-, or 3-cycle read latency
- Write latency (SYNCWL): 0-, 1-, 2-, or 3-cycle write latency
- CEx assertion length (CEEXT): For standard SBSRAM or ZBT SRAM interface, CEx goes inactive after the final command has been issued (CEEXT = 0). For synchronous FIFO interface with glue, CEx is active when SOE is active (CEEXT = 1).
- Function of SADS/SRE (RENEN): For standard SBSRAM or ZBT SRAM interface, SADS/SRE acts as SADS with deselect cycles (RENEN = 0). For FIFO interface, SADS/SRE acts as SRE with NO deselect cycles (RENEN = 1).
- Synchronization clock (SNCCLK): Synchronized to ECLKOUT1 or ECLKOUT2



### PROGRAMMABLE SYNCHRONOUS INTERFACE TIMING (CONTINUED)



AWE/SDWE/SWE§

<sup>‡</sup> The following parameters are programmable via the EMIF CE Space Secondary Control register (CEXSEC):

- Read latency (SYNCRL): 0-, 1-, 2-, or 3-cycle read latency
- Write latency (SYNCWL): 0-, 1-, 2-, or 3-cycle write latency
- CEx assertion length (CEEXT): For standard SBSRAM or ZBT SRAM interface, CEx goes inactive after the final command has been issued (CEEXT = 0). For synchronous FIFO interface with glue,  $\overline{\text{CEx}}$  is active when  $\overline{\text{SOE}}$  is active (CEEXT = 1).
- Function of SADS/SRE (RENEN): For standard SBSRAM or ZBT SRAM interface, SADS/SRE acts as SADS with deselect cycles (RENEN = 0). For FIFO interface, SADS/SRE acts as SRE with NO deselect cycles (RENEN = 1).
- Synchronization clock (SNCCLK): Synchronized to ECLKOUT1 or ECLKOUT2
- § ARE/SDCAS/SADS/SRE, AOE/SDRAS/SOE, and AWE/SDWE/SWE operate as SADS/SRE, SOE, and SWE, respectively, during programmable synchronous interface accesses.

Figure 24. Programmable Synchronous Interface Read Timing (With Read Latency = 2)†



<sup>†</sup> The read latency and the length of CEx assertion are programmable via the SYNCRL and CEEXT fields, respectively, in the EMIF CE Space Secondary Control register (CExSEC). In this figure, SYNCRL = 2 and CEEXT = 0.

### PROGRAMMABLE SYNCHRONOUS INTERFACE TIMING (CONTINUED)



<sup>†</sup> The write latency and the length of  $\overline{\text{CEx}}$  assertion are programmable via the SYNCWL and CEEXT fields, respectively, in the EMIF CE Space Secondary Control register (CExSEC). In this figure, SYNCWL = 0 and CEEXT = 0.

- Read latency (SYNCRL): 0-, 1-, 2-, or 3-cycle read latency
- Write latency (SYNCWL): 0-, 1-, 2-, or 3-cycle write latency
- CEx assertion length (CEEXT): For standard SBSRAM or ZBT SRAM interface, CEx goes inactive after the final command has been issued (CEEXT = 0). For synchronous FIFO interface with glue, CEx is active when SOE is active (CEEXT = 1).
- Function of SADS/SRE (RENEN): For standard SBSRAM or ZBT SRAM interface, SADS/SRE acts as SADS with deselect cycles (RENEN = 0). For FIFO interface, SADS/SRE acts as SRE with NO deselect cycles (RENEN = 1).
- Synchronization clock (SNCCLK): Synchronized to ECLKOUT1 or ECLKOUT2

Figure 25. Programmable Synchronous Interface Write Timing (With Write Latency = 0)<sup>†‡</sup>



<sup>‡</sup> The following parameters are programmable via the EMIF CE Space Secondary Control register (CEXSEC):

<sup>§</sup> ARE/SDCAS/SADS/SRE, AOE/SDRAS/SOE, and AWE/SDWE/SWE operate as SADS/SRE, SOE, and SWE, respectively, during programmable synchronous interface accesses.

### PROGRAMMABLE SYNCHRONOUS INTERFACE TIMING (CONTINUED)



<sup>†</sup> The write latency and the length of CEx assertion are programmable via the SYNCWL and CEEXT fields, respectively, in the EMIF CE Space Secondary Control register (CExSEC). In this figure, SYNCWL = 1 and CEEXT = 0.

- Read latency (SYNCRL): 0-, 1-, 2-, or 3-cycle read latency
- Write latency (SYNCWL): 0-, 1-, 2-, or 3-cycle write latency
- CEx assertion length (CEEXT): For standard SBSRAM or ZBT SRAM interface, CEx goes inactive after the final command has been issued (CEEXT = 0). For synchronous FIFO interface with glue, CEx is active when SOE is active (CEEXT = 1).
- Function of SADS/SRE (RENEN): For standard SBSRAM or ZBT SRAM interface, SADS/SRE acts as SADS with deselect cycles (RENEN = 0). For FIFO interface, SADS/SRE acts as SRE with NO deselect cycles (RENEN = 1).
- Synchronization clock (SNCCLK): Synchronized to ECLKOUT1 or ECLKOUT2 SARE/SDCAS/SADS/SRE, AOE/SDRAS/SOE, and AWE/SDWE/SWE operate as SADS/SRE, SOE, and SWE, respectively, during programmable synchronous interface accesses.

Figure 26. Programmable Synchronous Interface Write Timing (With Write Latency = 1)†‡



<sup>&</sup>lt;sup>‡</sup> The following parameters are programmable via the EMIF CE Space Secondary Control register (CExSEC):

### **SYNCHRONOUS DRAM TIMING**

## timing requirements for synchronous DRAM cycles (see Figure 27)

|     |                                       | -                                         | -300 |      |
|-----|---------------------------------------|-------------------------------------------|------|------|
| NO. |                                       | MIN                                       | MAX  | UNIT |
| 6   | t <sub>Su(EDV-EKO1H)</sub> Setup time | , read EDx valid before ECLKOUTx high 5.4 | 1    | ns   |
| 7   | th(EKO1H-EDV) Hold time,              | read EDx valid after ECLKOUTx high 2.5    | 5    | ns   |

# switching characteristics over recommended operating conditions for synchronous DRAM cycles (see Figure 27–Figure 34)

| NO  |                            | DADAMETED                                |     | 00  | UNIT |
|-----|----------------------------|------------------------------------------|-----|-----|------|
| NO. |                            | PARAMETER                                |     |     |      |
| 1   | td(EKO1H-CEV)              | Delay time, ECLKOUTx high to CEx valid   | 1.3 | 9.7 | ns   |
| 2   | td(EKO1H-BEV)              | Delay time, ECLKOUTx high to BEx valid   |     | 9.7 | ns   |
| 3   | td(EKO1H-BEIV)             | Delay time, ECLKOUTx high to BEx invalid | 1.3 |     | ns   |
| 4   | t <sub>d</sub> (EKO1H-EAV) | Delay time, ECLKOUTx high to EAx valid   |     | 9.7 | ns   |
| 5   | td(EKO1H-EAIV)             | Delay time, ECLKOUTx high to EAx invalid | 1.3 |     | ns   |
| 8   | td(EKO1H-CASV)             | Delay time, ECLKOUTx high to SDCAS valid | 1.3 | 9.7 | ns   |
| 9   | td(EKO1H-EDV)              | Delay time, ECLKOUTx high to EDx valid   |     | 9.7 | ns   |
| 10  | td(EKO1H-EDIV)             | Delay time, ECLKOUTx high to EDx invalid | 1.3 |     | ns   |
| 11  | td(EKO1H-WEV)              | Delay time, ECLKOUTx high to SDWE valid  | 1.3 | 9.7 | ns   |
| 12  | td(EKO1H-RAS)              | Delay time, ECLKOUTx high to SDRAS valid | 1.3 | 9.7 | ns   |
| 13  | td(EKO1H-SDCKEV)           | Delay time, ECLKOUTx high to SDCKE valid | 1.3 | 9.7 | ns   |
| 14  | td(EKO1H-PDTV)             | Delay time, ECLKOUTx high to PDT valid   | 1.3 | 9.7 | ns   |



† ARE/SDCAS/SADS/SRE, AWE/SDWE/SWE, and AOE/SDRAS/SOE operate as SDCAS, SDWE, and SDRAS, respectively, during SDRAM accesses.

Figure 27. SDRAM Read Command (CAS Latency 3)

<sup>‡</sup> PDT signal is only asserted when the EDMA is in PDT mode (set the PDTS bit to 1 in the EDMA options parameter RAM). For PDT read, data is not latched into EMIF. The PDTRL field in the PDT control register (PDTCTL) configures the latency of the PDT signal with respect to the data phase of a read transaction. The latency of the PDT signal for a read can be programmed to 0, 1, 2, or 3 by setting PDTRL to 00, 01, 10, or 11, respectively. PDTRL equals 00 (zero latency) in Figure 27.



<sup>†</sup> ARE/SDCAS/SADS/SRE, AWE/SDWE/SWE, and AOE/SDRAS/SOE operate as SDCAS, SDWE, and SDRAS, respectively, during SDRAM accesses.

Figure 28. SDRAM Write Command



<sup>&</sup>lt;sup>‡</sup> PDT signal is only asserted when the EDMA is in PDT mode (set the PDTD bit to 1 in the EDMA options parameter RAM). For PDT write, data is not driven (in High-Z). The PDTWL field in the PDT control register (PDTCTL) configures the latency of the PDT signal with respect to the data phase of a write transaction. The latency of the PDT signal for a write transaction can be programmed to 0, 1, 2, or 3 by setting PDTWL to 00, 01, 10, or 11, respectively. PDTWL equals 00 (zero latency) in Figure 28.



<sup>†</sup> ARE/SDCAS/SSADS, AWE/SDWE/SSWE, and AOE/SDRAS/SSOE operate as SDCAS, SDWE, and SDRAS, respectively, during SDRAM accesses.

Figure 29. SDRAM ACTV Command



<sup>†</sup> ARE/SDCAS/SSADS, AWE/SDWE/SSWE, and AOE/SDRAS/SSOE operate as SDCAS, SDWE, and SDRAS, respectively, during SDRAM accesses.

Figure 30. SDRAM DCAB Command





<sup>†</sup> ARE/SDCAS/SSADS, AWE/SDWE/SSWE, and AOE/SDRAS/SSOE operate as SDCAS, SDWE, and SDRAS, respectively, during SDRAM accesses.

Figure 31. SDRAM DEAC Command



<sup>†</sup> ARE/SDCAS/SSADS, AWE/SDWE/SSWE, and AOE/SDRAS/SSOE operate as SDCAS, SDWE, and SDRAS, respectively, during SDRAM accesses.

Figure 32. SDRAM REFR Command





<sup>†</sup> ARE/SDCAS/SSADS, AWE/SDWE/SSWE, and AOE/SDRAS/SSOE operate as SDCAS, SDWE, and SDRAS, respectively, during SDRAM accesses.

Figure 33. SDRAM MRS Command



<sup>†</sup> ARE/SDCAS/SADS/SRE, AWE/SDWE/SWE, and AOE/SDRAS/SOE operate as SDCAS, SDWE, and SDRAS, respectively, during SDRAM accesses.

Figure 34. SDRAM Self-Refresh Timing



#### **HOLD/HOLDA TIMING**

### timing requirements for the HOLD/HOLDA cycles<sup>†</sup> (see Figure 35)

| NO  |                     |                                    | -3  | 00  |      |
|-----|---------------------|------------------------------------|-----|-----|------|
| NO. |                     |                                    | MIN | MAX | UNIT |
| 3   | th(HOLDAL-HOLDL) Ho | old time, HOLD low after HOLDA low | Е   |     | ns   |

<sup>†</sup> E = the EMIF input clock (ECLKIN, CPU/4 clock, or CPU/6 clock) period in ns.

# switching characteristics over recommended operating conditions for the HOLD/HOLDA cycles†‡§ (see Figure 35)

| NO  |                            | -300                                             |     | LINUT |    |
|-----|----------------------------|--------------------------------------------------|-----|-------|----|
| NO. |                            | MIN                                              | MAX | UNIT  |    |
| 1   | td(HOLDL-EMHZ)             | Delay time, HOLD low to EMIF Bus high impedance  | 2E  | ¶     | ns |
| 2   | td(EMHZ-HOLDAL)            | Delay time, EMIF Bus high impedance to HOLDA low | 0   | 2E    | ns |
| 4   | <sup>t</sup> d(HOLDH-EMLZ) | Delay time, HOLD high to EMIF Bus low impedance  | 2E  | 7E    | ns |
| 5   | td(EMLZ-HOLDAH)            | Delay time, EMIF Bus low impedance to HOLDA high | 0   | 2E    | ns |
| 6   | td(HOLDL-EKOHZ)            | Delay time, HOLD low to ECLKOUTx high impedance  | 2E  | ¶     | ns |
| 7   | td(HOLDH-EKOLZ)            | Delay time, HOLD high to ECLKOUTx low impedance  | 2E  | 7E    | ns |

<sup>†</sup>E = the EMIF input clock (ECLKIN, CPU/4 clock, or CPU/6 clock) period in ns.

<sup>¶</sup> All pending EMIF transactions are allowed to complete before HOLDA is asserted. If no bus transactions are occurring, then the minimum delay time can be achieved. Also, bus hold can be indefinitely delayed by setting NOHOLD = 1.



<sup>†</sup> EMIF Bus consists of: CE[3:0], BE[3:0], ED[31:0], EA[22:3], ARE/SDCAS/SADS/SRE, AOE/SDRAS/SOE, and AWE/SDWE/SWE, SDCKE, SOE3, and PDT.

Figure 35. HOLD/HOLDA Timing

<sup>‡</sup> EMIF Bus consists of: CE[3:0], BE[3:0], ED[31:0], EA[22:3], ARE/SDCAS/SADS/SRE, AOE/SDRAS/SOE, and AWE/SDWE/SWE, SDCKE, SOE3, and PDT.

<sup>§</sup> The EKXHZ bits in the EMIF Global Control register (GBLCTL) determine the state of the ECLKOUTx signals during HOLDA. If EKxHZ = 0, ECLKOUTx continues clocking during Hold mode. If EKxHZ = 1, ECLKOUTx goes to high impedance during Hold mode, as shown in Figure 35.

<sup>&</sup>lt;sup>‡</sup> The EKxHZ bits in the EMIF Global Control register (GBLCTL) determine the state of the ECLKOUTx signals during HOLDA. If EKxHZ = 0, ECLKOUTx continues clocking during Hold mode. If EKxHZ = 1, ECLKOUTx goes to high impedance during Hold mode, as shown in Figure 35.

### **BUSREQ TIMING**

switching characteristics over recommended operating conditions for the BUSREQ cycles (see Figure 36)

| NO. | PARAMETER |                                                           |  |     | LINUT |      |
|-----|-----------|-----------------------------------------------------------|--|-----|-------|------|
|     | NO.       | PARAMETER                                                 |  |     |       | UNIT |
|     | 1         | td(EKO1H-BUSRV) Delay time, ECLKOUTx high to BUSREQ valid |  | 0.6 | 7.1   | ns   |



Figure 36. BUSREQ Timing

#### **RESET TIMING**

#### timing requirements for reset<sup>†</sup> (see Figure 37)

| NO  |                             |                                                              | -300      |     |      |
|-----|-----------------------------|--------------------------------------------------------------|-----------|-----|------|
| NO. |                             |                                                              | MIN       | MAX | UNIT |
|     |                             | Width of the RESET pulse (PLL stable)‡                       | 10P       |     | ns   |
| 1   | <sup>t</sup> w(RST)         | Width of the RESET pulse (PLL needs to sync up)§             | 250       |     | μs   |
| 16  | tsu(boot)                   | Setup time, boot configuration bits valid before RESET high¶ | 4E or 4C# |     | ns   |
| 17  | th(boot)                    | Hold time, boot configuration bits valid after RESET high¶   | 4P        |     | ns   |
| 18  | t <sub>su</sub> (PCLK-RSTH) | Setup time, PCLK active before RESET high                    | 32N       |     | ns   |

 $<sup>\</sup>dagger$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

## switching characteristics over recommended operating conditions during reset<sup>†</sup>★□ (see Figure 37)

|     |                              | DADAMETED                                                |     | 00       | LINIT |
|-----|------------------------------|----------------------------------------------------------|-----|----------|-------|
| NO. | PARAMETER                    |                                                          | MIN | MAX      | UNIT  |
| 2   | td(RSTL-ECKI)                | Delay time, RESET low to ECLKIN synchronized internally  | 2E  | 3P + 20E | ns    |
| 3   | t <sub>d</sub> (RSTH-ECKI)   | Delay time, RESET high to ECLKIN synchronized internally | 2E  | 8P + 20E | ns    |
| 4   | td(RSTL-ECKO1HZ)             | Delay time, RESET low to ECLKOUT1 high impedance         | 2E  |          | ns    |
| 5   | td(RSTH-ECKO1V)              | Delay time, RESET high to ECLKOUT1 valid                 |     | 8P + 20E | ns    |
| 6   | td(RSTL-EMIFZHZ)             | Delay time, RESET low to EMIF Z high impedance           | 2E  | 3P + 4E  | ns    |
| 7   | td(RSTH-EMIFZV)              | Delay time, RESET high to EMIF Z valid                   | 16E | 8P + 20E | ns    |
| 8   | td(RSTL-EMIFHIV)             | Delay time, RESET low to EMIF high group invalid         | 2E  |          | ns    |
| 9   | t <sub>d</sub> (RSTH-EMIFHV) | Delay time, RESET high to EMIF high group valid          |     | 8P + 20E | ns    |
| 10  | td(RSTL-EMIFLIV)             | Delay time, RESET low to EMIF low group invalid          | 2E  |          | ns    |
| 11  | td(RSTH-EMIFLV)              | Delay time, RESET high to EMIF low group valid           |     | 8P + 20E | ns    |
| 12  | td(RSTL-LOWIV)               | Delay time, RESET low to low group invalid               | 0   |          | ns    |
| 13  | td(RSTH-LOWV)                | Delay time, RESET high to low group valid                |     | 11P      | ns    |
| 14  | td(RSTL-ZHZ)                 | Delay time, RESET low to Z group high impedance          | 0   | ·        | ns    |
| 15  | <sup>t</sup> d(RSTH-ZV)      | Delay time, RESET high to Z group valid                  | 2P  | 8P       | ns    |

 $<sup>\</sup>dagger$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

SOE3, SDCKE, and PDT.

EMIF high group consists of: HOLDA (when the corresponding HOLD input is high)

EMIF low group consists of: BUSREQ; HOLDA (when the corresponding HOLD input is low)

Low group consists of: XSP\_CS, XSP\_CLK, and XSP\_DO; all of which apply only when PCI EEPROM (EEAI) is enabled

(with PCI\_EN = 1). Otherwise, the XSP\_CLK and XSP\_DO pins are in the Z group. For more details

on the PCI configuration pins, see the Device Configurations section of this data sheet.

FSR0, FSR1, TOUT0, TOUT1, GP[8:0], GP10/PCBE3, HR/W/PCBE2, HDS2/PCBE1, PCBE0, GP13/PINTA, GP11/PREQ, HDS1/PSERR, HCS/PPERR, HCNTL1/PDEVSEL, HAS/PPAR, HCNTL0/PSTOP, HHWIL/PTRDY (16-bit HPI mode only), HRDY/PIRDY, and HINT/PFRAME.



<sup>‡</sup> This parameter applies to CLKMODE x1 when CLKIN is stable, and applies to CLKMODE x6 when CLKIN and PLL are stable.

<sup>§</sup> This parameter applies to CLKMODE x6 only (it does not apply to CLKMODE x1). The RESET signal is not connected internally to the clock PLL circuit. The PLL, however, may need up to 250 μs to stabilize following device power up or after PLL configuration has been changed. During that time, RESET must be asserted to ensure proper device operation. See the *clock PLL* section for PLL lock times.

<sup>¶</sup>LEND, BOOTMODE[1:0], ECLKIN\_SEL[1:0], EEAI, and HD5/AD5 are the boot configuration pins during device reset.

<sup>#</sup>E = 1/AECLKIN clock frequency in ns. C = 1/CLKIN clock frequency in ns. Select whichever value is larger for the MIN parameter.

N = the PCI input clock (PCLK) period in ns. When PCI is enabled (PCI\_EN = 1), this parameter *must* be met.

<sup>★</sup>E = the EMIF input clock (ECLKIN, CPU/4 clock, or CPU/6 clock) period in ns.

<sup>□</sup>EMIF Z group consists of: EA[22:3], ED[31:0], CE[3:0], BE[3:0], ARE/SDCAS/SADS/SRE, AWE/SDWE/SWE, and AOE/SDRAS/SOE,



EA[22:3], ED[31:0], CE[3:0], BE[3:0], ARE/SDCAS/SADS/SRE, AWE/SDWE/SWE, and AOE/SDRAS/SOE, † EMIF Z group consists of:

SOE3, SDCKE, and PDT.

EMIF high group consists of: HOLDA (when the corresponding HOLD input is high)

BUSREQ; HOLDA (when the corresponding HOLD input is low) EMIF low group consists of:

XSP\_CS, XSP\_CLK, and XSP\_DO; all of which apply only when PCI EEPROM (EEAI) is enabled Low group consists of:

(with PCI\_EN = 1). Otherwise, the XSP\_CLK and XSP\_DO pins are in the Z group. For more details

on the PCI configuration pins, see the Device Configurations section of this data sheet.

HD[31:0]/AD[31:0], CLKX0, CLKX1, XSP\_CLK, FSX0, FSX1, DX0, DX1, XSP\_DO, CLKR0, CLKR1, Z group consists of:

FSR0, FSR1, TOUT0, TOUT1, GP[8:0], GP10/PCBE3, HR/W/PCBE2, HDS2/PCBE1, PCBE0, GP13/PINTA, GP11/PREQ, HDS1/PSERR, HCS/PPERR, HCNTL1/PDEVSEL, HAS/PPAR,

HCNTL0/PSTOP, HHWIL/PTRDY (16-bit HPI mode only), HRDY/PIRDY, and HINT/PFRAME.

Figure 37. Reset Timing<sup>†</sup>



If LEND, BOOTMODE[1:0], ECLKIN\_SEL[1:0], EEAI, and HD5/AD5 pins are actively driven, care must be taken to ensure no timing contention between parameters 6, 7, 14, 15, 16, and 17.

<sup>§</sup> Boot and Device Configurations Inputs (during reset) include: LEND, BOOTMODE[1:0], ECLKIN\_SEL[1:0], EEAI, and HD5/AD5. The PCI\_EN pin *must* be driven valid at all times and the user *must not* switch values throughout device operation.

#### **EXTERNAL INTERRUPT TIMING**

## timing requirements for external interrupts<sup>†</sup> (see Figure 38)

| NO  |                                                   |                                           |         |      |    |
|-----|---------------------------------------------------|-------------------------------------------|---------|------|----|
| NO. |                                                   |                                           | MIN MAX | UNIT |    |
|     |                                                   | Width of the NMI interrupt pulse low      | 4P      |      | ns |
| 1   | tw(ILOW) Width of the EXT_INT interrupt pulse low | Width of the EXT_INT interrupt pulse low  | 8P      |      | ns |
|     | 4                                                 | Width of the NMI interrupt pulse high     | 4P      | ·    | ns |
| 2   | tw(IHIGH)                                         | Width of the EXT_INT interrupt pulse high | 8P      |      | ns |

 $<sup>^{\</sup>dagger}$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.



Figure 38. External/NMI Interrupt Timing

### **HOST-PORT INTERFACE (HPI) TIMING**

## timing requirements for host-port interface cycles<sup>†‡</sup> (see Figure 39 through Figure 46)

|     |                              |                                                                                                                                                        | -3  | 00 |      |
|-----|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|------|
| NO. |                              |                                                                                                                                                        |     |    | UNIT |
| 1   | t <sub>su</sub> (SELV-HSTBL) | Setup time, select signals§ valid before HSTROBE low                                                                                                   | 5   |    | ns   |
| 2   | th(HSTBL-SELV)               | Hold time, select signals§ valid after HSTROBE low                                                                                                     | 2.4 |    | ns   |
| 3   | tw(HSTBL)                    | Pulse duration, HSTROBE low                                                                                                                            | 4P¶ |    | ns   |
| 4   | tw(HSTBH)                    | Pulse duration, HSTROBE high between consecutive accesses                                                                                              | 4P  |    | ns   |
| 10  | t <sub>su</sub> (SELV-HASL)  | Setup time, select signals§ valid before HAS low                                                                                                       | 5   |    | ns   |
| 11  | th(HASL-SELV)                | Hold time, select signals§ valid after HAS low                                                                                                         | 2   |    | ns   |
| 12  | t <sub>su</sub> (HDV-HSTBH)  | Setup time, host data valid before HSTROBE high                                                                                                        | 5   |    | ns   |
| 13  | th(HSTBH-HDV)                | Hold time, host data valid after HSTROBE high                                                                                                          | 2.8 |    | ns   |
| 14  | <sup>t</sup> h(HRDYL-HSTBL)  | Hold time, HSTROBE low after HRDY low. HSTROBE should not be inactivated until HRDY is active (low); otherwise, HPI writes will not complete properly. | 2   |    | ns   |
| 18  | t <sub>su</sub> (HASL-HSTBL) | Setup time, HAS low before HSTROBE low                                                                                                                 | 2   |    | ns   |
| 19  | th(HSTBL-HASL)               | Hold time, HAS low after HSTROBE low                                                                                                                   | 2.1 |    | ns   |

<sup>†</sup> HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.

# switching characteristics over recommended operating conditions during host-port interface cycles<sup>†‡</sup> (see Figure 39 through Figure 46)

| NO  | PARAMETER       |                                                                      | -30 | LINUT |    |
|-----|-----------------|----------------------------------------------------------------------|-----|-------|----|
| NO. |                 | MIN                                                                  | MAX | UNIT  |    |
| 6   | td(HSTBL-HRDYH) | Delay time, HSTROBE low to HRDY high#                                | 1.3 | 4P+8  | ns |
| 7   | td(HSTBL-HDLZ)  | Delay time, HSTROBE low to HD low impedance for an HPI read          | 2   |       | ns |
| 8   | td(HDV-HRDYL)   | Delay time, HD valid to HRDY low                                     | -3  |       | ns |
| 9   | toh(HSTBH-HDV)  | Output hold time, HD valid after HSTROBE high                        | 1.5 |       | ns |
| 15  | td(HSTBH-HDHZ)  | Delay time, HSTROBE high to HD high impedance                        |     | 12    | ns |
| 16  | td(HSTBL-HDV)   | Delay time, HSTROBE low to HD valid (HPI16 mode, 2nd half-word only) |     | 4P+8  | ns |

<sup>†</sup> HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.



 $<sup>\</sup>ddagger$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

<sup>§</sup> Select signals include: HCNTL[1:0] and HR/W. For HPI16 mode only, select signals also include HHWIL.

<sup>¶</sup> Select the parameter value of 4P or 12.5 ns, whichever is greater.

 $<sup>\</sup>ddagger$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

<sup>#</sup> This parameter is used during HPID reads and writes. For reads, at the beginning of a word transfer (HPI32) or the first half-word transfer (HPI16) on the falling edge of HSTROBE, the HPI sends the request to the EDMA internal address generation hardware, and HRDY remains high until the EDMA internal address generation hardware loads the requested data into HPID. For writes, HRDY goes high if the internal write buffer is full.



<sup>†</sup> HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.

Figure 39. HPI16 Read Timing (HAS Not Used, Tied High)



Figure 40. HPI16 Read Timing (HAS Used)

<sup>†</sup> For correct operation, strobe the HAS signal only once per HSTROBE active cycle.

‡ HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.



† HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.

Figure 41. HPI16 Write Timing (HAS Not Used, Tied High)



Figure 42. HPI16 Write Timing (HAS Used)



<sup>†</sup> For correct operation, strobe the HAS signal only once per HSTROBE active cycle. ‡ HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.



† HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.

Figure 43. HPI32 Read Timing (HAS Not Used, Tied High)



Figure 44. HPI32 Read Timing (HAS Used)

<sup>†</sup> For correct operation, strobe the HAS signal only once per HSTROBE active cycle. ‡ HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.



† HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.

Figure 45. HPI32 Write Timing (HAS Not Used, Tied High)



<sup>†</sup> For correct operation, strobe the HAS signal only once per HSTROBE active cycle.

Figure 46. HPI32 Write Timing (HAS Used)



<sup>‡</sup>HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.

### PERIPHERAL COMPONENT INTERCONNECT (PCI) TIMING

### timing requirements for PCLK<sup>†‡</sup> (see Figure 47)

| NO  |                       |                                     |            | -300 |      |  |
|-----|-----------------------|-------------------------------------|------------|------|------|--|
| NO. |                       |                                     |            | MAX  | UNIT |  |
| 1   | t <sub>C</sub> (PCLK) | Cycle time, PCLK                    | 30(or 8P§) |      | ns   |  |
| 2   | tw(PCLKH)             | Pulse duration, PCLK high           | 11         |      | ns   |  |
| 3   | tw(PCLKL)             | Pulse duration, PCLK low            | 11         |      | ns   |  |
| 4   | tsr(PCLK)             | $\Delta v/\Delta t$ slew rate, PCLK | 1          | 4    | V/ns |  |

<sup>†</sup> For 3.3 V operation, the reference points for the rise and fall transitions are measured at VILP MAX and VIHP MIN.

<sup>§</sup> Select the parameter value of 30 ns or 8P, whichever is greater.



Figure 47. PCLK Timing

### timing requirements for PCI reset (see Figure 48)

| No  |                               |                                          | -30 | 00  |      |
|-----|-------------------------------|------------------------------------------|-----|-----|------|
| NO. |                               |                                          | MIN | MAX | UNIT |
| 1   | tw(PRST)                      | Pulse duration, PRST                     | 1   |     | ms   |
| 2   | t <sub>su</sub> (PCLKA-PRSTH) | Setup time, PCLK active before PRST high | 100 |     | μs   |



Figure 48. PCI Reset (PRST) Timing

 $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example when running parts at 300 MHz, use P = 3.33 ns.

### PERIPHERAL COMPONENT INTERCONNECT (PCI) TIMING (CONTINUED)

### timing requirements for PCI inputs (see Figure 49)

| NO  |                                                                    | -30 | 00      |      |
|-----|--------------------------------------------------------------------|-----|---------|------|
| NO. |                                                                    | MIN | MIN MAX | UNIT |
| 5   | t <sub>su(IV-PCLKH)</sub> Setup time, input valid before PCLK high | 7   |         | ns   |
| 6   | th(IV-PCLKH) Hold time, input valid after PCLK high                | 0   |         | ns   |

### switching characteristics over recommended operating conditions for PCI outputs (see Figure 49)

| NO. | PARAMETER     |                                                |     |      | LINUT |
|-----|---------------|------------------------------------------------|-----|------|-------|
|     |               | MIN                                            | MAX | UNIT |       |
| 1   | td(PCLKH-OV)  | Delay time, PCLK high to output valid          |     | 11   | ns    |
| 2   | td(PCLKH-OIV) | Delay time, PCLK high to output invalid        | 2   |      | ns    |
| 3   | td(PCLKH-OLZ) | Delay time, PCLK high to output low impedance  | 2   |      | ns    |
| 4   | td(PCLKH-OHZ) | Delay time, PCLK high to output high impedance |     | 28   | ns    |



Figure 49. PCI Intput/Output Timing

### timing requirements for serial EEPROM interface (see Figure 50)

| NO  |                                                                        | -   | 300     | LINUT |
|-----|------------------------------------------------------------------------|-----|---------|-------|
| NO. |                                                                        | MIN | MIN MAX | UNIT  |
| 8   | t <sub>Su(DIV-CLKH)</sub> Setup time, XSP_DI valid before XSP_CLK high | 50  | )       | ns    |
| 9   | th(CLKH-DIV) Hold time, XSP_DI valid after XSP_CLK high                | (   |         | ns    |

# switching characteristics over recommended operating conditions for serial EEPROM interface† (see Figure 50)

| NO  |                | PARAMETER                                           |     | -300  |      |    |
|-----|----------------|-----------------------------------------------------|-----|-------|------|----|
| NO. |                | MIN                                                 | NOM | MAX   | UNIT |    |
| 1   | tw(CSL)        | Pulse duration, XSP_CS low                          |     | 4092P |      | ns |
| 2   | td(CLKL-CSL)   | Delay time, XSP_CLK low to XSP_CS low               |     | 0     |      | ns |
| 3   | td(CSH-CLKH)   | Delay time, XSP_CS high to XSP_CLK high             |     | 2046P |      | ns |
| 4   | tw(CLKH)       | Pulse duration, XSP_CLK high                        |     | 2046P |      | ns |
| 5   | tw(CLKL)       | Pulse duration, XSP_CLK low                         |     | 2046P |      | ns |
| 6   | tosu(DOV-CLKH) | Output setup time, XSP_DO valid before XSP_CLK high |     | 2046P |      | ns |
| 7   | toh(CLKH-DOV)  | Output hold time, XSP_DO valid after XSP_CLK high   |     | 2046P |      | ns |

 $\dagger$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.



Figure 50. PCI Serial EEPROM Interface Timing

### MULTICHANNEL BUFFERED SERIAL PORT (McBSP) TIMING

# timing requirements for McBSP<sup>†</sup> (see Figure 51)

|     |                          |                                                                 |            | -300                         |     |      |
|-----|--------------------------|-----------------------------------------------------------------|------------|------------------------------|-----|------|
| NO. |                          |                                                                 |            | MIN                          | MAX | UNIT |
| 2   | t <sub>C</sub> (CKRX)    | Cycle time, CLKR/X                                              | CLKR/X ext | 4P or 6.67द                  |     | ns   |
| 3   | tw(CKRX)                 | Pulse duration, CLKR/X high or CLKR/X low                       | CLKR/X ext | 0.5t <sub>C(CKRX)</sub> - 1# |     | ns   |
| _   |                          | Output time and made EOD bink before OLKD by                    | CLKR int   | 9                            |     |      |
| 5   | tsu(FRH-CKRL)            | RH-CKRL) Setup time, external FSR high before CLKR low CLKR ext | CLKR ext   | 1.3                          |     | ns   |
|     |                          | Held fire and enter EOD birth after OHAD leave                  | CLKR int   | 6                            |     |      |
| 6   | th(CKRL-FRH)             | Hold time, external FSR high after CLKR low                     | CLKR ext   | 3                            |     | ns   |
| _   |                          | Output the DD well-the fore OLKD laws                           | CLKR int   | 8                            |     |      |
| 7   | tsu(DRV-CKRL)            | Setup time, DR valid before CLKR low                            | CLKR ext   | 0.9                          |     | ns   |
|     |                          |                                                                 | CLKR int   | 3                            |     |      |
| 8   | th(CKRL-DRV)             | Hold time, DR valid after CLKR low                              | CLKR ext   | 3.1                          |     | ns   |
| 40  |                          | Output the content of EOV black before OHOV bear                | CLKX int   | 9                            |     |      |
| 10  | tsu(FXH-CKXL)            | Setup time, external FSX high before CLKX low                   | CLKX ext   | 1.3                          |     | ns   |
| 44  |                          | h(CKXL-FXH) Hold time, external FSX high after CLKX low         | CLKX int   | 6                            |     |      |
| 11  | <sup>t</sup> h(CKXL-FXH) |                                                                 | CLKX ext   | 3                            |     | ns   |

<sup>†</sup> CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also inverted.

<sup>‡</sup> Minimum CLKR/X cycle times are based on internal logic speed; the maximum usable speed may be lower due to EDMA limitations and AC timing requirements.

 $<sup>\</sup>S P = 1/CPU$  clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.3 ns.

<sup>¶</sup> Use whichever value is greater.

<sup>#</sup> This parameter applies to the maximum McBSP frequency. Operate serial clocks (CLKR/X) in the resonable range of 40/60 duty cycle.

### MULTICHANNEL BUFFERED SERIAL PORT (McBSP) TIMING (CONTINUED)

### switching characteristics over recommended operating conditions for McBSP<sup>†‡</sup> (see Figure 51)

| No  |                             | DADAMETED                                                            |                | -300                   | 0                     |      |
|-----|-----------------------------|----------------------------------------------------------------------|----------------|------------------------|-----------------------|------|
| NO. |                             | PARAMETER                                                            |                | MIN                    | MAX                   | UNIT |
| 1   | td(CKSH-CKRXH)              | Delay time, CLKS high to CLKR/X high for internal CL from CLKS input | KR/X generated | 1.4                    | 10                    | ns   |
| 2   | t <sub>C</sub> (CKRX)       | Cycle time, CLKR/X                                                   | CLKR/X int     | 4P or 6.67§¶#          |                       | ns   |
| 3   | tw(CKRX)                    | Pulse duration, CLKR/X high or CLKR/X low                            | CLKR/X int     | C – 1                  | C + 1                 | ns   |
| 4   | td(CKRH-FRV)                | Delay time, CLKR high to internal FSR valid                          | CLKR int       | -2.1                   | 3                     | ns   |
|     | td(CKXH-FXV)                | CKYH EVV) Delay time. CLKX high to internal FSX valid                | CLKX int       | -1.7                   | 3                     | ne   |
| 9   |                             |                                                                      | CLKX ext       | 1.7                    | 9                     | ns   |
| 40  |                             | Disable time, DX high impedance following last                       | CLKX int       | -3.9                   | 4                     |      |
| 12  | <sup>t</sup> dis(CKXH-DXHZ) | data bit from CLKX high                                              | CLKX ext       | 2.0                    | 9                     | ns   |
| 40  |                             | D. L. C. OLIVILLA DV. III                                            | CLKX int       | –3.9 + D1☆             | 4 + D2☆               |      |
| 13  | td(CKXH-DXV)                | Delay time, CLKX high to DX valid                                    | CLKX ext       | 2.0 + D1☆              | 9 + D2☆               | ns   |
|     |                             | Delay time, FSX high to DX valid                                     | FSX int        | −2.3 + D1 <sup>□</sup> | 5.6 + D2 <sup>□</sup> |      |
| 14  | <sup>t</sup> d(FXH-DXV)     | ONLY applies when in data delay 0 (XDATDLY = 00b) mode               | FSX ext        | 1.9 + D1□              | 9 + D2□               | ns   |

<sup>†</sup> CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also inverted.

 $\|C = HorL$ 

S =sample rate generator input clock = 4P if CLKSM = 1 (P = 1/CPU clock frequency)

= sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period)

H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even

= (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero

L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even

= (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero

CLKGDV should be set appropriately to ensure the McBSP bit rate does not exceed the maximum limit (see ¶ footnote above).

★Extra delay from CLKX high to DX valid applies only to the first data bit of a device, if and only if DXENA = 1 in SPCR.

if DXENA = 0, then D1 = D2 = 0

if DXENA = 1, then D1 = 4P, D2 = 8P

□ Extra delay from FSX high to DX valid applies only to the first data bit of a device, if and only if DXENA = 1 in SPCR.

if DXENA = 0, then D1 = D2 = 0

if DXENA = 1, then D1 = 4P, D2 = 8P



<sup>&</sup>lt;sup>‡</sup> Minimum delay times also represent minimum output hold times.

<sup>§</sup> Minimum CLKR/X cycle times are based on internal logic speed; the maximum usable speed may be lower due to EDMA limitations and AC timing requirements.

 $<sup>\</sup>P$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.3 ns.

<sup>#</sup>Use whichever value is greater.

### MULTICHANNEL BUFFERED SERIAL PORT (McBSP) TIMING (CONTINUED)



<sup>&</sup>lt;sup>†</sup> Parameter No. 13 applies to the first data bit *only* when XDATDLY  $\neq$  0

Figure 51. McBSP Timing

### MULTICHANNEL BUFFERED SERIAL PORT (McBSP) TIMING (CONTINUED)

## timing requirements for FSR when GSYNC = 1 (see Figure 52)

| NO  |                                                                 | -30 | 00      | LINUT |
|-----|-----------------------------------------------------------------|-----|---------|-------|
| NO. |                                                                 | MIN | MIN MAX | UNIT  |
| 1   | t <sub>su(FRH-CKSH)</sub> Setup time, FSR high before CLKS high | 4   |         | ns    |
| 2   | th(CKSH-FRH) Hold time, FSR high after CLKS high                | 4   |         | ns    |



Figure 52. FSR Timing When GSYNC = 1

### MULTICHANNEL BUFFERED SERIAL PORT (McBSP) TIMING (CONTINUED)

### timing requirements for McBSP as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0<sup>†‡</sup> (see Figure 53)

| NO. |                                                    | MAS | TER | SLAV    | E   | UNIT |
|-----|----------------------------------------------------|-----|-----|---------|-----|------|
|     |                                                    | MIN | MAX | MIN     | MAX |      |
| 4   | tsu(DRV-CKXL) Setup time, DR valid before CLKX low | 12  |     | 2 – 12P |     | ns   |
| 5   | th(CKXL-DRV) Hold time, DR valid after CLKX low    | 4   |     | 5 + 24P |     | ns   |

<sup>†</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

### switching characteristics over recommended operating conditions for McBSP as SPI Master or Slave: CLKSTP = 10b, CLKXP = $0^{\dagger \ddagger}$ (see Figure 53)

| NO. | PARAMETER       |                                                                       | MAST  | ΓER§  | SLA     | UNIT   |    |
|-----|-----------------|-----------------------------------------------------------------------|-------|-------|---------|--------|----|
|     |                 |                                                                       | MIN   | MAX   | MIN     | MAX    |    |
| 1   | th(CKXL-FXL)    | Hold time, FSX low after CLKX low¶                                    | T – 2 | T + 3 |         |        | ns |
| 2   | td(FXL-CKXH)    | Delay time, FSX low to CLKX high#                                     | L – 2 | L + 3 |         |        | ns |
| 3   | td(CKXH-DXV)    | Delay time, CLKX high to DX valid                                     | -2    | 4     | 12P+2.8 | 20P+17 | ns |
| 6   | tdis(CKXL-DXHZ) | Disable time, DX high impedance following last data bit from CLKX low | L – 2 | L + 3 |         |        | ns |
| 7   | tdis(FXH-DXHZ)  | Disable time, DX high impedance following last data bit from FSX high |       |       | 4P+3    | 12P+17 | ns |
| 8   | td(FXL-DXV)     | Delay time, FSX low to DX valid                                       |       |       | 8P+1.8  | 16P+17 | ns |

 $<sup>^{\</sup>dagger}$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even

= (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero

L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even

= (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero

CLKXM = FSXM = 1, CLKRM = FSRM = 0 for Master McBSP

CLKXM = CLKRM = FSXM = FSRM = 0 for Slave McBSP



For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

<sup>‡</sup> For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

<sup>§</sup>S = Sample rate generator input clock = 4P if CLKSM = 1 (P = 1/CPU clock frequency)

<sup>=</sup> Sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period)

T = CLKX period = (1 + CLKGDV) \* S

<sup>¶</sup>FSRP = FSXP = 1. As a SPI Master, FSX is inverted to provide active-low slave-enable output. As a Slave, the active-low signal input on FSX and FSR is inverted before being used internally.

<sup>#</sup>FSX should be low before the rising edge of clock to enable Slave devices and then begin a SPI transfer at the rising edge of the Master clock (CLKX).

# MULTICHANNEL BUFFERED SERIAL PORT (McBSP) TIMING (CONTINUED)



Figure 53. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0

## MULTICHANNEL BUFFERED SERIAL PORT (McBSP) TIMING (CONTINUED)

### timing requirements for McBSP as SPI Master or Slave: CLKSTP = 11b, CLKXP = $0^{\dagger \ddagger}$ (see Figure 54)

|     |                                                     | -300 |     |         |     |      |
|-----|-----------------------------------------------------|------|-----|---------|-----|------|
| NO. |                                                     | MAS  | TER | SLAV    | /E  | UNIT |
|     |                                                     | MIN  | MAX | MIN     | MAX |      |
| 4   | tsu(DRV-CKXH) Setup time, DR valid before CLKX high | 12   |     | 2 – 12P |     | ns   |
| 5   | th(CKXH-DRV) Hold time, DR valid after CLKX high    | 4    |     | 5 + 24P | _   | ns   |

<sup>†</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

### switching characteristics over recommended operating conditions for McBSP as SPI Master or Slave: CLKSTP = 11b, CLKXP = $0^{\dagger \ddagger}$ (see Figure 54)

|     | PARAMETER                |                                                                       |         |       |       |        |      |
|-----|--------------------------|-----------------------------------------------------------------------|---------|-------|-------|--------|------|
| NO. |                          |                                                                       | MASTER§ |       | SLAVE |        | UNIT |
|     |                          |                                                                       | MIN     | MAX   | MIN   | MAX    |      |
| 1   | th(CKXL-FXL)             | Hold time, FSX low after CLKX low¶                                    | L – 2   | L+3   |       |        | ns   |
| 2   | td(FXL-CKXH)             | Delay time, FSX low to CLKX high#                                     | T – 2   | T + 3 |       |        | ns   |
| 3   | td(CKXL-DXV)             | Delay time, CLKX low to DX valid                                      | -2      | 4     | 12P+4 | 20P+17 | ns   |
| 6   | tdis(CKXL-DXHZ)          | Disable time, DX high impedance following last data bit from CLKX low | -2      | 4     | 12P+3 | 20P+17 | ns   |
| 7   | t <sub>d</sub> (FXL-DXV) | Delay time, FSX low to DX valid                                       | H – 2   | H + 4 | 8P+2  | 16P+17 | ns   |

 $<sup>\</sup>dagger$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

T = CLKX period = (1 + CLKGDV) \* S

H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even

= (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero

L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even

= (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero

CLKXM = FSXM = 1, CLKRM = FSRM = 0 for Master McBSP

CLKXM = CLKRM = FSXM = FSRM = 0 for Slave McBSP

<sup>#</sup>FSX should be low before the rising edge of clock to enable Slave devices and then begin a SPI transfer at the rising edge of the Master clock (CLKX).



Figure 54. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 0



For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

<sup>§</sup> S = Sample rate generator input clock = 4P if CLKSM = 1 (P = 1/CPU clock frequency)

<sup>=</sup> Sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period)

<sup>¶</sup>FSRP = FSXP = 1. As a SPI Master, FSX is inverted to provide active-low slave-enable output. As a Slave, the active-low signal input on FSX and FSR is inverted before being used internally.

### MULTICHANNEL BUFFERED SERIAL PORT (McBSP) TIMING (CONTINUED)

## timing requirements for McBSP as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1<sup>†‡</sup> (see Figure 55)

|     |                                                                 |     | _   | -300    |     |      |
|-----|-----------------------------------------------------------------|-----|-----|---------|-----|------|
| NO. |                                                                 | MAS | TER | SLA     | /E  | UNIT |
|     |                                                                 | MIN | MAX | MIN     | MAX |      |
| 4   | t <sub>su(DRV-CKXH)</sub> Setup time, DR valid before CLKX high | 12  |     | 2 – 12P |     | ns   |
| 5   | th(CKXH-DRV) Hold time, DR valid after CLKX high                | 4   |     | 5 + 24P | _   | ns   |

 $<sup>^{\</sup>dagger}$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

# switching characteristics over recommended operating conditions for McBSP as SPI Master or Slave: CLKSTP = 10b, CLKXP = $1^{1\ddagger}$ (see Figure 55)

| NO. | PARAMETER                |                                                                        | MAS   | ΓER§  | SL      | AVE      | UNIT |
|-----|--------------------------|------------------------------------------------------------------------|-------|-------|---------|----------|------|
|     |                          |                                                                        | MIN   | MAX   | MIN     | MAX      |      |
| 1   | th(CKXH-FXL)             | Hold time, FSX low after CLKX high¶                                    | T – 2 | T + 3 |         |          | ns   |
| 2   | td(FXL-CKXL)             | Delay time, FSX low to CLKX low#                                       | H – 2 | H + 3 |         |          | ns   |
| 3   | td(CKXL-DXV)             | Delay time, CLKX low to DX valid                                       | -2    | 4     | 12P + 4 | 20P + 17 | ns   |
| 6   | tdis(CKXH-DXHZ)          | Disable time, DX high impedance following last data bit from CLKX high | H – 2 | H + 3 |         |          | ns   |
| 7   | tdis(FXH-DXHZ)           | Disable time, DX high impedance following last data bit from FSX high  |       |       | 4P + 3  | 12P + 17 | ns   |
| 8   | t <sub>d</sub> (FXL-DXV) | Delay time, FSX low to DX valid                                        |       |       | 8P + 2  | 16P + 17 | ns   |

<sup>†</sup>P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even

= (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero

L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even

= (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero

CLKXM = FSXM = 1, CLKRM = FSRM = 0 for Master McBSP

CLKXM = CLKRM = FSXM = FSRM = 0 for Slave McBSP

<sup>‡</sup> For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

<sup>‡</sup> For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

<sup>§</sup>S = Sample rate generator input clock = 4P if CLKSM = 1 (P = 1/CPU clock frequency)

<sup>=</sup> Sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period)

T = CLKX period = (1 + CLKGDV) \* S

FSRP = FSXP = 1. As a SPI Master, FSX is inverted to provide active-low slave-enable output. As a Slave, the active-low signal input on FSX and FSR is inverted before being used internally.

<sup>#</sup>FSX should be low before the rising edge of clock to enable Slave devices and then begin a SPI transfer at the rising edge of the Master clock (CLKX).

### MULTICHANNEL BUFFERED SERIAL PORT (McBSP) TIMING (CONTINUED)



Figure 55. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1

### MULTICHANNEL BUFFERED SERIAL PORT (McBSP) TIMING (CONTINUED)

## timing requirements for McBSP as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1<sup>†‡</sup> (see Figure 56)

|     |                                                                 |     | _   | -300    |     |      |
|-----|-----------------------------------------------------------------|-----|-----|---------|-----|------|
| NO. |                                                                 | MAS | TER | SLA     | /E  | UNIT |
|     |                                                                 | MIN | MAX | MIN     | MAX |      |
| 4   | t <sub>su(DRV-CKXH)</sub> Setup time, DR valid before CLKX high | 12  |     | 2 – 12P |     | ns   |
| 5   | th(CKXH-DRV) Hold time, DR valid after CLKX high                | 4   |     | 5 + 24P | _   | ns   |

 $<sup>^{\</sup>dagger}$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

# switching characteristics over recommended operating conditions for McBSP as SPI Master or Slave: CLKSTP = 11b, CLKXP = $11^{\ddagger}$ (see Figure 56)

|     |                             |                                                                        |       | -300  |         |          |      |  |
|-----|-----------------------------|------------------------------------------------------------------------|-------|-------|---------|----------|------|--|
| NO. | PARAMETER                   |                                                                        | MAST  | ΓER§  | SLAVE   |          | UNIT |  |
|     |                             |                                                                        | MIN   | MAX   | MIN     | MAX      |      |  |
| 1   | th(CKXH-FXL)                | Hold time, FSX low after CLKX high¶                                    | H – 2 | H + 3 |         |          | ns   |  |
| 2   | td(FXL-CKXL)                | Delay time, FSX low to CLKX low#                                       | T – 2 | T + 1 |         |          | ns   |  |
| 3   | td(CKXH-DXV)                | Delay time, CLKX high to DX valid                                      | -2    | 4     | 12P + 4 | 20P + 17 | ns   |  |
| 6   | <sup>t</sup> dis(CKXH-DXHZ) | Disable time, DX high impedance following last data bit from CLKX high | -2    | 4     | 12P + 3 | 20P + 17 | ns   |  |
| 7   | t <sub>d</sub> (FXL-DXV)    | Delay time, FSX low to DX valid                                        | L – 2 | L + 4 | 8P + 2  | 16P + 17 | ns   |  |

<sup>†</sup>P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even

= (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero

L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even

= (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero

<sup>‡</sup> For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

<sup>‡</sup> For all SPI Slave modes, CLKG is programmed as 1/4 of the CPU clock by setting CLKSM = CLKGDV = 1.

 $<sup>\</sup>S S = Sample rate generator input clock = 4P if CLKSM = 1 (P = 1/CPU clock frequency)$ 

<sup>=</sup> Sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period)

T = CLKX period = (1 + CLKGDV) \* S

<sup>¶</sup> FSRP = FSXP = 1. As a SPI Master, FSX is inverted to provide active-low slave-enable output. As a Slave, the active-low signal input on FSX and FSR is inverted before being used internally.

CLKXM = FSXM = 1, CLKRM = FSRM = 0 for Master McBSP

CLKXM = CLKRM = FSXM = FSRM = 0 for Slave McBSP

<sup>#</sup>FSX should be low before the rising edge of clock to enable Slave devices and then begin a SPI transfer at the rising edge of the Master clock (CLKX).

### MULTICHANNEL BUFFERED SERIAL PORT (McBSP) TIMING (CONTINUED)



Figure 56. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1

#### **TIMER TIMING**

## timing requirements for timer inputs<sup>†</sup> (see Figure 57)

| NO  |           |                           | -30 | 00  |      |
|-----|-----------|---------------------------|-----|-----|------|
| NO. |           |                           | MIN | MAX | UNIT |
| 1   | tw(TINPH) | Pulse duration, TINP high | 8P  |     | ns   |
| 2   | tw(TINPL) | Pulse duration, TINP low  | 8P  |     | ns   |

 $<sup>\</sup>dagger$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

# switching characteristics over recommended operating conditions for timer outputs† (see Figure 57)

| NO  | PARAMETER                                        |      | -300 |      |  |
|-----|--------------------------------------------------|------|------|------|--|
| NO. |                                                  |      | MAX  | UNIT |  |
| 3   | t <sub>W</sub> (TOUTH) Pulse duration, TOUT high | 8P-3 |      | ns   |  |
| 4   | t <sub>W</sub> (TOUTL) Pulse duration, TOUT low  | 8P-3 |      | ns   |  |

 $\overline{\dagger}$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.



Figure 57. Timer Timing

### **GENERAL-PURPOSE INPUT/OUTPUT (GPIO) PORT TIMING**

## timing requirements for GPIO inputs<sup>†‡</sup> (see Figure 58)

| NO  |          |                           | -300 |     |      |
|-----|----------|---------------------------|------|-----|------|
| NO. |          |                           | MIN  | MAX | UNIT |
| 1   | tw(GPIH) | Pulse duration, GPIx high | 8P   |     | ns   |
| 2   | tw(GPIL) | Pulse duration, GPIx low  | 8P   |     | ns   |

 $<sup>^{\</sup>dagger}$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

# switching characteristics over recommended operating conditions for GPIO outputs† (see Figure 58)

| NO. | PARAMETER                                       |          | -300 |      |
|-----|-------------------------------------------------|----------|------|------|
|     |                                                 |          | MAX  | UNIT |
| 3   | t <sub>W</sub> (GPOH) Pulse duration, GPOx high | 24P – 8‡ |      | ns   |
| 4   | t <sub>W</sub> (GPOL) Pulse duration, GPOx low  | 24P – 8‡ |      | ns   |

 $<sup>^{\</sup>dagger}$  P = 1/CPU clock frequency in ns. For example, when running parts at 300 MHz, use P = 3.33 ns.

<sup>&</sup>lt;sup>‡</sup> This parameter value should not be used as a maximum performance specification. Actual performance of back-to-back accesses of the GPIO is dependent upon internal bus activity.



Figure 58. GPIO Port Timing

<sup>&</sup>lt;sup>‡</sup> The pulse width given is sufficient to generate a CPU interrupt or an EDMA event. However, if a user wants to have the DSP recognize the GPIx changes through software polling of the GPIO register, the GPIx duration must be extended to at least 12P to allow the DSP enough time to access the GPIO register through the CFGBUS.

#### **JTAG TEST-PORT TIMING**

## timing requirements for JTAG test port (see Figure 59)

| NO  |                      |                                                | -300 |     | LINUT |
|-----|----------------------|------------------------------------------------|------|-----|-------|
| NO. |                      |                                                | MIN  | MAX | UNIT  |
| 1   | t <sub>C</sub> (TCK) | Cycle time, TCK                                | 35   |     | ns    |
| 3   | tsu(TDIV-TCKH)       | Setup time, TDI/TMS/TRST valid before TCK high | 10   |     | ns    |
| 4   | th(TCKH-TDIV)        | Hold time, TDI/TMS/TRST valid after TCK high   | 9    |     | ns    |

# switching characteristics over recommended operating conditions for JTAG test port (see Figure 59)

| NO  | PARAMETER                                                   |   | -300 |      |
|-----|-------------------------------------------------------------|---|------|------|
| NO. |                                                             |   | MAX  | UNIT |
| 2   | t <sub>d</sub> (TCKL-TDOV) Delay time, TCK low to TDO valid | 0 | 18   | ns   |



Figure 59. JTAG Test-Port Timing

#### **MECHANICAL DATA**

The following table(s) show the thermal resistance characteristics for the PBGA — GLZ and ZLZ mechanical packages.

### thermal resistance characteristics (S-PBGA package) [GLZ]

| NO. |                                           | °C/W  | Air Flow (m/s†) |
|-----|-------------------------------------------|-------|-----------------|
| 1   | R⊖ <sub>JC</sub> Junction-to-case         | 1.55  | N/A             |
| 2   | RΘ <sub>JB</sub> Junction-to-board        | 9.1   | N/A             |
| 3   | RΘJA Junction-to-free air                 | 17.9  | 0.00            |
| 4   | RΘJA Junction-to-free air                 | 15.02 | 0.5             |
| 5   | RΘ <sub>JA</sub> Junction-to-free air     | 13.4  | 1.0             |
| 6   | RΘ <sub>JA</sub> Junction-to-free air     | 11.89 | 2.00            |
| 7   | Psi <sub>JT</sub> Junction-to-package top | 0.5   | N/A             |
| 8   | Psi <sub>JB</sub> Junction-to-board       | 7.4   | N/A             |

<sup>†</sup> m/s = meters per second

### thermal resistance characteristics (S-PBGA package) [ZLZ]

| NO. |                  |                         | °C/W  | Air Flow (m/s†) |
|-----|------------------|-------------------------|-------|-----------------|
| 1   | R⊖ <sub>JC</sub> | Junction-to-case        | 1.55  | N/A             |
| 2   | RΘJB             | Junction-to-board       | 9.1   | N/A             |
| 3   | RΘJA             | Junction-to-free air    | 17.9  | 0.00            |
| 4   | RΘJA             | Junction-to-free air    | 15.02 | 0.5             |
| 5   | RΘJA             | Junction-to-free air    | 13.4  | 1.0             |
| 6   | RΘJA             | Junction-to-free air    | 11.89 | 2.00            |
| 7   | PsiJT            | Junction-to-package top | 0.5   | N/A             |
| 8   | PsiJB            | Junction-to-board       | 7.4   | N/A             |

<sup>†</sup> m/s = meters per second

The following mechanical package diagram(s) reflect the most up-to-date mechanical data released for these designated device(s).

#### GLZ (S-PBGA-N532)

#### PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Thermally enhanced plastic package with heat slug (HSL)

D. Flip chip application only

# ZLZ (S-PBGA-N532)

### PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Thermally enhanced plastic package with heat slug (HSL).
- D. Flip chip application only.
- E. This package is lead-free.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated