### 3.3V CMOS Static RAM 1 Meg (64K x 16-Bit) IDT71V016 #### **Features** - 64K x 16 advanced high-speed CMOS Static RAM - ◆ Commercial (0° to +70°C) and Industrial (-40°C to +85°C) - Equal access and cycle times - Commercial and Industrial: 15/20ns - One Chip Select plus one Output Enable pin - Bidirectional data inputs and outputs directly LVTTL-compatible - Low power consumption via chip deselect - Upper and Lower Byte Enable Pins - Single 3.3V (±0.3V) power supply - Available in 44-pin Plastic SOJ and 44-pin TSOP package. ### Description The IDT71V016 is a 1,048,576-bit high-speed Static RAM organized as 64K x 16. It is fabricated using IDT's high-perfomance, high-reliability CMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective solution for high-speed memory needs. The IDT71V016 has an output enable pin which operates as fast as 7ns, with address access times as fast as 12ns. All bidirectional inputs and outputs of the IDT71V016 are LVTTL-compatible and operation is from a single 3.3V supply. Fully static asynchronous circuitry is used, requiring no clocks or refresh for operation. The IDT71V016 is packaged in a JEDEC standard 44-pin Plastic SOJ and 44-pin TSOP Type II. 3211 drw 01 AUGUST 2000 3211 tbl 02 ### Pin Configuration ### Pin Description SOJ/TSOP Top View ### Truth Table<sup>(1)</sup> | CS | ŌĒ | WE | BLE | BHE | I/O <sub>0</sub> -I/O <sub>7</sub> | I/O8-I/O15 | Function | |----|----|----|-----|-----|------------------------------------|------------|----------------------| | Н | Х | Х | X | X | High-Z | High-Z | Deselected – Standby | | L | L | Н | L | = | DATAout | High-Z | Low Byte Read | | L | L | Н | Н | L | High-Z | DATAout | High Byte Read | | L | L | Н | L | L | DATAout | DATAout | Word Read | | L | Х | L | L | L | DATAIN | DATAIN | Word Write | | L | Х | L | L | Н | DATAIN | High-Z | Low Byte Write | | L | Х | L | Н | L | High-Z | DATAIN | High Byte Write | | L | Н | Н | Х | Х | High-Z | High-Z | Outputs Disabled | | L | Х | Х | Н | Н | High-Z | High-Z | Outputs Disabled | NOTE: 1. $H = V_{IH}$ , $L = V_{IL}$ , X = Don't care. ### Absolute Maximum Ratings(1) | Symbol | Rating Value | | Unit | |----------------------|--------------------------------------|-----------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +4.6 | V | | VTERM <sup>(3)</sup> | Terminal Voltage with Respect to GND | -0.5 to Vcc+0.5 | V | | Та | Operating Temperature | 0 to +70 | °C | | TBIAS | Temperature Under Bias | -55 to +125 | °C | | Tstg | Storage Temperature | –55 to +125 | °C | | PT | Power Dissipation | 1.0 | W | | Іоит | DC Output Current | 50 | mA | #### 3211 tbl 03 #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. VDD terminals only. - 3. Input, Output, and I/O terminals; 4.6V maximum. ### Recommended Operating Temperature and Supply Voltage | Grade | Temperature | GND | <b>V</b> DD | |------------|----------------|-----|-------------| | Commercial | 0°C to +70°C | 0V | 3.3V ± 0.3V | | Industrial | –40°C to +85°C | 0V | 3.3V ± 0.3V | 3211 tbl 04 # Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|-----------------------------|---------------------|------|---------|------| | VDD | Supply Voltage | 3.0 | 3.3 | 3.6 | V | | GND | Supply Voltage | 0 | 0 | 0 | V | | ViH | Input High Voltage – Inputs | 2.0 | _ | 4.6 | V | | Vih | Input High Voltage – I/O | 2.0 | | VDD+0.3 | V | | VIL | Input Low Voltage | -0.5 <sup>(1)</sup> | | 0.8 | V | \_\_\_\_\_ 3211 tbl 05 ### Capacitance ### (TA = +25°C, f = 1.0MHz, SOJ package) 1. VIL (min.) = -1.5V for pulse width less than tRC/2, once per cycle. | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |--------|--------------------------|------------|------|------| | Cin | Input Capacitance | VIN = 3dV | 6 | pF | | Ci/o | I/O Capacitance | Vout = 3dV | 7 | pF | NOTE 3211 tbl 06 ### DC Electrical Characteristics (VDD = 3.3V ± 0.3V, Commercial and Industrial Temperature Ranges) | | | 2 | IDT71 | IV016 | | |--------|------------------------|------------------------------------------------------|-------|-------|------| | Symbol | Parameter | Test Condition | Min. | Max. | Unit | | lu | Input Leakage Current | VDD = Max., VIN = GND to VDD | | 5 | μΑ | | ILO | Output Leakage Current | VDD = Max., $\overline{CS}$ = ViH, VOUT = GND to VDD | | 5 | μΑ | | Vol | Output Low Voltage | IOL = 8mA, VDD = Min. | | 0.4 | V | | Vон | Output High Voltage | 1он = $-4$ mA, VDD = Min. | 2.4 | | V | 3211 tbl 07 ### DC Electrical Characteristics(1) $(VDD = 3.3V \pm 0.3V, VLC = 0.2V, VHC = VDD-0.2V)$ | | | 71V0 | 16S15 | 71V016S20 | | | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-----------|------|------| | Symbol | Parameter | Com'l | Ind. | Com'l. | Ind. | Unit | | Icc | Dynamic Operating Current $\overline{CS} \le V_{IL}$ , Outputs Open, $V_{DD} = Max.$ , $f = f_{MAX}^{(2)}$ | 130 | 130 | 120 | 120 | mA | | ISB | Standby Power Supply Current (TTL Level) $\overline{\text{CS}} \geq \text{V}_{\text{IH}}, \text{ Outputs Open, VDD} = \text{Max., } f = \text{fmax}^{(2)}$ | 35 | 35 | 30 | 30 | mA | | ISB1 | Standby Power Supply Current (CMOS Level) $\overline{CS} \geq V_{HC}, \text{ Outputs Open, } V_{DD} = \text{Max., } f = 0^{(2)}$ $V_{IN} \leq V_{LC} \text{ or } V_{IN} \geq V_{HC}$ | 5 | 7 | 5 | 7 | mA | #### NOTES: 3211 tbl 08 - 1. All values are maximum guaranteed values. - 2. fmax = 1/trc (all address inputs are cycling at fmax); f = 0 means no address input lines are changing. <sup>1.</sup> This parameter is guaranteed by device characterization, but not production tested. ### **AC Test Conditions** | Input Pulse Levels | GND to 3.0V | |-------------------------------|-----------------------| | Input Rise/Fall Times | 1.5ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | AC Test Load | See Figure 1, 2 and 3 | 3211 tbl 09 Including jig and scope capacitance. Figure 1. AC Test Load Figure 3. Output Capacitive Derating ### AC Electrical Characteristics (VDD = 3.3V ± 0.3V, Commercial and Industrial Temperature Ranges) | | | 71V0 | 16S15 | 71V0 | | | | | |---------------------------------|----------------------------------------|------|------------|------|------|------|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | | | READ CYCLE | | | | | | | | | | trc | Read Cycle Time | 15 | | 20 | | ns | | | | taa | Address Access Time | | 15 | | 20 | ns | | | | tacs | Chip Select Access Time | | 15 | | 20 | ns | | | | tcLZ <sup>(1)</sup> | Chip Select Low to Output in Low-Z | 5 | | 5 | | ns | | | | tcHz <sup>(1)</sup> | Chip Select High to Output in High-Z | | 6 | 7 | 8 | ns | | | | toE | Output Enable Low to Output Valid | | 8 | | 10 | ns | | | | toLZ <sup>(1)</sup> | Output Enable Low to Output in Low-Z | 0 | - | 0 | | ns | | | | tonz <sup>(1)</sup> | Output Enable High to Output in High-Z | | 6 | )- | 8 | ns | | | | tон | Output Hold from Address Change | 4 | (-) | 5 | _ | ns | | | | tBE | Byte Enable Low to Output Valid | -/ | 8 | 4> | 10 | ns | | | | tBLZ <sup>(1)</sup> | Byte Enable Low to Output in Low-Z | 0 | | 0 | (- | ns | | | | t <sub>BHZ</sub> <sup>(1)</sup> | Byte Enable High to Output in High-Z | | 6 | | 8 | ns | | | | WRITE CYC | LE | | 1 | | | | | | | twc | Write Cycle Time | 15 | <u>()</u> | 20 | | ns | | | | taw | Address Valid to End of Write | 10 | | 12 | | ns | | | | tcw | Chip Select Low to End of Write | 10 | +. | 12 | | ns | | | | tвw | Byte Enable Low to End of Write | 10 | | 12 | | ns | | | | tas | Address Set-up Time | 0 | \ <i>\</i> | 0 | | ns | | | | twr | Address Hold from End of Write | 0 | | 0 | | ns | | | | twp | Write Pulse Width | 10 | | 12 | | ns | | | | tow | Data Valid to End of Write | 8 | | 10 | | ns | | | | tон | Data Hold Time | 0 | | 0 | | ns | | | | tow <sup>(1)</sup> | Write Enable High to Output in Low-Z | 1 | | 1 | | ns | | | | twHz <sup>(1)</sup> | Write Enable Low to Output in High-Z | | 6 | | 8 | ns | | | NOTE ### Timing Waveform of Read Cycle No. 1(1,2,3) #### NOTES: - 1. $\overline{\text{WE}}$ is HIGH for Read Cycle. - 2. Device is continuously selected, $\overline{\text{CS}}$ is LOW. - 3. $\overline{\mathsf{OE}}$ , $\overline{\mathsf{BHE}}$ , and $\overline{\mathsf{BLE}}$ are LOW. 3211 drw 07 3211 tbl 10 <sup>1.</sup> This parameter is guaranteed with the AC Load (Figure 2) by device characterization, but is not production tested. ### Timing Waveform of Read Cycle No. 2(1) #### NOTES: - 1. WE is HIGH for Read Cycle. - 2. Address must be valid prior to or coincident with the later of CS, BHE, or BLE transition LOW; otherwise tax is the limiting parameter. - Transition is measured ±200mV from steady state. ## Timing Waveform of Write Cycle No. 1 (WE Controlled Timing)(1,2,4) #### NOTES: - 1. A write occurs during the overlap of a LOW $\overline{CS}$ , LOW $\overline{BHE}$ or $\overline{BLE}$ , and a LOW $\overline{WE}$ . - OE is continuously HIGH. If during a WE controlled write cycle OE is LOW, twp must be greater than or equal to twnz + tow to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If OE is HIGH during a WE controlled write cycle, this requirement does not apply and the minimum write pulse is as short as the specified twp. - 3. During this period, I/O pins are in the output state, and input signals must not be applied. - 4. If the CSLOW or BHE and BLE LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state. - 5. Transition is measured ±200mV from steady state. ### Timing Waveform of Write Cycle No. 2 (CS Controlled Timing)(1,4) Timing Waveform of Write Cycle No. 3 (BHE, BLE Controlled Timing)(1,4) #### NOTES: - 1. A write occurs during the overlap of a LOW $\overline{CS}$ , LOW $\overline{BHE}$ or $\overline{BLE}$ , and a LOW $\overline{WE}$ . - 2. $\overline{OE}$ is continuously $\overline{HIGH}$ . If during a $\overline{WE}$ controlled write cycle $\overline{OE}$ is LOW, twp must be greater than or equal to twHz + tow to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If $\overline{OE}$ is HIGH during a $\overline{WE}$ controlled write cycle, this requirement does not apply and the minimum write pulse is as short as the specified twp. - 3. During this period, I/O pins are in the output state, and input signals must not be applied. - 4. If the CSLOW or BHE and BLE LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state. - 5. Transition is measured ±200mV from steady state. ### Ordering Information ### Datasheet Document History | 11/1/99 | Pg. 3<br>Pg. 5<br>Pg. 6 | Updated to newformat Expressed commercial and industrial ranges on DC Electrical table Expressed commercial and industrial ranges on AC Electrical table Revised footnotes on Write Cycle No. 1 diagram | |----------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 08/30/00 | Pg. 7<br>Pg. 9 | Revised footnotes on Write Cycle No. 2 and No. 3 diagrams Added Datasheet Document History Part in obsolescence, order part 71V016SA. See PDN# S-0003 | | | | | | | | 1 5 5 | | | | DE 50000 | | | | | | | | SERIN | | | \\\\ | | | | | | CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for Tech Support: sramhelp@idt.com 800-544-7726, x4033