# LOW INPUT VOLTAGE, 1-A LOW-DROPOUT LINEAR REGULATORS WITH SUPERVISOR #### **FEATURES** - 1-A Output Current - Available in 1.5-V, 1.6-V, 1.8-V, 2.5-V Fixed-Output and Adjustable Versions (1.2-V to 5.5-V) - Input Voltage Down to 1.8 V - Low 170-mV Dropout Voltage at 1 A (TPS72525) - Stable With Any Type/Value Output Capacitor - Integrated Supervisor (SVS) With 50-ms RESET Delay Time - Low 210-μA Ground Current at Full Load (TPS72525) - Less than 1-µA Standby Current - ±2% Output Voltage Tolerance Over Line, Load, and Temperature (-40°C to 125°C) - Integrated UVLO - Thermal and Overcurrent Protection - 5-Lead SOT223-5 or DDPAK and 8-Pin SOP (TPS72501 only) Surface Mount Package ## **APPLICATIONS** - PCI Cards - Modem Banks - Telecom Boards - DSP, FPGA, and Microprocessor Power Supplies - Portable, Battery-Powered Applications #### DESCRIPTION The TPS725xx family of 1-A low-dropout (LDO) linear regulators has fixed voltage options available that are commonly used to power the latest DSPs, FPGAs, and microcontrollers. An adjustable option ranging from 1.22 V to 5.5 V is also available. The integrated supervisory circuitry provides an active low RESET signal when the output falls out of regulation. The no capacitor/any capacitor feature allows the customer to tailor output transient performance as needed. Therefore, compared to other regulators capable of providing the same output current, this family of regulators can provide a stand-alone power supply solution or a post regulator for a switch mode power supply. These regulators are ideal for higher current applications. The family operates over a wide range of input voltages (1.8 V to 6 V) and has very low dropout (170 mV at 1-A). Ground current is typically 210 $\mu A$ at full load and drops to less than 80 $\mu A$ at no load. Standby current is less than 1 $\mu A$ . Each regulator option is available in either a SOT223-5, D (TPS72501 only), or DDPAK package. With a low input voltage and properly heatsinked package, the regulator dissipates more power and achieves higher efficiencies than similar regulators requiring 2.5 V or more minimum input voltage and higher quiescent currents. These features make it a viable power supply solution for portable, battery-powered equipment. NOTE: TPS72501 replaces RESET with FB. Tab is GND for the DCK and KTT packages. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # **DESCRIPTION (CONTINUED)** Although an output capacitor is not required for stability, transient response and output noise are improved with a 10-µF output capacitor. Unlike some regulators that have a minimum current requirement, the TPS725 family is stable with no output load current. The low noise capability of this family, coupled with its high current operation and ease of power dissipation, make it ideal for telecom boards, modem banks, and other noise-sensitive applications. #### ORDERING INFORMATION | TJ | VOLTAGE <sup>(1)</sup> | SOT223-5 <sup>(2)</sup> | SYMBOL | DDPAK <sup>(3)</sup> | D <sup>(4)</sup> | SYMBOL | |-------------------|---------------------------|-------------------------|---------|----------------------|------------------|----------| | | Adjustable (1.2 V to 5 V) | TPS72501DCQ | PS72501 | TPS72501KTT | TPS72501D | TPS72501 | | | 1.5 V | TPS72515DCQ | PS72515 | TPS72515KTT | _ | TPS72515 | | -40°C to<br>125°C | 1.6 V | TPS72516DCQ | PS72516 | TPS72516KTT | _ | TPS72516 | | 120 0 | 1.8 V | TPS72518DCQ | PS72518 | TPS72518KTT | _ | TPS72518 | | | 2.5 V | TPS72525DCQ | PS72525 | TPS72525KTT | _ | TPS72525 | - (1) Other voltage options are available upon request from the manufacturer. - (2) To order a taped and reeled part, add the suffix R to the part number (e.g., TPS72501DCQR). - (3) To order a 50-piece reel, add the suffix **T** (e.g., TPS72501KTT**T**); to order a 500-piece reel, add the suffix **R** (e.g., TPS72501KTT**R**). - (4) To order a taped and reeled part, add the suffix R or T (2500 or 500) to the part number (e.g. TPS72501DR) #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range unless otherwise noted(1) | | | UNIT | |------------------------------------------------------|------------------------------|-----------| | Input voltage, V <sub>I</sub> <sup>(2)</sup> | -0.3 to 7 | V | | Voltage range at EN, FB | -0.3 to V <sub>I</sub> + 0.3 | V | | Voltage on OUT, RESET | 6 | V | | ESD rating, HBM | 2 | kV | | Continuous total power dissipation | See Dissipation Ratin | igs Table | | Operating junction temperature range, T <sub>J</sub> | -50 to 150 | °C | | Maximum junction temperature range, T <sub>J</sub> | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 to 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### RECOMMENDED OPERATING CONDITIONS | | MIN | NOM | MAX | UNIT | |------------------------------------------------|-----|-----|-----|------| | Input voltage, V <sub>I</sub> <sup>(1)</sup> | 1.8 | | 6 | V | | Continuous output current, I <sub>O</sub> | 0 | | 1 | Α | | Operating junction temperature, T <sub>J</sub> | -40 | | 125 | °C | (1) Minimum $V_I = V_O \text{ (nom)} + V_{DO}$ . <sup>(2)</sup> All voltage values are with respect to network ground terminal. #### **PACKAGE DISSIPATION RATINGS** | PACKAGE | BOARD | $R_{ heta JC}$ | $R_{ hetaJA}$ | |---------|-----------------------|----------------|---------------| | DDPAK | High K <sup>(1)</sup> | 2 °C/W | 23 °C/W | | SOT223 | Low K <sup>(2)</sup> | 15 °C/W | 53 °C/W | | D-8 | High K <sup>(1)</sup> | 39.4 °C/W | 55 °C/W | <sup>(1)</sup> The JEDEC high-K (2s2p) board design used to derive this data was a 3-inch x 3-inch (7.5-cm x 7.5-cm), multilayer board with 1 ounce internal power and ground planes and 2 ounce copper traces on top and bottom of the board. ### **ELECTRICAL CHARACTERISTICS** over recommended operating free-air temperature range $V_{i} = V_{O(typ)} + 1 \text{ V}, I_{O} = 1 \text{ mA}, EN = IN, C_{o} = 1 \text{ }\mu\text{F}, C_{i} = 1 \text{ }\mu\text{F}$ (unless otherwise noted) | | PARAMETE | R | TEST COND | DITIONS | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------------------------|------------------------|------------------------------------------------|------------------------------------------------------------|----------------------|-------|----------------------|------| | | Bandgap voltage re | ference | | | 1.177 | 1.220 | 1.263 | V | | | | TPS72501<br>Adjustable | 0 μA < I <sub>O</sub> < 1 A <sup>(1)</sup> | $1.22 \text{ V} \le \text{V}_{\text{O}} \le 5.5 \text{ V}$ | 0.965 V <sub>O</sub> | | 1.035 V <sub>O</sub> | | | | | TPS72515 | T <sub>J</sub> = 25°C | | | 1.5 | | | | | | 1175/2515 | 0 μA< I <sub>O</sub> < 1 A | $1.8 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}$ | 1.47 | | 1.53 | | | l., | | TPS72516 | T <sub>J</sub> = 25°C | | | 1.6 | | | | Vo | Output voltage | 17372310 | 0 μA < I <sub>O</sub> < 1 A | $2.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}$ | 1.568 | | 1.632 | V | | | | TPS72518 | T <sub>J</sub> = 25°C | | | 1.8 | | | | | | 17372316 | 0 μA < I <sub>O</sub> < 1 A | $2.8 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}$ | 1.764 | | 1.836 | | | | | TPS72525 | T <sub>J</sub> = 25°C | | | 2.5 | | | | | | 17372525 | 0 μA < I <sub>O</sub> < 1 A | $3.5 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}$ | 2.45 | | 2.55 | | | | Ground current | | I <sub>O</sub> = 0 μA | | | 75 | 120 | μΑ | | <u> </u> | Ground current | | I <sub>O</sub> = 1 A | | | 210 | 300 | μΑ | | | Standby current | | EN < 0.4 V | T <sub>J</sub> = 25°C | | 0.2 | | μA | | | Standby Current | | EN < 0.4 V | | | | 1 | | | V <sub>n</sub> | Output noise voltage | | BW = 200 Hz to 100 kHz,<br>$T_J = 25^{\circ}C$ | C <sub>o</sub> = 10 μF, I <sub>O</sub> = 1 mA | | 150 | | μV | | PSRR | Ripple rejection | | f = 1 kHz, C <sub>o</sub> = 10 μF | T <sub>J</sub> = 25°C | | 60 | | dB | | | Current limit (2) | | | | 1.1 | 1.6 | 2.3 | Α | | | Output voltage line (ΔV <sub>O</sub> /V <sub>O</sub> ) <sup>(3)</sup> | regulation | V <sub>O</sub> + 1 V < V <sub>I</sub> ≤ 5.5 V | | -0.15 | 0.02 | 0.15 | %/V | | | Output voltage load | regulation | 0 μA < I <sub>O</sub> < 1 A | | -0.25 | 0.05 | 0.25 | %/A | | V <sub>IH</sub> | EN high level input( | 2) | | | 1.3 | | | V | | V <sub>IL</sub> | EN low level input <sup>(2)</sup> | ) | | | -0.2 | | 0.4 | V | | I <sub>I</sub> | EN input current | | EN = 0 V or V <sub>I</sub> | | | 0.01 | 100 | nA | | I <sub>(FB)</sub> | Feedback current | | TPS72501 | V <sub>(FB)</sub> = 1.22 | -100 | | 100 | nA | | | UVLO threshold | | V <sub>CC</sub> rising | | 1.45 | 1.57 | 1.70 | V | | | UVLO hysteresis | | $T_J = 25^{\circ}C$ , $V_{CC}$ rising | | | 50 | | mV | | | UVLO deglitch | | $T_J = 25^{\circ}C$ , $V_{CC}$ rising | | | 10 | | μs | | | UVLO delay | | $T_J = 25^{\circ}C$ , $V_{CC}$ rising | | | 100 | | μs | Minimum IN operating voltage used for testing is $V_{O(typ)} + 1 \text{ V}$ . Test condition includes output voltage $V_O = V_O - 15\%$ and pulse duration = 10 ms. $V_{Imin} = (V_O + 1)$ or 1.8 V whichever is greater. Line regulation (mV) = $$(\%/V) \times \frac{V_O(5.5 \text{ V} - V_{Imin})}{100} \times 1000$$ The JEDEC low-K (1s) board design used to derive this data was a 3-inch x 3-inch (7.5-cm x 7.5-cm), two-layer board with 2 ounce copper traces on top of the board. # **ELECTRICAL CHARACTERISTICS (continued)** over recommended operating free-air temperature range $V_I = V_{O(typ)} + 1 \text{ V}$ , $I_O = 1 \text{ mA}$ , EN = IN, $C_o = 1 \mu F$ , $C_i = 1 \mu F$ (unless otherwise noted) | | PARAMETER | | TES | T CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|---------------------------------------|---------------------------------|----------------------|-----------------------|------|-----|-----|-----------------| | | | TPS72525 <sup>(4)</sup> | I <sub>O</sub> = 1 A | T <sub>J</sub> = 25°C | | 170 | | | | ,, | Dropout voltage | 17572525 (*) | I <sub>O</sub> = 1 A | | | • | 280 | mV | | V <sub>DO</sub> | Dropout voltage | TPS72518 <sup>(4)</sup> | I <sub>O</sub> = 1 A | T <sub>J</sub> = 25°C | | 210 | | IIIV | | | | 117572516 (7 | I <sub>O</sub> = 1 A | | | | 320 | | | | Minimum input voltage for valid RESET | | | | 1.3 | | | ٧ | | | Trip threshold voltage | | | | 90 | 93 | 96 | %V <sub>O</sub> | | | Hysteresis voltage | | | | | 10 | | mV | | RESET | t <sub>(RESET)</sub> delay time | t <sub>(RESET)</sub> delay time | | | 25 | 50 | 75 | ms | | | Rising edge deglitch | Rising edge deglitch | | | | 10 | | μs | | | Output low voltage (a | Output low voltage (at 700 μA) | | | -0.3 | | 0.4 | V | | | Leakage current | _ | | | | | 100 | nA | <sup>(4)</sup> Dropout voltage is defined as the differential voltage between $V_O$ and $V_I$ when $V_O$ drops 100 mV below the value measured with $V_I = V_O + 1$ V. # FUNCTIONAL BLOCK DIAGRAM—ADJUSTABLE VERSION # FUNCTIONAL BLOCK DIAGRAM—FIXED VERSION ### **TERMINAL FUNCTIONS** | TER | TERMINAL | | | | |----------|----------|---------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO.<br>D | NO.D<br>CQ &<br>KTT | I/O | DESCRIPTION | | ENABLE | 5 | 1 | ı | Enable input | | FB | 2 | | | Feedback | | GND | 3, 6, 7 | 3 | | Ground | | IN | 8 | 2 | - | Input supply voltage | | RESET/FB | _ | 5 | O/I | This terminal is the feedback point for the adjustable option TPS72501. For all other options, this terminal is the RESET output terminal. When used with a pullup resistor, this open-drain output provides the active low RESET signal when the regulator output voltage drops more than 5% below its nominal output voltage. The RESET delay time is typically 50 ms. | | NC | 4 | _ | | No connection | | OUT | 1 | 4 | 0 | Regulated output voltage | # **RESET TIMING DIAGRAM** NOTES:A. V<sub>RES</sub> is the minimum input voltage for a valid RESET. The symbol V<sub>RES</sub> is not currently listed within EIA or JEDEC standards for semiconductor symbology. B. $V_{IT}$ –Trip voltage is typically 7% lower than the output voltage (93% $V_O$ ) $V_{IT-}$ to $V_{IT+}$ is the hysteresis voltage. #### TYPICAL CHARACTERISTICS t - Time - μs Figure 8. Vo - Output Voltage - V Figure 7. Figure 9. ## **TYPICAL CHARACTERISTICS (continued)** # **APPLICATION INFORMATION** The TPS725xx family of low-dropout (LDO) regulators has numerous features that make it applicable to a wide range of applications. The family operates with very low input voltage (≥1.8 V) and low dropout voltage (typically 200 mV at full load), making it an efficient stand-alone power supply or post regulator for battery or switch mode power supplies. Both the active low RESET and 1-A output current make the TPS725xx family ideal for powering processor and FPGA supplies. The TPS725xx family also has low output noise (typically 150 µV<sub>RMS</sub> with 10-µF output capacitor), making it ideal for use in telecom equipment. ## **External Capacitor Requirements** A 1-µF or larger ceramic input bypass capacitor, connected between IN and GND and located close to the TPS725xx, is required for stability. To improve transient response, noise rejection, and ripple rejection, an additional 10-µF or larger, low ESR capacitor is recommended. A higher-value, low ESR input capacitor may be necessary if large, fast-rise-time load transients are anticipated and the device is located several inches from the power source, especially if the minimum input voltage of 1.8 V is used. Although an output capacitor is not required for stability, transient response and output noise are improved with a 10-µF output capacitor. # Programming the TPS72501 Adjustable LDO Regulator The output voltage of the TPS72501 adjustable regulator is programmed using an external resistor divider as shown in Figure 19. The output voltage is calculated using: $$V_{O} = V_{ref} \times \left(1 + \frac{R1}{R2}\right) \tag{1}$$ Where: • $V_{FB} = V_{REF} = 1.22 \text{ V typical (see the electrical characteristics for } V_{REF} \text{ range)}$ Resistors R1 and R2 should be chosen for approximately 10- $\mu$ A divider current. Lower value resistors offer no inherent advantage and waste more power. Higher values should be avoided as leakage currents at FB increase the output voltage error. The recommended design procedure is to choose R2 = 120 k $\Omega$ to set the divider current at 10 $\mu$ A and then calculate R1 using: $$R1 = \left(\frac{V_{O}}{V_{ref}} - 1\right) \times R2 \tag{2}$$ #### OUTPUT VOLTAGE PROGRAMMING GUIDE (Standard 1% Resistor Values) | PROGRAM<br>VOLTAGE | R1 (KΩ) | R2 (kΩ) | ACTUAL<br>VOLTAGE | |--------------------|---------|---------|-------------------| | 1.8 V | 56.2 | 118 | 1.801 | | 2.5 V | 127 | 121 | 2.500 | | 3.3 V | 196 | 115 | 3.299 | | 3.6 V | 205 | 105 | 3.602 | Figure 19. TPS72501 Adjustable LDO Regulator Programming SLVS341D-MAY 2002-REVISED MARCH 2004 ## **APPLICATION INFORMATION (continued)** # **Regulator Protection** The TPS725xx pass element has a built-in back diode that safely conducts reverse current when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage is anticipated, external limiting might be appropriate. The TPS725xx also features internal current limiting and thermal protection. During normal operation, the TPS725xx limits output current to approximately 1.6 A. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds 165°C, thermal-protection circuitry shuts it down. Once the device has cooled down to below 145°C, regulator operation resumes. #### THERMAL INFORMATION The amount of heat that an LDO linear regulator generates is directly proportional to the amount of power it dissipates during operation. All integrated circuits have a maximum allowable junction temperature (T<sub>J</sub>max) above which normal operation is not assured. A system designer must design the operating environment so that the operating junction temperature (T<sub>J</sub>) does not exceed the maximum junction temperature (T<sub>J</sub>max). The two main environmental variables that a designer can use to improve thermal performance are air flow and external heatsinks. The purpose of this information is to aid the designer in determining the proper operating environment for a linear regulator that is operating at a specific power level. In general, the maximum expected power (P<sub>D(max)</sub>) consumed by a linear regulator is computed as: $$P_{D}^{max} = \left(V_{I(avg)} - V_{O(avg)}\right) \times I_{O(avg)} + V_{I(avg)} \times I_{(Q)}$$ (3) #### Where: - V<sub>I(avg)</sub> is the average input voltage. - V<sub>O(avg)</sub> is the average output voltage. - I<sub>O(avg)</sub> is the average output current. - I<sub>(O)</sub> is the quiescent current. For most TI LDO regulators, the quiescent current is insignificant compared to the average output current; therefore, the term $V_{I(avg)}$ x $I_{(Q)}$ can be neglected. The operating junction temperature is computed by adding the ambient temperature ( $T_A$ ) and the increase in temperature due to the regulator's power dissipation. The temperature rise is computed by multiplying the maximum expected power dissipation by the sum of the thermal resistances between the junction and the case ( $R_{\theta JC}$ ), the case to heatsink ( $R_{\theta CS}$ ), and the heatsink to ambient ( $R_{\theta SA}$ ). Thermal resistances are measures of how effectively an object dissipates heat. Typically, the larger the device, the more surface area available for power dissipation and the lower the object's thermal resistance. Figure 20 illustrates these thermal resistances for (a) a SOT223 package mounted in a JEDEC low-K board, and (b) a DDPAK package mounted on a JEDEC high-K board. Figure 20. Thermal Resistances Equation 4 summarizes the computation: $$T_{J} = T_{A} + P_{D} \max x \left( R_{\theta JC} + R_{\theta CS} + R_{\theta SA} \right)$$ (4) The $R_{\theta JC}$ is specific to each regulator as determined by its package, lead frame, and die size provided in the regulator's data sheet. The $R_{\theta SA}$ is a function of the type and size of heatsink. For example, *black body radiator* type heatsinks can have $R_{\theta CS}$ values ranging from 5°C/W for very large heatsinks to 50°C/W for very small heatsinks. The $R_{\theta CS}$ is a function of how the package is attached to the heatsink. For example, if a thermal compound is used to attach a heatsink to a SOT223 package, $R_{\theta CS}$ of 1°C/W is reasonable. Even if no external *black body radiator* type heatsink is attached to the package, the board on which the regulator is mounted provides some heatsinking through the pin solder connections. Some packages, like the DDPAK and SOT223 packages, use a copper plane underneath the package or the circuit board's ground plane for additional heatsinking to improve their thermal performance. Computer-aided thermal modeling can be used to compute very accurate approximations of an integrated circuit's thermal performance in different operating environments (e.g., different types of circuit boards, different types and sizes of heatsinks, different air flows, etc.). Using these models, the three thermal resistances can be combined into one thermal resistance between junction and ambient ( $R_{\theta JA}$ ). This $R_{\theta JA}$ is valid only for the specific operating environment used in the computer model. Equation 4 simplifies into Equation 5: $$T_{J} = T_{A} + P_{D}^{max} x R_{\theta JA}$$ (5) Rearranging Equation 5 gives Equation 6: $$R_{\theta JA} = \frac{T_J - T_A}{P_D max} \tag{6}$$ Using Equation 5 and the computer model generated curves shown in Figure 21 and Figure 24, a designer can quickly compute the required heatsink thermal resistance/board area for a given ambient temperature, power dissipation, and operating environment. ## **DDPAK Power Dissipation** The DDPAK package provides an effective means of managing power dissipation in surface mount applications. The DDPAK package dimensions are provided in the *Mechanical Data* section at the end of the data sheet. The addition of a copper plane directly underneath the DDPAK package enhances the thermal performance of the package. To illustrate, the TPS72525 in a DDPAK package was chosen. For this example, the average input voltage is 5 V, the output voltage is 2.5 V, the average output current is 1 A, the ambient temperature 55°C, the air flow is 150 LFM, and the operating environment is the same as documented below. Neglecting the quiescent current, the maximum average power is: $$P_D max = (5 - 2.5) V x 1 A = 2.5 W$$ (7) Substituting T<sub>J</sub>max for T<sub>J</sub> into Equation 6 gives Equation 8: $$R_{\theta JA} max = (125 - 55)^{\circ} C/2.5 W = 28^{\circ} C/W$$ (8) From Figure 21, DDPAK Thermal Resistance vs Copper Heatsink Area, the ground plane needs to be 1 cm<sup>2</sup> for the part to dissipate 2.5 W. The operating environment used in the computer model to construct Figure 21 consisted of a standard JEDEC High-K board (2S2P) with a 1 oz. internal copper plane and ground plane. The package is soldered to a 2 oz. copper pad. The pad is tied through thermal vias to the 1 oz. ground plane. Figure 22 shows the side view of the operating environment used in the computer model. Figure 21. DDPAK Thermal Resistance vs Copper Heatsink Area Figure 22. DDPAK Thermal Resistance From the data in Figure 23 and rearranging Equation 6, the maximum power dissipation for a different ground plane area and a specific ambient temperature can be computed. Figure 23. Maximum Power Dissipation vs Copper Heatsink Area # **SOT223 Power Dissipation** The SOT223 package provides an effective means of managing power dissipation in surface mount applications. The SOT223 package dimensions are provided in the *Mechanical Data* section at the end of the data sheet. The addition of a copper plane directly underneath the SOT223 package enhances the thermal performance of the package. To illustrate, the TPS72525 in a SOT223 package was chosen. For this example, the average input voltage is 3.3 V, the output voltage is 2.5 V, the average output current is 1 A, the ambient temperature 55°C, no air flow is present, and the operating environment is the same as documented below. Neglecting the quiescent current, the maximum average power is: $$P_D max = (3.3 - 2.5) V x 1 A = 800 mW$$ (9) Substituting $T_J$ max for $T_J$ into Equation 6 gives Equation 10: $$R_{\theta JA} max = (125 - 55)^{\circ}C/800 mW = 87.5^{\circ}C/W$$ (10) From Figure 24, $R_{\Theta JA}$ vs PCB Copper Area, the ground plane needs to be 0.55 in<sup>2</sup> for the part to dissipate 800 mW. The operating environment used to construct Figure 24 consisted of a board with 1 oz. copper planes. The package is soldered to a 1 oz. copper pad on the top of the board. The pad is tied through thermal vias to the 1 oz. ground plane. Figure 24. SOT223 Thermal Resistance vs PCB AREA From the data in Figure 24 and rearranging Equation 6, the maximum power dissipation for a different ground plane area and a specific ambient temperature can be computed (as shown in Figure 25). Figure 25. SOT223 Power Dissipation # DCQ (R-PDSO-G6) # PLASTIC SMALL-OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Controlling dimension in inches. - Body length and width dimensions are determined at the outermost extremes of the plastic body exclusive of mold flash, tie bar burrs, gate burrs, and interlead flash, but including any mismatch between the top and the bottom of the plastic body. - Lead width dimension does not include dambar protrusion. - Lead width and thickness dimensions apply to solder plated leads. - G. Interlead flash allow 0.008 inch max. - H. Gate burr/protrusion max. 0.006 inch. - I. Datums A and B are to be determined at Datum H. - J. Package dimensions per JEDEC outline drawing TO-261, issue B, dated Feb. 1999. This variation is not yet included. # KTT (R-PSFM-G5) # PLASTIC FLANGE-MOUNT PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Dimensions do not include mold protrusions, not to exceed 0.006 (0,15). - Falls within JEDEC T0—263 variation BA, except minimum lead thickness, maximum seating height, and minimum body length. # D (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-012 variation AA. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | e | |-----------------| | d | | trol | | | | work | | | | | | | | | | d<br>trol<br>wo | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2004, Texas Instruments Incorporated