



# 8-CHANNEL, ENHANCED MULTIFORMAT, DELTA-SIGMA, DIGITAL-TO-ANALOG CONVERTER

## **FEATURES**

- Supports DSD and PCM Formats
- Supports TDMCA
- Accepts 16-, 18-, 20- and 24-Bit Audio Data for PCM Format
- Analog Performance (V<sub>CC</sub> = 5 V):
  - Dynamic Range: 108 dB, Typical
  - SNR: 108 dB, Typical
  - THD+N: 0.0012%, Typical
  - Full-Scale Output: 4 V<sub>pp</sub>, Typical
- Includes 8× Oversampling Digital Filter for PCM Format:
  - Stopband Attenuation: –60 dB
  - Passband Ripple: ±0.02 dB
- Includes Digital DSD FILTER for DSD Format:
  - Passband: 50 kHz, 70 kHz, 60 kHz at –3 dB
- Sampling Frequency:
  - PCM Mode: 10 kHz to 200 kHz
  - DSD Mode:  $64 \times 44.1$  kHz
- System Clock:
  - 128 f<sub>S</sub>, 192 f<sub>S</sub>, 256 f<sub>S</sub>, 384 f<sub>S</sub>, 512 f<sub>S</sub>, 768 f<sub>S</sub>
- Data Formats:
  - Standard, I<sup>2</sup>S, and Left-Justified for PCM Direct Stream Digital
- User-Programmable Mode Controls:
  - Digital Attenuation
  - Digital De-Emphasis

- Digital Filter Rolloff: Sharp or Slow Soft Mute
- Three Zero Flags
- Dual Supply Operation:
  - 5-V Analog, 3.3-V Digital
- Package: 52-Pin TQFP

## **APPLICATIONS**

- Universal A/V Players
- SACD Players
- Car Audio Systems
- Other Applications Requiring 24-Bit Audio

## **DESCRIPTION**

The DSD1608 is a CMOS, monolithic, 8-channel digital-to-analog converter which supports both PCM audio data format and direct stream digital (DSD) audio data format. The device includes an 8x digital interpolation filter and a digital DSD filter with three selectable frequency-response curves, followed by Texas Instruments' enhanced multilevel delta-sigma modulator, which employs 4th-order noise shaping and 8-level amplitude quantization to achieve excellent dynamic performance and improved tolerance to clock jitter. Sampling rates up to 192 kHz for the PCM mode and 64 × 44.1 kHz for the DSD mode are supported. A full set of user-programmable functions is accessible through a 4-wire serial control port, which supports register write and read functions. The DSD1608 supports the time-division-multiplexed command and audio data (TDMCA) format. The DSD1608 is available in a 52-pin TQFP package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ORDERING INFORMATION

| PRODUCT     | PACKAGE               | PACKAGE<br>DESIGNATOR | OPERATION<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA |
|-------------|-----------------------|-----------------------|-----------------------------------|--------------------|--------------------|--------------------|
| DODAGGGDALI | 50 L - 1 <b>T</b> 05D | DALL                  | 0500 1 - 0500                     | D0D4000            | DSD1608PAH         | Tube               |
| DSD1608PAH  | 52-lead TQFP          | PAH                   | –25°C to 85°C                     | DSD1608            | DSD1608PAHR        | Tape and reel      |

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                   |                                                           | DSD1608                             |
|-----------------------------------|-----------------------------------------------------------|-------------------------------------|
| Cumplyyoltogo                     | V <sub>CC</sub> 1–V <sub>CC</sub> 7                       | 6.5 V                               |
| Supplyvoltage                     | V <sub>DD</sub> 1, V <sub>DD</sub> 2                      | 4 V                                 |
| Supply voltage differences: VCC   | 1-V <sub>CC</sub> 7, V <sub>DD</sub> 1, V <sub>DD</sub> 2 | ±0.1 V                              |
| Ground voltage differences: AGN   | ND1-6, DGND1, DGND2                                       | ±0.1 V                              |
| Digital input voltage: PLRCK, PB  | CK, PDATA1-PDATA4, DSD1-DSD8, DBCK, DSCK, PSCK, RST       | -0.3 V to 6.5 V                     |
| Digital input voltage: MC, MS, MD | -0.3 V to (V <sub>DD</sub> + 0.3 V)                       |                                     |
| Analog input voltage              |                                                           | -0.3 V to (V <sub>CC</sub> + 0.3 V) |
| Input current (any pins except su | pplies)                                                   | ±10 mA                              |
| Operatingtemperature              |                                                           | -40°C to 85°C                       |
| Storagetemperature                |                                                           | −55°C to 150°C                      |
| Junctiontemperature               |                                                           | 150°C                               |
| Lead temperature (soldering)      |                                                           | 260°C, 5 s                          |
| Package temperature (IR reflow,   | peak)                                                     | 235°C, 10 s                         |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

at  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.3$  V,  $V_{CC} = 5$  V; in PCM mode,  $f_S = 44.1$  kHz, system clock = 256 f<sub>S</sub>, 24-bit data; in DSD mode,  $f_S = 2.8224$  MHz (=  $64 \times 44.1$  kHz), system clock =  $256 \times 44.1$  kHz, 1-bit data (unless otherwise noted)

|      | PARAMETER                   | TEST CONDITIONS                                       | MIN         | TYP                                               | MAX                  | UNIT |
|------|-----------------------------|-------------------------------------------------------|-------------|---------------------------------------------------|----------------------|------|
|      | Resolution                  |                                                       |             | 24                                                |                      | Bits |
| DATA | FORMAT (PCM MODE)           | ·                                                     | •           |                                                   |                      |      |
|      | Audio data interface format |                                                       | Standard    | , I <sup>2</sup> S, left ju                       | stified              |      |
|      | Audio data bit length       | idio data bit length 16-, 18-, 20-, 24-bit selectable |             |                                                   |                      |      |
|      | Audio data format           | Audio data format MSB first, 2s complement            |             |                                                   |                      |      |
| fg   | Samplingfrequency           | f <sub>S</sub> = 44.1 kHz                             | 10          |                                                   | 200                  | kHz  |
|      | System clock frequency      |                                                       |             | 128 fg, 192 fg, 256 fg, 384 fg,<br>512 fg, 768 fg |                      |      |
| DATA | FORMAT (DSD MODE)           | ·                                                     | •           |                                                   |                      |      |
|      | Audio data interface format |                                                       | Direct stre | eam digital                                       | (DSD)                |      |
|      | Audio data bit length       |                                                       |             | 1 bit                                             |                      |      |
| fS   | Samplingfrequency           | f <sub>S</sub> = 44.1 kHz                             |             | 64 fg                                             |                      | Hz   |
|      | System clock frequency      | f <sub>S</sub> = 44.1 kHz                             | 256 fg, 384 | fg, 512 fg                                        | , 768 f <sub>S</sub> | kHz  |

- (1) Pins 50, 51, 34, 33, 37, 38-45, 46-49: PBCK, PLRCK, DSCK, PSCK, DBCK, DSD1-DSD8, PDATA1-PDATA4.
- (2) Pins 2, 3, 4, 36: MDI, MS, MC, RST.
- (3) Pins 5-8: MDO, ZERO1, ZERO2, ZERO38.
- (4) Analogperformance specs are measured in the averaging mode using the System Two™ audio measurement system by Audio Precision™.
- (5) These specs are measured under the condition that the OVR1, OVR0 in mode registers are set to (0,1). (The oversampling rate of the modulator is 64 fg.) If the OVR1, OVR0 are (0,0) (32 fg oversampling: default), the specs are the same as at fg = 96 kHz.



## **ELECTRICAL CHARACTERISTICS(continued)**

at  $T_A = 25^{\circ}\text{C}$ ,  $V_{DD} = 3.3 \text{ V}$ ,  $V_{CC} = 5 \text{ V}$ ; in PCM mode,  $f_S = 44.1 \text{ kHz}$ , system clock = 256  $f_S$ , 24-bit data; in DSD mode,  $f_S = 2.8224 \text{ MHz}$  (=  $64 \times 44.1 \text{ kHz}$ ), system clock =  $256 \times 44.1 \text{ kHz}$ , 1-bit data (unless otherwise noted)

| PARAMETER                                                        | TEST CONDITIONS                                 | MIN | TYP                   | MAX     | UNIT            |
|------------------------------------------------------------------|-------------------------------------------------|-----|-----------------------|---------|-----------------|
| DIGITAL INPUT/OUTPUT                                             |                                                 |     |                       |         |                 |
| Logic family                                                     |                                                 | TTL | compatib              | ole     |                 |
| VIH Input logic lovel                                            |                                                 | 2   |                       |         | Vdc             |
| V <sub>IL</sub> Input logic level                                |                                                 |     |                       | 0.8     | vac             |
| I <sub>IH</sub> (1)                                              | VIN = VDD                                       |     |                       | 10      |                 |
| I <sub>IL</sub> (1)                                              | V <sub>IN</sub> = 0 V                           |     |                       | -10     |                 |
| I <sub>IH</sub> (2) Input logic current                          | $V_{IN} = V_{DD}$                               |     | 65                    | 100     | μΑ              |
| I <sub>IL</sub> (2)                                              | V <sub>IN</sub> = 0 V                           |     |                       | -10     |                 |
| VOH (3)                                                          | I <sub>OH</sub> = -2 mA                         | 2.4 |                       |         | Vda             |
| Output logic level                                               | I <sub>OL</sub> = +2 mA                         |     |                       | 1       | Vdc             |
| DYNAMIC PERFORMANCE <sup>(4)</sup> (PCM MODE)                    |                                                 |     |                       |         | •               |
|                                                                  | f <sub>S</sub> = 44.1 kHz                       |     | 0.0012%               |         |                 |
| THD+N at $V_{OUT} = 0 \text{ dB}$                                | f <sub>S</sub> = 96 kHz                         |     | 0.0015%               |         |                 |
|                                                                  | $f_S = 192 \text{ kHz}^{(5)}$                   |     | 0.002%                |         |                 |
|                                                                  | f <sub>S</sub> = 44.1 kHz                       |     | 0.0012%               | 0.0018% |                 |
| THD+N at $V_{OUT} = -3 \text{ dB}$                               | f <sub>S</sub> = 96 kHz                         |     | 0.0015%               |         |                 |
|                                                                  | $f_S = 192 \text{ kHz}(5)$                      |     | 0.002%                |         |                 |
|                                                                  | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz     | 104 | 108                   |         |                 |
| Dynamic range                                                    | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz       |     | 108                   |         | dB              |
| •                                                                | EIAJ, A-weighted, $f_S = 192 \text{ kHz}^{(5)}$ |     | 107                   |         |                 |
|                                                                  | EIAJ, A-weighted, f <sub>S</sub> = 44.1 kHz     | 104 | 108                   |         |                 |
| Signal-to-noiseratio                                             | EIAJ, A-weighted, f <sub>S</sub> = 96 kHz       |     | 108                   |         | dB              |
| · ·                                                              | EIAJ, A-weighted, $f_S = 192 \text{ kHz}^{(5)}$ |     | 107                   |         |                 |
|                                                                  | f <sub>S</sub> = 44.1 kHz                       | 101 | 104                   |         |                 |
| Channelseparation                                                | f <sub>S</sub> = 96 kHz                         |     | 104                   |         | dB              |
| ·                                                                | $f_S = 192 \text{ kHz}^{(5)}$                   |     | 103                   |         |                 |
| Level linearity error                                            | V <sub>OUT</sub> = -90 dB                       |     | ±0.5                  |         | dB              |
| DYNAMIC PERFORMANCE <sup>(4)</sup> DSD MODE (at f <sub>S</sub> = |                                                 |     |                       |         |                 |
| THD+N at V <sub>OUT</sub> = 0 dB                                 |                                                 |     | 0.0012%               |         |                 |
| Dynamic range                                                    | EIAJ, A-weighted                                |     | 108                   |         | dB              |
| Signal-to-noiseratio                                             | EIAJ, A-weighted                                |     | 108                   |         | dB              |
| Channelseparation                                                |                                                 |     | 104                   |         | dB              |
| Level linearity error                                            | V <sub>OUT</sub> = -90 dB                       |     | ±0.5                  |         | dB              |
| DC ACCURACY                                                      | ,                                               |     |                       |         | I               |
| Gain error                                                       |                                                 |     | ±1                    | ±6      | % FSF           |
| Gain mismatch, channel-to-channel                                |                                                 |     | ±1                    | ±3      | % FSR           |
| Bipolar zero error                                               | V OUT = 0.5 VCC at BPZ                          |     | ±30                   | ±60     | mV              |
| ANALOG OUTPUT                                                    | ,                                               |     |                       |         | 1               |
| Output voltage                                                   | Full scale (0 dB)                               | 80  | 0% of V <sub>CC</sub> | ;       | V <sub>pp</sub> |
| Center voltage                                                   |                                                 |     | 0% of V <sub>CC</sub> |         | Vdc             |
| Loadimpedance                                                    | AC load                                         | 4   |                       |         | kΩ              |
| ,                                                                | 1                                               |     |                       |         | ·               |

<sup>(1)</sup> Pins 50, 51, 34, 33, 37, 38-45, 46-49: PBCK, PLRCK, DSCK, PSCK, DBCK, DSD1-DSD8, PDATA1-PDATA4.

<sup>(2)</sup> Pins 2, 3, 4, 36: MDI, MS, MC, RST.

<sup>(3)</sup> Pins 5-8: MDO, ZERO1, ZERO2, ZERO38.

<sup>(4)</sup> Analog performance specs are measured in the averaging mode using the System Two™ audio measurement system by Audio Precision™.

<sup>(5)</sup> These specs are measured under the condition that the OVR1, OVR0 in mode registers are set to (0,1). (The oversampling rate of the modulator is 64 fg.) If the OVR1, OVR0 are (0,0) (32 fg oversampling: default), the specs are the same as at fg = 96 kHz.



## **ELECTRICAL CHARACTERISTICS(continued)**

at  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.3 \text{ V}$ ,  $V_{CC} = 5 \text{ V}$ ; in PCM mode,  $f_S = 44.1 \text{ kHz}$ , system clock = 256  $f_S$ , 24-bit data; in DSD mode,  $f_S = 2.8224 \text{ MHz}$ (= 64 × 44.1 kHz), system clock = 256 × 44.1 kHz, 1-bit data (unless otherwise noted)

|             | PARAMETER                       | TEST CONDITIONS                    | MIN      | TYP               | MAX                  | UNIT |
|-------------|---------------------------------|------------------------------------|----------|-------------------|----------------------|------|
| DIGITAL     | FILTER PERFORMANCE              |                                    |          |                   |                      |      |
| 8×INTE      | RPOLATION FILTER (SHARP ROLL OF | F FILTER)                          |          |                   |                      |      |
|             | Pass band                       | ±0.02 dB                           |          |                   | 0.454 fg             | Hz   |
|             | Pass band                       | −3 dB                              |          |                   | 0.487 f <sub>S</sub> | Hz   |
|             | Stop band                       |                                    | 0.546 fs |                   |                      | Hz   |
|             | Pass-band ripple                |                                    |          |                   | ±0.02                | dB   |
|             | Stop-bandattenuation            | Stop band = 0.546 fs               | -60      |                   |                      | dB   |
|             | Delay Time                      |                                    |          | 23/f <sub>S</sub> |                      | S    |
| 8×INTE      | RPOLATION FILTER (SLOW ROLL OF  | F FILTER)                          |          |                   |                      |      |
|             | Pass band                       | -0.5 dB                            |          |                   | 0.308 f <sub>S</sub> | Hz   |
|             | Pass band                       | −3 dB                              |          |                   | 0.432 fg             | Hz   |
|             | Stop band                       |                                    | 0.832 fs |                   |                      | Hz   |
|             | Pass-band ripple                | 0.308 fS                           |          |                   | ±0.5                 | dB   |
|             | Stop-bandattenuation            | 0.832 f <sub>S</sub>               | -58      |                   |                      | dB   |
|             | Delay time                      |                                    |          | 23/f <sub>S</sub> |                      | S    |
| DE-EMP      | PHASIS FILTER (PCM MODE ONLY)   |                                    |          |                   |                      |      |
|             | De-emphasis error               | At fg = 32 kHz, 44.1 kHz or 48 kHz |          | ±0.1              |                      | dB   |
| DSD FIL     | TER (FILTER-1)                  | •                                  |          |                   |                      |      |
|             | Pass band                       | At –3 dB                           |          | 50                |                      | kHz  |
|             | Stop-bandattenuation            | At 100 kHz                         |          | -18               |                      | dB   |
| DSD FIL     | TER (FILTER-2)                  |                                    | •        |                   |                      |      |
|             | Pass band                       | At –3 dB                           |          | 70                |                      | kHz  |
|             | Stop-bandattenuation            | At 100 kHz                         |          | -9.8              |                      | dB   |
| DSD FIL     | TER (FILTER-3)                  | •                                  |          |                   |                      |      |
|             | Pass band                       | At –3 dB                           |          | 60                |                      | kHz  |
|             | Stop-bandattenuation            | At 100 kHz                         |          | -17               |                      | dB   |
| INTERN      | AL ANALOG FILTER PERFORMANCE    | •                                  |          |                   |                      |      |
|             |                                 | At 20 kHz                          |          | -0.02             |                      |      |
|             | Fraguesevenene                  | At 44 kHz                          |          | -0.1              |                      | dB   |
|             | Frequency response              | At 50 kHz                          |          | -0.12             |                      | αь   |
|             |                                 | At 100 kHz                         |          | -0.5              |                      |      |
| POWER       | SUPPLY REQUIREMENTS             |                                    |          |                   |                      |      |
| $V_{DD}$    | Voltaga ranga                   |                                    | 3        | 3.3               | 3.6                  | Vdc  |
| VCC         | Voltage range                   |                                    | 4.5      | 5.0               | 5.5                  | vuc  |
|             |                                 | f <sub>S</sub> = 44.1 kHz          |          | 28                | 40                   |      |
| $I_{DD}$    |                                 | f <sub>S</sub> = 192 kHz           |          | 74                |                      |      |
|             | Supply current                  | DSD mode                           |          | 45                |                      | mA   |
| loc         |                                 | f <sub>S</sub> = 44.1 kHz          |          | 36                | 50                   |      |
| <u>l</u> cc |                                 | f <sub>S</sub> = 192 kHz           |          | 38                |                      |      |
|             | Powerdissipation                | f <sub>S</sub> = 44.1 kHz          |          | 270               | 380                  | m\// |
|             | Powerdissipation                | f <sub>S</sub> = 192 kHz           |          | 430               |                      | mW   |

<sup>(1)</sup> Pins 50, 51, 34, 33, 37, 38-45, 46-49: PBCK, PLRCK, DSCK, PSCK, DBCK, DSD1-DSD8, PDATA1-PDATA4.

<sup>(2)</sup> Pins 2, 3, 4, 36: MDI, MS, MC, RST.

<sup>(3)</sup> Pins 5-8: MDO, ZERO1, ZERO2, ZERO38.

<sup>(4)</sup> Analog performance specs are measured in the averaging mode using the System Two™ audio measurement system by Audio Precision™.
(5) These specs are measured under the condition that the OVR1, OVR0 in mode registers are set to (0,1). (The oversampling rate of the modulator is 64 fg.) If the OVR1, OVR0 are (0,0) (32 fg oversampling: default), the specs are the same as at fg = 96 kHz.



## **ELECTRICAL CHARACTERISTICS(continued)**

at  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.3$  V,  $V_{CC} = 5$  V; in PCM mode,  $f_S = 44.1$  kHz, system clock = 256  $f_S$ , 24-bit data; in DSD mode,  $f_S = 2.8224$  MHz (=  $64 \times 44.1$  kHz), system clock =  $256 \times 44.1$  kHz, 1-bit data (unless otherwise noted)

| PARAMETER                           | TEST CONDITIONS | MIN    | TYP | MAX | UNIT |      |
|-------------------------------------|-----------------|--------|-----|-----|------|------|
| TEMPERATURE RANGE                   | _               |        |     |     |      |      |
| Operatingtemperature                |                 |        | -25 |     | 85   | °C   |
| θ <sub>J</sub> A Thermal resistance | 52              | 2 TQFP |     | 70  |      | °C/W |

- (1) Pins 50, 51, 34, 33, 37, 38-45, 46-49: PBCK, PLRCK, DSCK, PSCK, DBCK, DSD1-DSD8, PDATA1-PDATA4.
- (2) Pins 2, 3, 4, 36: MDI, MS, MC, RST.
- (3) Pins 5-8: MDO, ZERO1, ZERO2, ZERO38.
- (4) Analogperformance specs are measured in the averaging mode using the System Two™ audio measurement system by Audio Precision™.
- (5) These specs are measured under the condition that the OVR1, OVR0 in mode registers are set to (0,1). (The oversampling rate of the modulator is 64 fg.) If the OVR1, OVR0 are (0,0) (32 fg oversampling: default), the specs are the same as at fg = 96 kHz.

#### PIN ASSIGNMENTS





# **Terminal Functions**

| TERM               | IINAL |     | Terminal Functions                                                                              |
|--------------------|-------|-----|-------------------------------------------------------------------------------------------------|
| NAME               | NO.   | 1/0 | DESCRIPTION                                                                                     |
| AGND1              | 13    | _   | Analogground                                                                                    |
| AGND2              | 17    | _   | Analogground                                                                                    |
| AGND3              | 19    | _   | Analogground                                                                                    |
| AGND4              | 21    | _   | Analogground                                                                                    |
| AGND5              | 23    | _   | Analogground                                                                                    |
| AGND6              | 27    | _   | Analogground                                                                                    |
| DBCK               | 37    | I   | DSD audio data bit clock input (DSD) (3)                                                        |
| DGND1              | 1     | _   | Digital ground                                                                                  |
| DGND2              | 32    | _   | Digital ground                                                                                  |
| DSCK               | 34    | I   | System clock input (DSD). Input frequency is 256, 384, 512 or 768 f <sub>S</sub> <sup>(3)</sup> |
| DSD1               | 38    | I   | DSD audio data input for V <sub>OUT</sub> 1 (DSD) (3)                                           |
| DSD2               | 39    | I   | DSD audio data input for V <sub>OUT</sub> 2 (DSD) (3)                                           |
| DSD3               | 40    | I   | DSD audio data input for V <sub>OUT</sub> 3 (DSD) (3)                                           |
| DSD4               | 41    | ı   | DSD audio data input for V <sub>OUT</sub> 4 (DSD) (3)                                           |
| DSD5               | 42    | ı   | DSD audio data input for V <sub>OUT</sub> 5 (DSD) (3)                                           |
| DSD6               | 43    | ı   | DSD audio data input for V <sub>OUT</sub> 6 (DSD) (3)                                           |
| DSD7               | 44    | ı   | DSD audio data input for V <sub>OUT</sub> 7 (DSD) (3)                                           |
| DSD8               | 45    | ı   | DSD audio data input for V <sub>OUT</sub> 8 (DSD) (3)                                           |
| MC                 | 4     | ı   | Mode control clock input (1)                                                                    |
| MDI                | 2     | I   | Mode control data input (1)                                                                     |
| MDO                | 5     | 0   | Mode control read back data output (4)                                                          |
| MS                 | 3     | I   | Chip select for mode control (1)                                                                |
| PBCK               | 50    | I   | Audio data bit clock input (PCM) (3)                                                            |
| PDATA1             | 46    | I   | Serial audio data input for V <sub>OUT</sub> 1 and V <sub>OUT</sub> 2 (PCM) (3)                 |
| PDATA2             | 47    | I   | Serial audio data input for V <sub>OUT</sub> 3 and V <sub>OUT</sub> 4 (PCM) <sup>(3)</sup>      |
| PDATA3             | 48    | I   | Serial audio data input for V <sub>OUT</sub> 5 and V <sub>OUT</sub> 6 (PCM) <sup>(3)</sup>      |
| PDATA4             | 49    | I   | Serial audio data input for V <sub>OUT</sub> 7 and V <sub>OUT</sub> 8 (PCM) <sup>(3)</sup>      |
| PLRCK              | 51    | I   | Audio data L/R clock input (PCM) (3)                                                            |
| PSCK               | 33    | I   | System clock input (PCM). Input frequency is 128, 192, 256, 384, 512 or 768 fg (3)              |
| RST                | 36    | I   | System reset, active LOW (2)                                                                    |
| V <sub>CC</sub> 1  | 15    | _   | Analog power supply, 5 V                                                                        |
| V <sub>CC</sub> 2  | 16    | _   | Analog power supply, 5 V                                                                        |
| VCC3               | 18    | _   | Analog power supply, 5 V                                                                        |
| V <sub>CC</sub> 4  | 20    | _   | Analog power supply, 5 V                                                                        |
| V <sub>CC</sub> 5  | 22    | _   | Analog power supply, 5 V                                                                        |
| V <sub>CC</sub> 6  | 24    | _   | Analog power supply, 5 V                                                                        |
| V <sub>CC</sub> 7  | 25    | _   | Analog power supply, 5 V                                                                        |
| V <sub>COM</sub> 1 | 14    | 0   | Common voltage output 1. This pin should be bypassed with a 10-μF capacitor to AGND.            |

6

Schmitt-trigger input with internal pulldown.
 Schmitt-trigger input with internal pulldown, 5-V tolerant.
 Schmitt-trigger input, 5-V tolerant.
 3-state output.



# **Terminal Functions (continued)**

| TERMI              | NAL |    |                                                                                      |
|--------------------|-----|----|--------------------------------------------------------------------------------------|
| NAME               | NO. | VO | DESCRIPTION                                                                          |
| V <sub>COM</sub> 2 | 26  | 0  | Common voltage output 2. This pin should be bypassed with a 10-μF capacitor to AGND. |
| V <sub>DD</sub> 1  | 52  | _  | Digital power supply, 3.3 V                                                          |
| V <sub>DD</sub> 2  | 35  | _  | Digital power supply, 3.3 V                                                          |
| V <sub>OUT</sub> 1 | 12  | 0  | Voltage output for audio signal corresponding to L-channel on PDATA1 or DSD1         |
| V <sub>OUT</sub> 2 | 11  | 0  | Voltage output for audio signal corresponding to R-channel on PDATA1 or DSD2         |
| V <sub>OUT</sub> 3 | 10  | 0  | Voltage output for audio signal corresponding to L-channel on PDATA2 or DSD3         |
| V <sub>OUT</sub> 4 | 9   | 0  | Voltage output for audio signal corresponding to R-channel on PDATA2 or DSD4         |
| V <sub>OUT</sub> 5 | 31  | 0  | Voltage output for audio signal corresponding to L-channel on PDATA3 or DSD5         |
| VOUT6              | 30  | 0  | Voltage output for audio signal corresponding to R-channel on PDATA3 or DSD6         |
| V <sub>OUT</sub> 7 | 29  | 0  | Voltage output for audio signal corresponding to L-channel on PDATA4 or DSD7         |
| V <sub>OUT</sub> 8 | 28  | 0  | Voltage output for audio signal corresponding to R-channel on PDATA4 or DSD8         |
| ZERO1              | 6   | 0  | Zero data flag for V <sub>OUT</sub> 1                                                |
| ZERO2              | 7   | 0  | Zero data flag for V <sub>OUT</sub> 2                                                |
| ZERO38             | 8   | 0  | Zero data flag for VOUT3-VOUT8                                                       |

<sup>(1)</sup> Schmitt-trigger input with internal pulldown.
(2) Schmitt-trigger input with internal pulldown, 5-V tolerant.
(3) Schmitt-trigger input, 5-V tolerant.
(4) 3-state output.



## **BLOCK DIAGRAM**





## **TYPICAL PERFORMANCE CURVES**

## **DIGITAL FILTER—PCM MODE**

8× Interpolation Filter (De-Emphasis Off)



Figure 1. Frequency Response (Sharp Rolloff)



Figure 2. Frequency Response (Slow Rolloff)



Figure 3. Pass-Band Ripple (Sharp Rolloff)



Figure 4. Frequency Response (Slow Rolloff)



## **De-Emphasis Curves**











## **De-Emphasis Curves (Continued)**







## **ANALOG DYNAMIC PERFORMANCE**

**Supply Voltage Characteristics** 









All specifications at T<sub>A</sub> = +25°C, V<sub>CC</sub> = 5.0 V, V<sub>DD</sub> = 3.3 V, f<sub>S</sub> = 44.1 kHz, system clock = 384 f<sub>S</sub> and 24-bit data, unless otherwise noted



## **Temperature Characteristics**









**CHANNEL SEPARATION** 

All specifications at T<sub>A</sub> = +25°C, V<sub>CC</sub> = 5.0 V, V<sub>DD</sub> = 3.3 V, f<sub>S</sub> = 44.1 kHz, system clock = 384 f<sub>S</sub> and 24-bit data, unless otherwise noted



#### **DIGITAL FILTER—DSD MODE**



## SYSTEM CLOCK AND RESET FUNCTIONS

## System clock input

The DSD1608 requires a system clock for operating the digital interpolation filter, digital DSD filter and multilevel delta-sigma modulator. The system clock is applied to PSCK (pin 33) in the PCM mode and to DSCK (pin 34) in the DSD mode. When CKCE (control register 10, B3) is not set to 1, the system clock is applied to PSCK in the DSD mode. The DSD1608 has a system clock detection circuit. Table 1 shows examples of system clock frequencies for common audio sampling rates.

Figure 20 shows the timing requirements for the system clock input. For optimal performance, it is important to use a clock source with low phase jitter and noise. Texas Instruments' PLL1700 multiclock generator is an excellent choice for providing the DSD1608 system.

In the PCM mode, the oversampling rate of digital filter is  $4\times$  when a  $128-f_S$  or  $192-f_S$  system clock is applied to the DSD1608. When a  $256-f_S$ ,  $384-f_S$ ,  $512-f_S$ , or  $768-f_S$  system clock is applied, the oversampling rate is  $8\times$ .

Table 1. System Clock Rates for Common Audio Sampling Frequencies

| MODE | SAMPLING   | SYSTEM CLOCK FREQUENCY (fSCLK) (MHz) |         |          |          |          |                    |
|------|------------|--------------------------------------|---------|----------|----------|----------|--------------------|
| MODE | FREQUENCY  | 128 f <sub>S</sub>                   | 192 fg  | 256 fg   | 384 fg   | 512 fg   | 768 f <sub>S</sub> |
|      | 16kHz      | 2.0480                               | 3.0720  | 4.0960   | 6.1440   | 8.1920   | 12.2880            |
|      | 32kHz      | 4.0960                               | 6.1440  | 8.1920   | 12.2880  | 16.3840  | 24.5760            |
|      | 44.1kHz    | 5.6488                               | 8.4672  | 11.2896  | 16.9344  | 22.5792  | 33.8688            |
| PCM  | 48kHz      | 6.1440                               | 9.2160  | 12.2880  | 18.4320  | 24.5760  | 36.8640            |
|      | 88.2kHz    | 11.2896                              | 16.9344 | 22.5792  | 33.8688  | 45.1584  | 67.7376            |
|      | 96kHz      | 12.2880                              | 18.4320 | 24.5760  | 36.8640  | 49.1520  | 73.7280            |
| , i  | 192kHz     | 24.5760                              | 36.8640 | See Note | See Note | See Note | See Note           |
| DSD  | 64×44.1kHz | _                                    | _       | 11.2896  | 16.9344  | 22.5792  | 33.8688            |

NOTE: This system clock is not supported for the given sampling frequency.



SYMBOL

t(RST)



| SYMBOL  | PARAMETERS                       | MIN                  | MAX | UNIT |
|---------|----------------------------------|----------------------|-----|------|
| t(SCY)  | System clock pulse cycle time    | 13                   |     | ns   |
| t(SCKH) | System clock pulse duration high | 0.4 t <sub>SCY</sub> |     | ns   |
| t(SCKL) | System clock pulse duration low  | 0.4 t <sub>SCY</sub> |     | ns   |

Figure 20. System Clock Input Timing

#### **Power-On and External Reset Functions**

The DSD1608 includes a power-on reset function. Figure 21 shows the operation of this function. With  $V_{DD} > 2 \text{ V}$ , the power-on reset function is enabled. The initialization sequence requires 1024 system clocks from the time  $V_{DD} > 2 \text{ V}$ . After the initialization period, the DSD1608 is set to its reset default state, as described in the *mode control register* section of this data sheet. The DSD1608 also includes an external reset capability using the  $\overline{RST}$  input (pin 36). This allows an external controller or master reset circuit to force the DSD1608 to initialize to its reset state. Figure 22 shows the external reset operation and timing. The  $\overline{RST}$  pin is set to logic 0 for a minimum of 20 ns. When the  $\overline{RST}$  pin is set to a logic 0 state, the DSD1608 is initialized. The  $\overline{RST}$  pin is then set to a logic 1 state, thus starting the initialization sequence, which requires 1024 system clock periods.



Figure 22. External Reset Timing



#### **Audio Serial Interface**

The DSD1608 has two audio serial interface ports: PCM audio interface port and DSD audio interface port.

In the PCM mode, the audio interface is a 3-wire serial port. It includes PLRCK (pin 51), PBCK (pin 50), and PDATA1–PDATA4 (pins 46–49). PBCK is the serial audio bit clock, and it is used to clock the serial data present on PDATA1–4 into the audio interface serial shift register. Serial data is clocked into the DSD1608 on the rising edge of PBCK. PLRCK is the serial audio left/right word clock. It is used to latch serial data into the serial audio interface internal registers.

The DSD1608 requires the synchronization of PLRCK to the system clock, but does not require a specific phase relation between PLRCK and system clock.

If the relationship between PLRCK and system clock changes more than  $\pm 6$  PBCK, internal operation is initialized within 1/f<sub>S</sub> and analog outputs are forced to 0.5 V<sub>CC</sub> until re-synchronization between PLRCK and the system clock is completed.

In the DSD mode, the audio interface is a 2-wire serial port. DBCK (pin 37) is the serial audio bit clock, and it is used to clock the individual direct stream digital (DSD) audio data on DSD1–DSD8 (pins 38–45). DSD data is clocked into the DSD1608 on the rising edge of DBCK. DBCK must be synchronous with the system clock, but does not require a specific phase relation to the system clock. DBCK is operated at the sampling frequency  $f_S$ ; the  $f_S$  of DSD is  $64 \times 44.1$  kHz, nominal.

## **Audio Data Formats and Timing**

In the PCM mode, the DSD1608 supports industry-standard audio data formats, including standard, I<sup>2</sup>S, and left-justified. The data formats are shown in Figure 23. Data formats are selected using the format bits, FMT[2:0], in control register 10. The default data format is 24-bit standard format. All formats require binary 2s complement, MSB-first audio data. Figure 24 shows a detailed timing diagram for the serial audio interface.

In the DSD mode, the DSD1608 supports a DSD audio data format. The data formats are shown in Figure 25. Figure 26 shows a detailed timing diagram for the DSD audio data interface.

#### **Serial Control Interface**

The serial control interface is a 4-wire serial port which operates completely asynchronously from the serial audio interface and the system clock. The serial control interface is used to access the on-chip mode registers. The control interface includes MDI (pin 2), MDO (pin 5), MC (pin 4), and MS (pin 3). MDI is the serial data input, used to program the mode registers. MDO is the serial data output, used to read back the values of the mode registers. MC is the serial bit clock, used to shift data into the control port, and MS is the chip select for the control port.









Figure 23. PCM Data Format





| SYMBOL             | PARAMETERS                     | MIN | MAX | UNIT |
|--------------------|--------------------------------|-----|-----|------|
| t(BCY)             | PBCK pulse cycle time          | 70  |     | ns   |
| t(BCH)             | PBCK high-level time           | 30  |     | ns   |
| t(BCL)             | PBCK low-level time            | 30  |     | ns   |
| t(BL)              | PBCK rising edge to PLRCK edge | 10  |     | ns   |
| t(LB)              | PLRCK edge to PBCK rising edge | 10  |     | ns   |
| t <sub>su(D)</sub> | PDATA1-4 setup time            | 10  |     | ns   |
| th(D)              | PDATA1-4 hold time             | 10  |     | ns   |

Figure 24. Timing for PCM Audio Interface



Figure 25. Normal Data Output Form From DSD Decoder





| SYMBOL | PARAMETERS            | MIN    | MAX | UNIT |
|--------|-----------------------|--------|-----|------|
| t(BCY) | DBCK pulse cycle time | 350(1) |     | ns   |
| t(BCH) | DBCK high-level time  | 30     |     | ns   |
| t(BCL) | DBCK low-level time   | 30     |     | ns   |
| tsu(D) | DSD1-8 setup time     | 10     |     | ns   |
| th(D)  | DSD1-8 hold time      | 10     |     | ns   |

<sup>(1) 2.8224</sup> MHz =  $64 \times 44.1$  kHz; this value is specified as a sampling rate of DSD.

Figure 26. Timing for DSD Audio Interface

#### **Register Read/Write Operation**

All read/write operations for the serial control port use 16-bit data words. Figure 27 shows the control data word format. The most significant bit is the read/write (R/W) bit. For write operations, the R/W bit must be set to 0. For read operations, the R/W bit must be set to 1. There are seven bits, labeled IDX[6:0], that set the register index (or address) for the read or write operations. The least significant eight bits, D[7:0], contain the data to be written to the register specified by IDX[6:0] or to be read from the register specified by IDX[6:0].

Figure 28 shows the functional timing diagram for writing or reading the serial control port. MS is held at a logic 1 state until a register needs to be written or read. To start the register write or read cycle, MS is set to logic 0. Sixteen clocks are then provided on MC, corresponding to the 16 bits of the control data word on MDI and read back data on MDO. After the eighth clock cycle has completed, the data from indexed mode control register appears on MDO in read operation. After the sixteenth clock cycle has completed, the data is latched into the indexed mode control register in write operations. To write or read subsequent data, MS must be set to 1 once.



Figure 28. Serial Control Format



## **Control Interface Timing Requirements**

Figure 29 shows a detailed timing diagram for the serial control interface. These timing parameters are critical for proper control port operation.



| SYMBOL              | PARAMETERS                      | MIN | MAX | UNIT |
|---------------------|---------------------------------|-----|-----|------|
| t(MCY)              | MC pulse cycle time             | 100 |     | ns   |
| t(MCL)              | MC low level time               | 40  |     | ns   |
| t(MCH)              | MC high level time              | 40  |     | ns   |
| t(MHH)              | MS high level time              | 80  |     | ns   |
| t(MSS)              | MS falling edge to MC rise edge | 15  |     | ns   |
| th(MS)              | MS hold time (1)                | 15  |     | ns   |
| th(MD)              | MDI hold time                   | 15  |     | ns   |
| t <sub>su(MD)</sub> | MDI setup time                  | 15  |     | ns   |
| t(MOS)              | MC falling edge to MDO stable   |     | 30  | ns   |

<sup>(1)</sup> MC rising edge for LSB-to-MS rising edge.

Figure 29. Control Interface Timing

## **MODE CONTROL REGISTERS**

## **User-Programmable Mode Controls**

The DSD1608 includes a number of user programmable functions which are accessed via control registers. The registers are programmed using the serial control interface which was previously discussed in this data sheet. Table 2 lists the available mode control functions, along with their reset default conditions and associated register index.

#### **Register Map**

The mode control register map is shown in Table 3. Each register includes an index (or address) indicated by the IDX[6:0] bits B[14:8].



# **Table 2. User-Programmable Mode Controls**

| FUNCTION                                                              | RESET DEFAULT                     | REGISTER | BIT(S)               | PCM          | DSD       |
|-----------------------------------------------------------------------|-----------------------------------|----------|----------------------|--------------|-----------|
| Digital attenuation control, 0 dB to -∞ in 0.5 dB steps               | 0dB, no attenuation               | 0–7      | AT1[7:0] to AT8[7:0] | √            | √         |
| Soft mute control                                                     | Mute disabled                     | 8        | MUT[8:1]             | √            | √         |
| DAC operation control                                                 | DAC1 to DAC8 enabled              | 9        | DAC[8:1]             | √            | √         |
| Audio data format control                                             | 24-bit standard format            | 10       | FMT[2:0]             | √            |           |
| Clock select control                                                  | Disabled                          | 10       | CKCE                 |              | $\sqrt{}$ |
| Attenuation rate select                                               | 8/f <sub>S</sub>                  | 10       | ATS                  | $\checkmark$ | $\sqrt{}$ |
| Rolloff control for 8× digital filter                                 | Sharp rolloff                     | 10       | FLT                  | $\checkmark$ |           |
| De-emphasis function control                                          | De-emphasis disabled              | 11       | DM12, -34, -56, -78  | √            |           |
| De-emphasis sample rate control                                       | 44.1kHz                           | 11       | DMF[1:0]             | $\checkmark$ |           |
| Over sampling rate control (64 f <sub>S</sub> or 128 f <sub>S</sub> ) | 64 f <sub>S</sub> oversampling    | 11       | OVR[1:0]             | $\checkmark$ |           |
| Output phase select                                                   | Normal phase                      | 12       | DRV12, -34, -56, -78 | <b>V</b>     | √         |
| Zero flag polarity select                                             | High                              | 12       | ZREV                 | $\checkmark$ |           |
| Zero flag output pin select                                           | CH1/2 flags separately selectable | 12       | AZRO                 | √            |           |
| DSD mode control                                                      | PCM mode                          | 12       | DSD                  |              | $\sqrt{}$ |
| System reset                                                          | Not operated                      | 12       | SRST                 | $\sqrt{}$    | √         |
| DSD filter select                                                     | Filter 1                          | 13, 14   | FS1[1:0] to FS8[1:0] |              | √         |
| Zero flag status (read-only)                                          | _                                 | 16       | ZERO[8:1]            | √            |           |
| Device ID (at TDMCA)                                                  | _                                 | 17       | ID[4:0]              | <b>V</b>     | √         |

# **Table 3. Mode Control Register Map**

|             | B15 | B14 | B13 | B12 | B11 | B10 | В9 | B8 | В7    | В6    | B5    | B4    | В3    | B2    | B1    | В0    |
|-------------|-----|-----|-----|-----|-----|-----|----|----|-------|-------|-------|-------|-------|-------|-------|-------|
| Register 0  | R/W | 0   | 0   | 0   | 0   | 0   | 0  | 0  | AT17  | AT16  | AT15  | AT14  | AT13  | AT12  | AT11  | AT10  |
| Register 1  | R/W | 0   | 0   | 0   | 0   | 0   | 0  | 1  | AT27  | AT26  | AT25  | AT24  | AT23  | AT22  | AT21  | AT20  |
| Register 2  | R/W | 0   | 0   | 0   | 0   | 0   | 1  | 0  | AT37  | AT36  | AT35  | AT34  | AT33  | AT32  | AT31  | AT30  |
| Register 3  | R/W | 0   | 0   | 0   | 0   | 0   | 1  | 1  | AT47  | AT46  | AT45  | AT44  | AT43  | AT42  | AT41  | AT40  |
| Register 4  | R/W | 0   | 0   | 0   | 0   | 1   | 0  | 0  | AT57  | AT56  | AT55  | AT54  | AT53  | AT52  | AT51  | AT50  |
| Register 5  | R/W | 0   | 0   | 0   | 0   | 1   | 0  | 1  | AT67  | AT66  | AT65  | AT64  | AT63  | AT62  | AT61  | AT60  |
| Register 6  | R/W | 0   | 0   | 0   | 0   | 1   | 1  | 0  | AT77  | AT76  | AT75  | AT74  | AT73  | AT72  | AT71  | AT70  |
| Register 7  | R/W | 0   | 0   | 0   | 0   | 1   | 1  | 1  | AT87  | AT86  | AT85  | AT84  | AT83  | AT82  | AT81  | AT80  |
| Register 8  | R/W | 0   | 0   | 0   | 1   | 0   | 0  | 0  | MUT8  | MUT7  | MUT6  | MUT5  | MUT4  | MUT3  | MUT2  | MUT1  |
| Register 9  | R/W | 0   | 0   | 0   | 1   | 0   | 0  | 1  | DAC8  | DAC7  | DAC6  | DAC5  | DAC4  | DAC3  | DAC2  | DAC1  |
| Register 10 | R/W | 0   | 0   | 0   | 1   | 0   | 1  | 0  | RSV   | FLT   | ATS   | RSV   | CKCE  | FMT2  | FMT1  | FMT0  |
| Register 11 | R/W | 0   | 0   | 0   | 1   | 0   | 1  | 1  | OVR1  | OVR0  | DMF1  | DMF0  | DM78  | DM56  | DM34  | DM12  |
| Register 12 | R/W | 0   | 0   | 0   | 1   | 1   | 0  | 0  | SRST  | DSD   | AZRO  | ZREV  | DRV78 | DRV56 | DRV34 | DRV12 |
| Register 13 | R/W | 0   | 0   | 0   | 1   | 1   | 0  | 1  | FS41  | FS40  | FS31  | FS30  | FS21  | FS20  | FS11  | FS10  |
| Register 14 | R/W | 0   | 0   | 0   | 1   | 1   | 1  | 0  | FS81  | FS80  | FS71  | FS70  | FS61  | FS60  | FS51  | FS50  |
| Register 16 | R   | 0   | 0   | 1   | 0   | 0   | 0  | 0  | ZERO8 | ZERO7 | ZERO6 | ZERO5 | ZERO4 | ZERO3 | ZERO2 | ZERO1 |
| Register 17 | R   | 0   | 0   | 1   | 0   | 0   | 0  | 1  | RSV   | RSV   | RSV   | ID4   | ID3   | ID2   | ID1   | ID0   |



## **Register Definitions**

|            | B15 | B14 | B13 | B12 | B11 | B10 | В9 | В8 | B7   | B6   | B5   | B4   | В3   | B2   | B1   | B0   |
|------------|-----|-----|-----|-----|-----|-----|----|----|------|------|------|------|------|------|------|------|
| Register 0 | R/W | 0   | 0   | 0   | 0   | 0   | 0  | 0  | AT17 | AT16 | AT15 | AT14 | AT13 | AT12 | AT11 | AT10 |
| :          |     |     |     |     |     |     |    |    |      |      |      |      |      |      |      |      |
| Register 7 | R/W | 0   | 0   | 0   | 0   | 1   | 1  | 1  | AT87 | AT86 | AT85 | AT84 | AT83 | AT82 | AT81 | AT80 |

R/W Read/Write Mode Select

When R/W = 0, a write operation is performed. When R/W = 1, a read operation is performed.

#### **Digital Attenuation Level Setting**

:PCM/DSD Mode

Where x = register number + 1 and y = 1 to 8, corresponding to the DAC output  $V_{OUT}$ 1 to  $V_{OUT}$ 8. In PCM mode, the default value, 1111 1111b, represents 0 dB. Each DAC channel (VOLT 1 to VOLT 8) includes a digital attenuation function. The attenuation level can be set from 0 dB to −119.5 dB in 0.5 dB steps or to -∞ in PCM mode, and from 6 dB to -113.5 dB or to  $-\infty$  in DSD mode. Alternatively, the attenuation level can be set to infinite attenuation (or mute). The following table shows attenuation levels for various settings.

|            | ATxy                 |     |     |     | DECI | MAL VA | LUE |    |          |               | ATTENU     | ATION L | EVEL SI   | ETTING |      |      |  |
|------------|----------------------|-----|-----|-----|------|--------|-----|----|----------|---------------|------------|---------|-----------|--------|------|------|--|
|            |                      |     |     |     |      |        |     |    |          | PCM           | Mode       |         |           | DSD    | Mode |      |  |
| 11         | 111 111 <sup>.</sup> | 1b  |     |     |      | 255    |     |    | 0 dB, i  | no attenu     | ation (def | ault)   | 6 dB      |        |      |      |  |
| 11         | 111 111              | 0b  |     |     |      | 254    |     |    |          | -0.5          | dB         |         | 5.5 dB    |        |      |      |  |
| 11         | 11 110               | 1b  |     |     | 253  |        |     |    |          | -1 c          | dB         |         |           | 5 (    | dB   |      |  |
|            | :                    |     |     |     | :    |        |     |    |          | :             |            |         |           | :      |      |      |  |
| 11         | 11 001               | 1b  |     |     | 243  |        |     |    |          | <b>–6</b> c   | dB         |         |           | 0 (    | dB   |      |  |
| 11         | 11 001               | 0b  |     |     |      | 242    |     |    |          | -6.5          | dB         |         | −0.5 dB   |        |      |      |  |
|            | :                    |     |     |     |      | :      |     |    |          | :             |            |         | :         |        |      |      |  |
| 10         | 000 001              | 1b  |     |     | 131  |        |     |    |          | -62           | dB         |         | –56 dB    |        |      |      |  |
| 10         | 000001               | 0b  |     |     |      | 130    |     |    | −62.5 dB |               |            |         | −56.5 dB  |        |      |      |  |
| 10         | 000 000              | 1b  |     |     |      | 129    |     |    | -63 dB   |               |            |         | –57 dB    |        |      |      |  |
| 10         | 000 000              | 0b  |     |     |      | 128    |     |    | −63.5 dB |               |            |         | −57.5 dB  |        |      |      |  |
|            | :                    |     |     |     |      | :      |     |    |          | :             |            |         |           | ;      | :    |      |  |
| 01         | 11 010               | 1b  |     |     |      | 117    |     |    |          | -69           | dB         |         |           | -63    | dB   |      |  |
|            | :                    |     |     |     |      | :      |     |    |          | :             |            |         |           | :      |      |      |  |
| 00         | 001 000              | 0b  |     |     |      | 16     |     |    |          | <b>–119</b> . | 5 dB       |         | -113.5 dB |        |      |      |  |
| 00         | 000 111              | 1b  |     |     | 15   |        |     |    |          | ~             | 0          |         |           | ī      | ∞    |      |  |
|            | :                    |     |     |     | Ξ    |        |     | :  |          |               |            | :       |           |        |      |      |  |
| 00         | 000 000              | 0b  |     | ·   | •    | 0      |     | •  |          |               |            |         |           |        |      |      |  |
|            | B15                  | B14 | B13 | B12 | B11  | B10    | В9  | В8 | В7       | В6            | B5         | B4      | В3        | B2     | B1   | В0   |  |
| Register 8 | R/W                  | 0   | 0   | 0   | 1    | 0      | 0   | 0  | MUT8     | MUT7          | MUT6       | MUT5    | MUT4      | MUT3   | MUT2 | MUT1 |  |

When R/W = 0, a write operation is performed. When R/W = 1, a read operation is performed.

**MUT**x **Soft Mute Control**  :PCM/DSD Mode

Where x = 1 to 8, corresponding to the DAC output  $V_{OUT}1$  to  $V_{OUT}8$ . Default value: 0

Read/Write Mode Select

| MUTx = 0 | Mute disabled (default) |
|----------|-------------------------|
| MUTx = 1 | Mute enabled            |

The mute bits, MUT1 to MUT8, are used to enable or disable the soft mute function for the corresponding DAC outputs, VOLIT1 to VOLIT8. The soft mute function is incorporated into the digital attenuators. When mute is disabled (MUTx = 0), the attenuator and DAC operate normally. When mute is enabled by setting MUTx = 1, the digital attenuator for the corresponding output is decreased from the current setting to infinite attenuation, one attenuator step (0.5 dB) at a time. This provides pop-free muting of the DAC output. By setting MUTx = 0, the attenuator is incremented one step at a time to the previously programmed attenuation level.

R/W



|   |            | B15 | B14 | B13 | B12 | B11 | B10 | В9 | В8 | В7   | В6   | B5   | B4   | В3   | B2   | B1   | В0   |
|---|------------|-----|-----|-----|-----|-----|-----|----|----|------|------|------|------|------|------|------|------|
| Γ | Register 9 | R/W | 0   | 0   | 0   | 1   | 0   | 0  | 1  | DAC8 | DAC7 | DAC6 | DAC5 | DAC4 | DAC3 | DAC2 | DAC1 |

#### R/W Read/Write Mode Select

When R/W = 0, a write operation is performed. When R/W = 1, a read operation is performed.

#### DACx DAC Operation Control

:PCM/DSD Mode

Where x = 1 to 8, corresponding to the DAC output  $V_{OUT}1$  to  $V_{OUT}8$ . Default value: 0

| DACx = 0 | DAC operation enabled (default) |
|----------|---------------------------------|
| DACx = 1 | DAC operation disabled          |

The DAC operation controls are used to enable and disable the DAC outputs,  $V_{OUT}1$  to  $V_{OUT}8$ . When DACx = 0, the corresponding output generates the audio waveform dictated by the data present on the DATA pin. When DACx = 1, the corresponding output is set to the bipolar zero level, or  $V_{CC}$  / 2. In the TDMCA mode, the DACx bits are affected after the next PLRCK when the write operation occurs.

|             | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7  | B6  | B5  | B4  | B3   | B2   | B1   | B0   |
|-------------|-----|-----|-----|-----|-----|-----|----|----|-----|-----|-----|-----|------|------|------|------|
| Register 10 | R/W | 0   | 0   | 0   | 1   | 0   | 1  | 0  | RSV | FLT | ATS | RSV | CKCE | FMT2 | FMT1 | FMT0 |

#### R/W Read/Write Mode Select

When R/W = 0, a write operation is performed. When R/W = 1, a read operation is performed.

#### RSV Reserved Bit

The RSV bit must be set to 0.

## FLT Digital Filter Roll-Off Control

:PCM Mode

Default value: 0

| FLT = 0 | Sharp rolloff (default) |
|---------|-------------------------|
| FLT = 1 | Slow rolloff            |

The FLT bit allows the user to select the digital filter rolloff that is best suited to a particular application. Two filter rolloff selections are available: sharp and slow. The filter responses for these selections are shown in the *Typical Performance Curves* section of this data sheet.

#### ATS Attenuation Rate Select

:PCM/DSD Mode

Default value: 0

| ATS = 0 | 8/f <sub>S</sub> (default) |
|---------|----------------------------|
| ATS = 1 | 16/f <sub>S</sub>          |

The ATS bit is used to select the rate at which the attenuator is decremented / incremented during level transitions.

## CKCE Clock Select Control

:DSD Mode

Default value: 0

| CKCE = 0 | System clock is applied to PSCK in the DSD mode (default). |
|----------|------------------------------------------------------------|
| CKCE = 1 | System clock is applied to DSCK in the DSD mode.           |

The CKCE bit selects the system clock source in the DSD mode (PSCK or DSCK). The CKCE bit must be set before the DSD bit in register 12 can be set to 1.

## FMT[2:0] Audio Interface Data Format

:PCM Mode

Default value: 000. The FMT[2:0] bits are used to select the data format for the serial audio interface. The table below shows the available format options.



| FMT[2:0] |                                              |                                              | Audio Data Format Select                               |         |       |        |      |    |    |    |    |    |    |    |    |    |
|----------|----------------------------------------------|----------------------------------------------|--------------------------------------------------------|---------|-------|--------|------|----|----|----|----|----|----|----|----|----|
| 000      |                                              | :                                            | 24-bit standard format, right-justified data (default) |         |       |        |      |    |    |    |    |    |    |    |    |    |
| 001      |                                              | 20-bit standard format, right-justified data |                                                        |         |       |        |      |    |    |    |    |    |    |    |    |    |
| 010      |                                              | 18-bit standard format, right-justified data |                                                        |         |       |        |      |    |    |    |    |    |    |    |    |    |
| 011      | 16-bit standard format, right-justified data |                                              |                                                        |         |       |        |      |    |    |    |    |    |    |    |    |    |
| 100      |                                              | I <sup>2</sup> S format, 24 bits             |                                                        |         |       |        |      |    |    |    |    |    |    |    |    |    |
| 101      |                                              | ı                                            | Left-ju                                                | stified | forma | at, 24 | bits |    |    |    |    |    |    |    |    |    |
| 110      |                                              | ı                                            | Reser                                                  | ved     |       |        |      |    |    |    |    |    |    |    |    |    |
| 111      |                                              | ı                                            | Reser                                                  | ved     |       |        |      |    |    |    |    |    |    |    |    |    |
|          | B15                                          | B14                                          | B13                                                    | B12     | B11   | B10    | B9   | B8 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 |

1

OVR1

OVR0

DMF1

DMF0

**DM78** 

DM56

DM34

DM12

R/W Read/Write Mode Select

0

0

When R/W = 0, a write operation is performed. When R/W = 1, a read operation is performed.

0

OVR[1:0] Delta-Sigma Oversampling Rate Select

0

1

Default value: 0

Register 11

R/W

| OVR[1:0] | Oversampling Rate Select     |
|----------|------------------------------|
| 00       | 64× f <sub>S</sub> (default) |
| 01       | 128× f <sub>S</sub>          |
| 1x       | 32× f <sub>S</sub>           |

The OVR[1:0] bits are used to change the oversampling rate of delta-sigma modulation. This function makes it easy to design a post-low-pass filter for any sampling rate.

DMF[1:0] De-Emphasis Sampling Frequency Select

Default value: 0

| DMF[1:0] | De-Emphasis Sampling Frequency Select |
|----------|---------------------------------------|
| 00       | 44.1 kHz (default)                    |
| 01       | 48 kHz                                |
| 10       | 32 kHz                                |
| 11       | Reserved                              |

The DMF[1:0] bits are used to select the sampling frequency for the digital de-emphasis function when de-emphasis is enabled.

DMxx De-Emphasis Function Control

Default value: 0

| DMxx = 0 | De-emphasis function disabled (default) |
|----------|-----------------------------------------|
| DMxx = 1 | De-emphasis function enabled            |

The DMxx bits are used to enable or disable the digital de-emphasis function of selected channel pairs. Suffix 12, 34, 56, 78 means Channel 1 and 2, 3 and 4, 5 and 6, and 7 and 8 respectively. See the plots shown in the *Typical Performance Curves* section of this data sheet.

|             | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7   | B6  | B5   | B4   | B3    | B2    | B1    | В0    |
|-------------|-----|-----|-----|-----|-----|-----|----|----|------|-----|------|------|-------|-------|-------|-------|
| Register 12 | R/W | 0   | 0   | 0   | 1   | 1   | 0  | 0  | SRST | DSD | AZRO | ZREV | DRV78 | DRV56 | DRV34 | DRV12 |



R/W Read/Write Mode Select

When R/W = 0, a write operation is performed. When R/W = 1, a read operation is performed.

SRST System Reset :PCM/DSD Mode

Default value: 0. This bit is available only in the write mode.

SRST = 1 DAC system is reset once.

The SRST bit allows the user to reset DAC system. This function is same as the power-on reset. When the SRST is set to 1, one reset pulse is generated internally. It is not necessary to set SRST to 0.

DSD DSD Mode Control :PCM/DSD Mode

Default value: 0

| DSD = 0 | PCM mode (default) |
|---------|--------------------|
| DSD = 1 | DSD mode           |

The DSD bit allows the user to select the operation mode, PCM mode or DSD mode.

## AZRO Zero Flag Output Pin Select

:PCM Mode

Default value: 0

| AZRO = 0 | When ZREV = 0 and either the channel 1 or channel 2 data is continuously zero, the ZERO1 and ZERO2 pins go HIGH. When ZREV = 1 and either the channel 1 or channel 2 data is continuously zero, the ZERO1 and ZERO2 pins go LOW (default).            |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AZRO = 1 | When ZREV = 0 and both the channel 1 and channel 2 data is continuously zero, the ZERO1 and ZERO2 pins go HIGH. ZERO2 pin stay in LOW. When ZREV = 1 and both the channel 1 and channel 2 data is continuously zero, the ZERO1 and ZERO2 pins go LOW. |

The AZRO bit allows the user to select the output form of ZERO1 and ZERO2.

## ZREV Zero Flag Polarity Select

:PCM Mode

:PCM/DSD Mode

Default value: 0

| ZREV = 0 | Zero flag pins HIGH at a zero detect (default) |
|----------|------------------------------------------------|
| ZREV = 1 | Zero flag pins LOW at a zero detect            |

The ZREV bit allows the user to select the polarity of zero flag pins.

DRVxx Output Phase Select

Default value: 0

| DRVxx = 0 | Normal output (default) |
|-----------|-------------------------|
| DRVxx = 1 | Inverted output         |

The DRVxx bits control output analog signal phase for channel pairs. The xx suffix in the register name designates the channel pair: -12 indicates channels 1 and 2; -34 indicates channels 3 and 4; -56 indicates channels 5 and 6; and -78 indicates channels 7 and 8.

|             | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7   | B6   | B5   | B4   | В3   | B2   | B1   | B0   |
|-------------|-----|-----|-----|-----|-----|-----|----|----|------|------|------|------|------|------|------|------|
| Register 13 | R/W | 0   | 0   | 0   | 1   | 1   | 0  | 1  | FS41 | FS40 | FS31 | FS30 | FS21 | FS20 | FS11 | FS10 |
|             |     |     |     |     |     |     |    |    |      |      |      |      |      |      |      |      |
| Register 14 | R/W | 0   | 0   | 0   | 1   | 1   | 1  | 0  | FS81 | FS80 | FS71 | FS70 | FS61 | FS60 | FS51 | FS50 |

SLES040 - JUNE 2002



R/W Read/Write Mode Select

When R/W = 0, a write operation is performed. When R/W = 1, a read operation is performed.

FSxy DSD Filter Select :DSD Mode

Default value: 00

| FSxy | DSD Filter Select  |
|------|--------------------|
| 00   | Filter 1 (default) |
| 01   | Filter 2           |
| 10   | Filter 3           |
| 11   | Reserved           |

The FSxy bits allow selection of the DSD filter from three kind of filters for each channel. The x suffix in the register name designates the channel, from 1 to 8, for which the filter is being selected. The y suffix in the register name designates the high or low bit of the filter selection value.

|             | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7    | B6    | B5    | B4    | B3    | B2    | B1    | B0    |
|-------------|-----|-----|-----|-----|-----|-----|----|----|-------|-------|-------|-------|-------|-------|-------|-------|
| Register 16 | R   | 0   | 0   | 1   | 0   | 0   | 0  | 0  | ZERO8 | ZERO7 | ZERO6 | ZERO5 | ZERO4 | ZERO3 | ZERO2 | ZERO1 |

R Read Only ZEROx Zero Flag

| ZEROx = 0 | Not zero detected on indexed channel |
|-----------|--------------------------------------|
| ZEROx = 1 | Zero detected on indexed channel     |

The ZEROx bits indicate indexed the result of ZERO detection circuit of each channels.

|             | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7  | B6  | B5  | B4  | B3  | B2  | B1  | B0  |
|-------------|-----|-----|-----|-----|-----|-----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|
| Register 17 | R   | 0   | 0   | 1   | 0   | 0   | 0  | 1  | RSV | RSV | RSV | ID4 | ID3 | ID2 | ID1 | ID0 |

R Read Only

RSV Reserve Bit

The RSV bit is read as 0.

ID[4:0] Device ID

The ID[4:0] bits show a device ID in TDMCA mode.

## **ANALOG OUTPUTS**

The DSD1608 includes eight independent output channels:  $V_{OUT}1$  to  $V_{OUT}8$ . These are unbalanced outputs, each capable of driving 4 Vp-p typical into a 10-k $\Omega$  ac-coupled load. The internal output amplifiers for  $V_{OUT}1$  to  $V_{OUT}8$  are biased to the dc common-mode (or bipolar zero) voltage, equal to  $V_{CC}/2$ .

The output amplifiers include an RC continuous-time filter, which helps to reduce the out-of-band noise energy present at the DAC outputs due to the noise shaping characteristics of the DSD1608 delta-sigma D/A converters. The frequency response of this filter is shown in Figure 30. By itself, this filter is not enough to attenuate the out-of-band noise to an acceptable level for many applications. An external low-pass filter is required to provide sufficient out-of-band noise rejection. Further discussion of DAC post-filter circuits is provided in the *Applications Information* section of this data sheet.





Figure 30. Analog Output Filter Performance (100 Hz-10 MHz)

#### **ZERO FLAGS**

The DSD1608 includes circuitry for detecting an all-zero data condition for the audio data input pin and output pins for indicating the result.

#### **Zero Detect Condition**

Zero detection for each channel or combination of channels is independent from any other.

In PCM mode, if the data for a given channel or channel combination remains at a 0 level for 1024 sample periods (or PLRCK clock periods), a zero-detect condition exists for that channel or combination of channels.

In DSD mode, zero detection is not available.

## **Zero Output Flags**

Given that a zero-detect condition exists for each channel or combination of channels, the zero flag pins for those conditions will be set to a logic 1 state. There are three zero flag pins for channel 1, ZERO1 (pin 6), for channel 2, ZERO2 (pin 7) and for a logical AND of channels 3 through 8, ZERO38 (pin 8). These pins can be used to operate external mute circuits, or used as status indicators for a microcontroller, audio signal processor, or other digitally controlled circuit.

The active polarity of the zero flag outputs can be inverted by setting the ZREV bit of control register 12 to 1. The reset default is active-high output, or ZREV = 0.



#### APPLICATION INFORMATION

## **CONNECTION DIAGRAMS**

A basic connection diagram is shown in Figure 31, with the necessary power supply bypass and decoupling components.

The use of series resistors ( $22 \Omega$  to  $100 \Omega$ ) is recommended for the xSCK, PLRCK, xBCK, PDATAX, and DSDx inputs. The series resistor combines with the stray PCB and device input capacitance to form a low-pass filter which reduces high-frequency noise emissions and helps to dampen glitches and ringing present on clock and data lines.

#### POWER SUPPLIES AND GROUNDING

The DSD1608 requires a 5-V analog supply and a 3.3-V digital supply. The 5-V supply is used to power the DAC analog and output filter circuitry, while the 3.3-V supply is used to power the digital filter and serial interface circuitry. For best performance, the 3.3-V digital supply should be derived from the 5-V supply by using a linear regulator. Texas Instruments' REG1117-3.3 is an ideal choice for this application.

Proper power supply bypassing is shown in Figure 31. The 10-μF capacitors should be tantalum or aluminum electrolytic, while the 0.1-μF capacitors are ceramic (the X7R type is recommended for surface-mount applications).





Figure 31. Basic Connection Diagram



#### D/A OUTPUT FILTER CIRCUITS: POST-LOW-PASS FILTER

The DSD1608 requires a third- or second-order analog low-pass filter to achieve the frequency response recommended by the SACD standard and reduce the out-of-band noise produced by the delta-sigma modulator. Figure 32 shows the recommended external low-pass filter circuit. This circuit is a third-order Butterworth filter using the Sallen-Key circuit arrangement. The filter response and corner frequency are determined by the frequency response recommended by the SACD standard. Figure 32 lists the standard values for resistors and capacitors corresponding with the DSD digital filter on DSD1608. This filter can be used in either the PCM or the DSD modes.



Figure 32. Post-Low-Pass Filter Circuit

#### TDMCA FORMAT

The DSD1608 supports the time division multiplexed command and audio data (TDMCA) format to reduce any host control serial interface. The TDMCA format is designed for not only McBSP of TI DSPs but also any programmable devices. The TDMCA format can transfer not only audio data but also command data so that it can be used with any kind of device that supports the TDMCA format. The TDMCA frame consists of a command field, extended command field, and some audio data fields. The audio data are transported to IN devices (such as DAC) and/or from OUT devices (such as ADC). The DSD1608 is an IN device. PLRCK and PBCK are shared both IN and OUT devices so that the sample frequency must be united in one system. The TDMCA mode supports a maximum of 30 device IDs. The maximum number of audio channel depends on the PBCK frequency.

#### **TDMCA Mode Determination**

The DSD1608 recognizes the TDMCA mode by receiving PLRCK which pulse width is two PBCK clocks. The DSD1608 goes into the TDMCA after two continuous TDMCA frames. Figure 33 shows the PLRCK and PBCK timing required for the TDMCA mode. Any TDMCA commands can be issued the next TDMCA frame after entering the TDMCA mode. If operation in the TDMCA mode operation is not required, PLRCK must be a 50%-duty-cycle square wave.



Figure 33. PLRCK and PBCK Timing for the TDMCA Mode



#### **TDMCA Terminals**

TDMCA requires six signals, of which four are for command and audio data interface and two are for the daisy chain. Signals that can be shared are as indicated in the following table. The host interface signals, MS, MC and MDO change to DCI, DCO, and PDO respectively. The MDO signal is 3-state output so that it can be connected directly to other PDO terminals.

| TERMINAL (SIGNAL) NAME | PROPERTY | DESCRIPTION                                                                                                       |
|------------------------|----------|-------------------------------------------------------------------------------------------------------------------|
| PLRCK                  | Input    | TDMCA frame-start signal. The frequency of PLRCK must be the same as the sampling frequency.                      |
| PBCK                   | Input    | TDMCA clock. The frequency of PBCK must be high enough to communicate the TDMCA frame within a PLRCK clock cycle. |
| PDATA1/PDI             | Input    | TDMCA command and audio data input signal                                                                         |
| MDO/PDO                | Output   | TDMCA command data three-state output signal                                                                      |
| MS/DCI                 | Input    | TDMCA daisy chain input signal                                                                                    |
| MC/DCO                 | Output   | TDMCA daisy chain output signal                                                                                   |

#### **Device ID Determination**

The TDMCA mode also supports a multi-chip implementation in one system. This means that the host controller (DSP) can support several PCM devices and/or other devices simultaneously. The PCM devices are categorized as IN device, OUT device, IN/OUT device, and NO device. The IN device has an input port to receive audio data. The OUT device has a output port to provide audio data. The IN/OUT device has both input and output ports for audio data. The NO device has no port for audio data but needs command data from the host. A DAC is an IN device, an ADC is an OUT device, a CODEC is an IN/OUT device, and a PLL is a NO device. The DSD1608 is an IN device. To distinguish devices from the host controller, each device is given its own device ID by the daisy chain. A device gets its own device ID automatically by connecting its DCO to the DCI of the next device in the daisy chain. There are actually two completely independent and equivalent daisy chains, which are categorized as the IN chain and the OUT chain. Figure 34 shows the daisy chain connection. If a system needs to chain a DSD1608 and a NO device in the same IN chain, the NO device should be chained at the back of the IN chain because it doesn't require any audio data. Figure 35 shows an example of a TDMCA system that includes an IN chain and an OUT chain with a TI DSP. For chained devices to get their own device IDs, the DID signal should be set to 1 (the details are described later) and PLRCK and PBCK should be driven to initiate the TDMCA mode for all devices which are chained. The device at the top of the chain determines its device ID is 1 when DCI is fixed HIGH. Every other device determines its position in the chain by counting PBCK pulses and observing its own DCI signal. Figure 36 shows the initialization of each device ID. If all devices do not need separate device IDs, each DCI should be held high, causing the corresponding device IDs to be 1.



Figure 34. Daisy Chain Connection





Figure 35. IN and OUT Daisy Chain Connection for Multichip System



Figure 36. Device ID Determination Sequence



## **TDMCA Frame**

In general, the TDMCA frame consists of a command field, an extended command (EMD) field, and an audio data field. All fields are 32 bits in length, but the LS byte has no meaning. The MSB is transferred first for each field. The command field is always transferred as the first packet of the frame. The EMD field is transferred if the EMD flag of the command field is high. If any EMD packets are transferred, no audio data follow after those EMD packets. This frame is for quick initialization. All devices of the daisy chain should respond to the command field and extended command field. The DSD1608 has eight audio channels that can be selected in register 41. If the corresponding flags are preset low, those audio channels are transferred. Figure 37 shows a general TDMCA frame. If some DACs are enabled although the corresponding audio data packets are not transferred, the analog outputs of those DACs are unpredictable.



Figure 38. TDMCA Frame Example of 6-Ch DAC and 2-Ch ADC With Command Read



#### Command Field

The command field is defined as follows. The DID field (MSB) has another meaning, that this frame is for device ID determination.

|         | 31  | 30  | 29  | 28        | 24 | 23  | 22 | 21 | 20        | 16 | 15 |      | 8 | 7 |         | 0 |
|---------|-----|-----|-----|-----------|----|-----|----|----|-----------|----|----|------|---|---|---------|---|
| command | DID | EMD | DCS | Device ID |    | R/W |    | Re | gister ID |    |    | Data |   | N | ot used |   |

#### Bit 31: Device ID Enable Flag

The DSD1608 operates to get its own device ID if this bit is HIGH. This is for TDMCA initialization.

#### Bit 30: Extended Command Enable Flag

An EMD packet is transferred if this bit is HIGH, otherwise skipped. When the bit is HIGH, this frame does not contain any audio data. This is for system initialization.

#### Bit 29: Daisy Chain Selection Flag

HIGH means OUT chain devices, LOW means IN chain devices. The DSD1608 is an IN device, so the DCS bit must be set to LOW.

## Bit [28:24]: Device ID

The device ID is 5 bits in length, and it can be defined. IDs of devices follow the order of an IN or OUT daisy chain. The top device of the daisy chain has device ID 1 and the next device in the chain has device ID 2, etc. The ID for any device that has its DCI set HIGH is also 1. The maximum device ID each in the IN or OUT chain is 30. If a device ID is 0x1F, all devices are selected as broadcast when in the write mode. If any device ID is 0x00, no device is selected.

#### Bit 23: Command Read/Write Flag

If it is HIGH, the command is a read operation.

## Bit [22:16]: Register ID

The register ID is 7 bits in length. See Table 3.

## Bit [15:18]: Command Data

The command data is 8 bits in length. Any valid data can be chosen for each register. See Table 3.

## Bit [7:0]: Not used

These bits are never transported when a read operation is performed.

## **Extended Command Field**

The extended command field is almost the same as the command field. The only difference is that it does not have a DID flag.

| 3′                  | 31 30   | 29  | 28 24     | 23  | 22 | 21 2   | סו ע  | 15 | 8    | 7        | 0 |
|---------------------|---------|-----|-----------|-----|----|--------|-------|----|------|----------|---|
| Extended command RS | SVD EMD | DCS | Device ID | R/W |    | Regist | er ID |    | Data | Not Used |   |

#### **Audio Field**

The audio field is 32 bits in length and the audio data is transferred MSB first. When transferring audio data of less than 32 bits, the unused portion of the field must be padded with 0s, as the following figure shows.

|            | 31  |         | 16  | 12  | 8   | 7      | 0 |  |
|------------|-----|---------|-----|-----|-----|--------|---|--|
| Audio data | MSB | 24 bits |     |     | LSB | All 0s |   |  |
|            | MSB | 20 bits |     | LSB |     | All 0s |   |  |
|            | MSB | 16 bits | LSB |     | All | All 0s |   |  |

#### **TDMCA Register Requirements**

The TDMCA mode requires device ID and audio channel information, previously described. Register 9 indicates the audio channels and register 17 indicates the device ID. Register 17 is used only in the TDMCA mode. See the *Mode Control Register Map*, Table 3.



## Register Write/Read Operation

The command supports register write and read operations. If the command requests to read one register, the read data is transferred on PDO during the data phase portion of the timing cycle. The PDI signal can be retrieved on the positive edge of PBCK and the PDO signal is driven on the negative edge of PBCK. The PDO is activated one cycle early due to compensate for the output delay caused by high impedance. Figure 39 shows the TDMCA write and read timing.



Figure 39. TDMCA Write and Read Operation Timing

## **TDMCA Mode Operation**

DCO specifies the owner of the next audio channel in TDMCA operation. When one device retrieves its own audio channel data, the DCO becomes HIGH during last audio channel period. Figure 40 shows the DCO output timing during a TDMCA-mode operation. The host controller is not affected by the behavior of DCI and DCO. DCO indicates the last audio channel of each device. Therefore, DCI means that the next audio channel is allocated.





Figure 41. DCO Output Timing Example for 16-Ch Audio Data of Two DSD1608s



If some devices are skipped due to lack of an active audio channel, each skipped device must notify the next device that the DCO will be passed through the next DCI. Figure 42 and Figure 43 show DCO timing with skip operation. Figure 44 shows the ac timing of daisy chain signals.



Figure 42. DCO Output Timing With Skip Operation



Figure 43. DCO Output Timing With Skip Operation (for Command Packet 1)





<sup>(1)</sup> Load capacitance is 10 pF.

Figure 44. AC Timing of Daisy Chain Signals



## **HOST CONTROL FLOW**

The host controller can control the TDMCA mode as follows:

- 1. Decides daisy chain to initialize PLRCK and PBCK signals generator
- 2. Generates TDMCA mode determination sequence
- 3. Sets DID flag in command to fix device ID automatically
- 4. Checks all device IDs if necessary
- 5. Initializes all devices
- 6. Communicates audio data and commands



Figure 45. TDMCA Control Flow From Host



## **MECHANICAL DATA**

## PAH (S-PQFP-G52)

## **PLASTIC QUAD FLATPACK**



- NOTES:A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Falls within JEDEC MS-026

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated