### MITSUBISHI MICROCOMPUTERS # **M37413M4-XXXFP** ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER # **DESCRIPTION** The M37413M4-XXXFP is a single-chip microcomputer designed with CMOS silicon gate technology. It is housed in a 80-pin plastic molded QFP. This single-chip microcomputer is useful for business equipment and other consumer applications. In addition to its simple instruction set, the ROM, RAM, and I/O addresses are placed on the same memory map to enable easy programming. ### **FEATURES** | • | Number of basic instructions 69 | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | Memory size ROM ····· 8192 bytes | | | RAM 256 bytes | | • | Instruction execution time (minimum instructions) | | | at high-speed mode ···································· | | | at low-speed mode ······ 4µs | | • | Single power supply | | | f(X <sub>IN</sub> )=8MHz ···································· | | | f(X <sub>IN</sub> )=2MHz ······· 2.5~5.5V | | • | Power dissipation | | | normal operation mode (at 8MHz frequency) | | | 30mW (V <sub>CC</sub> =5V, Typ.) | | | low-speed operation mode (at 32kHz frequency for | | | clock function)······54µW (V <sub>CC</sub> =3V, Typ.) | | | | | • | RAM retention voltage (stop mode) | | • | 2.0V≦V <sub>RAM</sub> ≦5.5V | | • | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | | • | | | • | | | • | | | • | | | • | 2.0V≤V <sub>RAM</sub> ≤5.5V Subroutine nesting 96levels (Max.) Interrupt 10types, 5vectors 8-bit timer 4 (3 when used as serial I/O) 16-bit timer 1 Programmable I/O ports (Ports P0, P1, P2, P3, P5, P6, P7) 56 | | • | 2.0V≤V <sub>RAM</sub> ≤5.5V Subroutine nesting 96levels (Max.) Interrupt 10types, 5vectors 8-bit timer 14 (3 when used as serial I/O) 16-bit timer 1 Programmable I/O ports (Ports P0, P1, P2, P3, P5, P6, P7) 56 Input port (Port P4) 8 | | • • • • • • • | 2.0V≤V <sub>RAM</sub> ≤5.5V Subroutine nesting | | • • • • • • • • | 2.0V≤V <sub>RAM</sub> ≤5.5V Subroutine nesting 96levels (Max.) Interrupt 10types, 5vectors 8-bit timer 4 (3 when used as serial I/O) 16-bit timer 1 Programmable I/O ports (Ports P0, P1, P2, P3, P5, P6, P7) 56 Input port (Port P4) 8 Serial I/O (8-bit) 1 A-D converter 8-bit, 8channel | | • • • • • • • • | 2.0V≤V <sub>RAM</sub> ≤5.5V Subroutine nesting 96levels (Max.) Interrupt 10types, 5vectors 8-bit timer 4 (3 when used as serial I/O) 16-bit timer 1 Programmable I/O ports (Ports P0, P1, P2, P3, P5, P6, P7) 56 Input port (Port P4) 8 Serial I/O (8-bit) 1 A-D converter 8-bit, 8channel conversion speed (25μs) | | • • • • • • • • | 2.0V≤V <sub>RAM</sub> ≤5.5V Subroutine nesting 96levels (Max.) Interrupt 10types, 5vectors 8-bit timer 4 (3 when used as serial I/O) 16-bit timer 1 Programmable I/O ports (Ports P0, P1, P2, P3, P5, P6, P7) 56 Input port (Port P4) 8 Serial I/O (8-bit) 1 A-D converter 8-bit, 8channel | #### **APPLICATION** Audio-visual equipment, VCR, Tuner, Office automation equipment, Camera # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER # FUNCTIONS OF M37413M4-XXXFP | Parameter Number of basic instructions Instruction execution time Clock frequency | | | Functions 69 | | | | | |-------------------------------------------------------------------------------------|----------------|-------|--------------------------------------------------------------------------|-----|--|-----------|--| | | | | | | | | | | | | | 8MHz (at V <sub>CC</sub> =5V±10%) | | | | | | | | | Moment size | ROM | | 8192bytes | | | Memory size | RAM | | 256bytes | | | | | | | P0, P2, P7 | 1/0 | 8-bit×3 (CMOS output, Pull-up option) | | | | | | Input/Output port | P1, P3, P5, P6 | 1/0 | 8-bit×4 (N-channel open drain output, Middle voltage pull-up option) | | | | | | | P4 | Input | 8-bit×1 (Pull-up option) | | | | | | Serial I/O | | | 8-bit×1 | | | | | | Timers | | | 8-bit timer×4 | | | | | | Timers | | | 16-bit timer×1 | | | | | | Subroutine nesting | | | 96 (max) | | | | | | Interrupt | | | Three external interrupts, three timer interrupts, serial I/O interrupt, | | | | | | menupi | | | A-D interrupt, key on wake up, one software interrupt | | | | | | Clock generating circui | t | | Two built-in circuits (ceramic or quartz crystal oscillator ) | | | | | | Operating temperature range | | | −20~75°C | | | | | | Device structure | | | CMOS silicon gate | | | | | | Package | | | 80-pin plastic molded QFP | | | | | # MITSUBISHI MICROCOMPUTERS M37413M4-XXXFP # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER # PIN DESCRIPTION | Pin | Name | Input/<br>Output | Functions | |--------------------------------------|-------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> ,<br>V <sub>SS</sub> | Supply voltage | | Power supply inputs 5V $\pm$ 10% to V <sub>CC</sub> , and 0V to V <sub>SS</sub> . | | CNV <sub>ss</sub> | CNV <sub>SS</sub> | | This is connect to V <sub>SS</sub> . | | RESET | Reset input | Input | To enter the reset state, the reset input pin must be kept at a "L" for more than 16µs (under normal V <sub>CC</sub> conditions). If more time is needed for the crystal oscillator to stabilize, this "L" condition should be maintained for the required time. | | X <sub>IN</sub> | Clock input | Input | These are I/O pins of internal clock generating circuit for main clock. To control generating frequency, an external ceramic or a quartz crystal oscillator is connected between the X <sub>IN</sub> and X <sub>OUT</sub> pins. If an external | | Хоит | Clock output | Output | clock is used, the clock source should be connected the X <sub>IN</sub> pin and the X <sub>OUT</sub> pin should be left open. | | INT <sub>1</sub> | Interrupt input | Input | This is the highest order interrupt input pin. | | AV <sub>CC</sub> | Voltage input for A-D | | This is power supply input pin for the A-D converter. | | AV <sub>ss</sub> | Voltage input for A-D | | This is GND input pin for the A-D converters. | | V <sub>REF</sub> | Reference voltage input | Input | This is reference voltage input pin for the A-D converter. | | P0 <sub>0</sub> ~P0 <sub>7</sub> | I/O port P0 | 1/0 | Port P0 is an 8-bit I/O port with directional registers allowing each I/O bit to be individually programmed as input or output. At reset, this port is set to input mode. The output structure is CMOS output. | | P1 <sub>0</sub> ~P1 <sub>7</sub> | I/O port P1 | 1/0 | Port P1 is an 8-bit I/O port and has basically the same functions as port P0, but the output structure is N-ch open drain. | | P2 <sub>0</sub> ~P2 <sub>7</sub> | I/O port P2 | 1/0 | Port P2 is an 8-bit I/O port and has basically the same functions as port P0 and also works as the key on wake up function with mask option. | | P3 <sub>0</sub> ~P3 <sub>7</sub> | I/O port P3 | 1/0 | Port P3 is an 8-bit I/O port and has basically the same functions as port P1. When serial I/O is used, P3 <sub>7</sub> , P3 <sub>5</sub> , P3 <sub>5</sub> , and P3 <sub>4</sub> work as $\overline{S_{RDY}}$ , CLK, S <sub>OUT</sub> , and S <sub>IN</sub> pins, respectively. Also P3 <sub>3</sub> , P3 <sub>2</sub> , P3 <sub>1</sub> , and P3 <sub>0</sub> work as timer 4 overflow signal divided by 2 output pin (T), INT <sub>2</sub> pin, X <sub>CIN</sub> and X <sub>COUT</sub> pins, respectively. | | P4 <sub>0</sub> ~P4 <sub>7</sub> | Input port P4 | input | Port P4 is an 4-bit input port. P4 <sub>0</sub> ~P4 <sub>3</sub> are in common with IN <sub>4</sub> ~IN <sub>7</sub> . | | P5 <sub>0</sub> ∼P5 <sub>7</sub> | I/O port P5 | 1/0 | Port P5 is an 8-bit I/O port and has basically the same function as P1. P5 <sub>0</sub> , P5 <sub>1</sub> , P5 <sub>2</sub> and P5 <sub>3</sub> are in commor with INT <sub>3</sub> , timer3 input, timer5 input and A-D trigger input respectively. P5 <sub>4</sub> ~P5 <sub>7</sub> are also in common with PWM0~PWM3. | | P6 <sub>0</sub> ~P6 <sub>7</sub> | I/O port P6 | 1/0 | Port P6 is an 8-bit I/O port and has basically the same functions as port P1. | | P7 <sub>0</sub> ~P7 <sub>7</sub> | I/O port P7 | 1/0 | Port P7 is an 8-bit I/O port and has basically the same functions as port P2. | # BASIC FUNCTION BLOCKS #### **MEMORY** A memory map for the M37413M4-XXXFP is shown in Figure 1. Addresses $2000_{16}$ to $3FFF_{16}$ are assigned for the built-in ROM area which consists of 8192 bytes. Addresses $3F00_{16}$ to $3FFF_{16}$ are a special address area (special page). By using the special page addressing mode of JSR instruction, subroutines addressed on this page can be called with only 2 bytes. Addresses $3FF4_{16}$ to $3FFF_{16}$ are vector addresses used for reset and interrupts (see interrupts chapter). Addresses $0000_{16}$ to $00FF_{16}$ are the zero page address area. By using zero pege addressing mode, this area can also be accessed with 2 bytes. The use of these addressing methods will greatly reduce the object size required. SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER The RAM, I/O port, timer, etc. addresses are already assigned for the zero page. Addresses $0000_{16}$ to $00BF_{16}$ and $0100_{16}$ to $013F_{16}$ are assigned for the built-in RAM which consists of 256 bytes. This RAM is used as the stack during subroutine calls and interrups, in addition to data storage. Fig. 1 Memory map # CENTRAL PROCESSING UNIT (CPU) The CPU consists of 6 registers and is shown in Figure 2. # ACCUMULATOR (A) The 8-bit accumulator (A) is the main register of the micro-computer. Date operations such as data transfer, input/out-put, etc., is executed mainly through the accumulator. ### INDEX REGISTER X (X) The index register X is an 8-bit register. In the index register X addressing mode, the value of the OPERAND added to the contents of the index register X specifies the real address. When the T flag in the processor status register is set to "1", the index register X itself becomes the address for the second OPERAND. # INDEX REGISTER Y (Y) The index register Y is an 8-bit register. In the index register Y addressing mode, the value of the OPERAND added to the contents of the index register Y specifies the real address. Fig. 2 Register structure # STACK POINTER (S) The stack pointer is an 8-bit register that contains the address of the next location in the stack. It is mainly used during interrupts and subroutine calls. The stack pointer is not automatically initialized after reset and should be initialized by the program using the TXS instruction. When an interrupt occurs, the higher 8-bit of the program counter is pushed into the stack first, the stack pointer is decremented, and then the lower 8-bits of the program counter is pushed into the stack. Next the contents of the processor status register is pushed into the stack. When the return from interrupt instruction (RTI) is executed, the program counter and processor status register data is popped off the stack in reverse order from above. The accumulator is never pushed into the stack automatically, so a push accumulator instruction (PHA) is provided to execute this function. Restoring the accumulator to its previous value is accomplished by the pop accumulator instruction (PLA) . It is executed in the revese order of the PHA instruction. The contents of the processor status register (PS) are pushed and popped to and from the stack with the PHP and PLP instructions, respectively. During a subroutine call, only the program counter is pushed into the stack. Therefore, any registers that should not be destroyed should be pused into the stack manually. To return from a subroutine call, the RTS instruction is used. #### PROGRAM COUNTER (PC) The 16-bit program counter consists of two 8-bit registers $PC_H$ and $PC_L$ . The program counter is used to indicate the address of the next instruction to be executed. $PC_H$ is used 6 bits. ### PROCESSOR STATUS REGISTER (PS) The 8-bit PS is composed entirely of flags used to indicate the condition of the processor immediately after an operation. Branch operations can be performed by testing the Carry flag (C), Zero flag (Z), Overflow fag (V) or the Negative flag (N). Each bit of the register is explained below. #### 1. Carry flag (C) The carry flag contains the carry or borrow generated by the Arithmetic and Logical operation Unit (ALU) immediately after an operation. It is also changed by the shift and rotate instructions. The set carry (SEC) and clear carry (CLC) instructions allow direct access for setting clearing this flag. ### 2. Zero flag (Z) This flag is used to indicate if the immediated operation generated a zero result or not. If the result is zero, the zero flag will be set to "0". If the result is not zero, the zero flag will be set to "1". ### 3. Interrupt disable flag (1) This flag is used to disable all interrupts This is accomplished by setting the flag to "1". When an interrupt is accepted, this flag is automatically set to "1" to prevent from other interrupts until the current interrupt is completed. The SEI and CLI instructions are used to set and clear this flag, respectively. # 4. Decimal mode flag (D) The decimal mode flag is used to define whether addition and subtraction are executed in binary or decimal. If the decimal mode flag is set to "1", the operations are executed in decimal, if the flag is "0", the operations are executed in binary. Decimal correction is automatically exected. The SED and CLD instructions are used to set and clear this flag, respectively. ### 5. Break flag (B) When the BRK instruction is executed, the same operations are performed as in an interrupt. The address of the interrupt vector of the BRK instruction is the same as that of the lowest priority interrupt. The contents of the B flag can be checked to determine which condition caused the interrupt. If the BRK instruction caused the interrupt, the B flag will be "1", otherwise, it will be"0". ### 6. Index X mode flag (T) When the T flag is "1", operations between memories are executed directly, without passing through the accumulator. Operations between memories involving the accumulator are executed when the T flag is "0" (i.e., operation results between memories 1 and 2 are stored in the accumulator). The address of memory 1 is specified by the contents of the index register X, and that of memory 2 is specified by the normal addressing mode. The SET and CLT instructions are used to set and clear the T flag, respectively. #### 7. Overflow flag (V) The overflow flag functions when one byte is added or subtracted as a singed binary number. When the result exceeds $\pm 127$ or $\pm 128$ , the overflow flag is set to "1". When the BIT instruction is executed, bit 6 of the memory location is input to the V flag. The overflow flag is clear by the CLV instruction and there is no set instruction. ### 8. Negative flag (N) The negative flag is set whenever the result of a data transfer or operation is negative (bit 7 is "1"). Whenever the BIT instruction is executed, bit 7 of the memory location is input to the N flag. There are no instructions for directly setting or clearing the N flag. ### INTERRUPT The M37413M4-XXXFP can be interrupted from ten sources; $INT_1$ , Timer 2 or Serial I/O, $INT_3$ or Key on wake up, $INT_2$ or Timer 3, Timer 6 or A-D, and BRK instruction. "Key on wake up" can only be used at power down state by STP instruction or WIT instruction. When one of the P2 or P7 is "L", an interrupt occurs. These interrupts are vectored and their priorities are shown in Table 1. Reset is included in this table since it has the same function as an interrupt. When an interrupt is accepted, the contents of certain registers are pushed into specified locations, as discussed in the stack pointer section, and the interrupt disable flag (I) is set, and the program jumps to the address specified by the interrupt vector, and the interrupt request bit is cleared automatically. The reset interrupt is the highest priority interrupt and can never be inhibited. Except for the reset interrupt, all interrupts are inhibited when the interrupt disable flag is set to "1". All of the other interrupts can further be controlled individually via the interrupt control register shown in Figure 3. An interrupt is accepted when the interrupt enable bit and the interrupt request bit are both "1" and the interrupt disable flag is "0". The interrupt request bits are set when the following conditions occur: - (1) When the INT<sub>1</sub>, INT<sub>2</sub> or INT<sub>3</sub> pins go from "H" to "L" or "L" to "H" - When the levels any pin of P2 or P7 goes "L" (at power down mode) - (3) When the contents of timer 2, timer 3, timer 6 or the counter of serial I/O goes "0" When the two interrupt requests, which are the same priority and are at the same sampling, the priority process is processed by interrupt request distinguish register 1 and 2. These request bits can be clear by a program but can not be set. The interrupt enable bit can be set and clear by a program. Since the BRK instruction interrupt and the timer 6 or A-D, interrupt have the same vectored address, the contents of the B flag must be checked to determine if the BRK instruction caused the interrupt or if timer 6 or A-D generated the interrupt. Table 1. Interrupt vector address and priority. | Interrupt | Priority | Vector address | |------------------------------------|----------|-----------------------------------------| | RESET | 1 | 3FFF <sub>16</sub> , 3FFE <sub>16</sub> | | INT <sub>1</sub> | 2 | 3FFD <sub>16</sub> , 3FFC <sub>16</sub> | | Serial I/O or timer 2 | 3 | 3FFB <sub>16</sub> , 3FFA <sub>16</sub> | | INT <sub>3</sub> or key on wake up | 4 | 3FF9 <sub>16</sub> , 3FF8 <sub>16</sub> | | INT <sub>2</sub> or timer 3 | 5 | 3FF7 <sub>16</sub> , 3FF6 <sub>16</sub> | | Timer 6 or A-D (BRK) | 6 | 3FF5 <sub>16</sub> , 3FF4 <sub>16</sub> | #### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER #### **TIMER** The M37413M4-XXXFP has six timers; timer 1, timer 2, timer 3, timer 4, timer 5 and timer 6. A block diagram of timer1 through 6 is shown in Figure 4. The count source for timer 1 through 3 can be selected by using bit 2, 3, 4 and 5 of the timer control register (address $00FF_{16}$ ), as shown in Figure 5. All of the timers are down count timers and have 8-bit latches. When a timer reaches "0" and the next count pulse is input to a timer, the contents of the reload latch are loaded into the timer. The division ratio of the timer is 1/(n+1), where n is the contents of timer latch. Timer 2, 3 and 6 has interrupt generating functions. The timer interrupt request bit which is in the interrupt distinguish register 1 or 2 (located at addresses $00EB_{16}$ and $00EA_{16}$ respectively) is set at the next count pulse after the timer reaches "0" (see interrupt section). The starting and stopping of timer1 is controlled by bit 7 of the interrupt distinguish register 2, timer 3 by bit 6 of the interrupt distinguish register 2 and timer 4 by bit 3 of timer 4, 5 and 6 mode register (00F8<sub>16</sub> address). If the corresponding bit is "0", the timer starts counting, and the corresponding bit is "1", the timer stops. The timer4 overflow signal divided by 2 can be outputed from port P3<sub>3</sub> by setting the bit 4 of the serial I/O mode register (00F6<sub>16</sub> address) to "1". Timer 5 and 6 work as timer mode, event counter mode and PWM mode by changing the contents of bit 5 and bit 6 of the timer 4, 5 and 6 mode register. #### (1) Timer Mode This mode is the 16-bit timer, and the count source is $\phi/4$ . When the bit 6 of PWM control register (00F3<sub>16</sub> address) is "1", the timer6 overflow singnal divided by 2 is output from CNT<sub>2</sub> pin (common with P5<sub>2</sub>). ### (2) Event Counter Mode The count source is input from the CNT<sub>2</sub> pin. The count decremented each time the input goes from "L" to "H". #### (3) PWM Mode As shown in Figure 7, the output wave is controlled by the contents of the timer latch of timer 5 and 6. PWM output can choose among PWM0, PWM1, PWM2 and PWM3 by bit 0, bit 1, bit 2 and bit 3 of PWM control register When the count value of all timers, from timer 1 to timer 6, are read, be careful not to change the input source. When the count source is inputed from the external pin, the minimum pluse width should be $8\mu s$ . After a STP instruction is executed, timer 2, timer 1, and the clock ( $\phi$ divided by 4) are connected in series (regardless of the status of bit 2 through 5 of the timer control register). This state is canceled if timer2 interrupt request bit is set to "1", or if the system is reset. Before the STP instruction is executed, bit 7 of the interrupt request distinguish register2 (timer1 count stop bit), bit 5 of the interrupt request distinguish register1 and bit 6 and bit 7 of the timer control register must be set to "0". And also bit 4 of the interrupt request distinguish register1 must be set to "1". For more details on the STP instruction, refer to the oscillation circuit section. Fig. 4 Block diagram of timer 1 through 6 Fig. 5 Structure of timer control register Fig. 6 Structure of timer 4,5,6 mode register ### **PWM** M37413M4-XXXFP has a pulse width modulated (PWM) output control circuit connecting with timer5 and timer6. Figure 6 shows the structure of timer 4,5,6 mode register, Figure 7 shows the PWM rectangular wave form and Figure 8 shows the structure of PWM control register. Fig. 7 PWM rectangular wave form Fig. 8 Sturcture of PWM control register ### SERIAL I/O The block diagram of serial I/O is shown in Figure 9. In the serial I/O mode the receive ready signal $(\overline{S_{RDY}})$ , synchronous input/output clock (CLK). and the serial I/O ( $S_{OUT}$ , $S_{IN}$ ) pins are used as P3<sub>7</sub>, P3<sub>6</sub>, P3<sub>5</sub>, and P3<sub>4</sub>, respectively. The serial I/O mode register (address 00F6<sub>16</sub>) is an 8-bit register. Bit 1 and 0 of this register is used to select a synchronous clock source. When these bits are (00) or (01), an external clock from P3<sub>6</sub> is selected. When these bits are (10), the overflow signal divided by two from timer 3 becomes the synchronous clock. Therefore, changing the timer period will change the transfer speed. When the bits are [11], the internal clock $\phi$ divided by 4 becomes the clock. Bits 2 and 3 decide whether parts of P3 will be used as a serial I/O or not. When bit 2 is "1", P3<sub>6</sub> becomes an I/O pin of the synchronous clock. When an internal synchronous clock is selected, the clock is output from P3<sub>6</sub>. If the external synchronous clock is selected, the clock is input to P3<sub>6</sub>. And P3<sub>5</sub> will be a serial output and P3<sub>4</sub> will be a serial input. To use P3<sub>4</sub> as a serial input, set the directional register bit which corresponds to P3<sub>4</sub>, to "0". For more information on the directional register, refer to the I/O pin section. To use the serial I/O, bit 2 needs to be set to "1", if it is "0" $P3_6$ will function as a normal I/O. Bit 3 determines if $P3_7$ is Fig. 9 Block diagram of serial I/O ### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER used as an output pin for the receive data ready signal (bit 3="1", $\overline{S_{RDY}}$ ) or used as a nomal I/O pin (bit 3="0"). The function of serial I/O differs depending on the clock source; external clock or internal clock. Internal Clock — The $\overline{S_{RDY}}$ signal becomes "H" during transmission or while dummy data is stored in the serial I/O register. After the falling edge of write signal, the $\overline{S_{RDY}}$ signal becomes low signaling that the M37413M4-XXXFP is ready to receive the external serial data. The $\overline{S_{RDY}}$ signal goes "H" at the next falling edge of the transfer clock. The serial I/O counter is set to 7 when data is stored in the serial I/O register. At each falling edge of the transfer clock, serial data is output to P3<sub>5</sub>. During the rising edge of this clock, data can be input from P3<sub>4</sub> and the data in the serial I/O register will be shifted 1 bit. Data is output starting with the LSB. After the transfer clock has counted 8 times, the serial I/O register will be empty and the transfer clock will remain at a high level. At this time the interrupt request bit will be set. External Clock — If an external clock is used, the interrupt request bit will be set after the transfer clock has counted 8 times but the transfer clock will not stop. Due to this reason, the external clock must be controlled from the outside. The external clock should not exceed 250kHz at a duty cycle of 50%. When the external clock is chosen, the $P3_6$ pin must be held at "H" level while the serial I/O is not used. Timing diagrams are shown in Figure 10, and connection between two M37413M4-XXXFP's are shown in Figure 11. Fig. 10 Serial I/O timing Fig. 11 Example of serial I/O connection Fig. 12 Structure of serial I/O mode register ### **A-D CONVERTER** The A-D converter circuit is shown in Figure 13. One of the eight analog input ports of the A-D converter ( $IN_0 \sim IN_7$ ) are selected by bits 0, 1 and 2 of the A-D control register. The IN pins, not to use as analog input, uses as input port. Bit 0, 1 and 2, and corresponding to analog input pin is shown in Figure 14. A-D conversion is accomplished by first selecting bit 3 and 4 of the A-D control register (address $00F2_{16}$ ) for the source of $V_{REF}$ . And also the analog input pin is chosen by the analog input select bit of the A-D control register. A-D conversion starts by writing a dummy data to the A-D control register or changing the input level from SIG pin "H" to "L". When A-D conversion is finished, an interrupt is generated. After A-D interrupt is accepted, the result of A-D conversion can be read from the A-D register. Fig. 14 Structure of segment control register Fig. 13 A-D converter circuit ### KEY ON WAKE UP "Key on wake up" is one way of returning from a power down state caused by the STP or WIT instruction. When the key on wake up option of port P2 and port P7 are designated and key on wake up interrupt enable bit (IC<sub>4</sub>) is set to "1", if the key on wake up option pin of port P2, P7 have "L" level applied, key on wake up interrupt is generated and the microcomputer is returned to the normal operating state. When the bit 4 of PWM control register (address $00F3_{16}$ ) is set to "1", the pulse shown in Figure 15 is outputed from $P5_3$ pin. Timer 1 and Timer 2 count P5<sub>3</sub>/SIG pin Key on wake up input Stand-by release Fig. 15 Output from the SIG pin at wake up from the stop state As shown in Figure 16, if the key matrix of active "L" to input port P2, P7 are constructed, the microcomputer is returned to normal operating state by the key push. Refer to the section of interrupt how to use the key on wake up function. In order to enter the power down state generated by the STP or WIT instruction at the interrupt disable flag (I) is "0" and $IC_2$ is "1", the input designated as key on wake up by option in port P2, P7 must be all "H". Fig. 16 Block diagram of port P2, P7 and example of wired at used key on wake up ### RESET CIRCUIT The M37413M4-XXXFP is reset according to the sequence shown in Figure 19. It starts the program from the address formed by using the content of address 3FFF $_{16}$ as the high order address and the content of the address 3FFE $_{16}$ as the low order address, when the RESET pin is held at "L" level for no less than 16 $\mu$ s while the power voltage is between 4 and 5.5V and the crystal oscillator oscillation is stable and Address (1) Port P0 directional register (D0)(E1<sub>16</sub>)... 0016 (2) Port P1 directional register (D1)(E3<sub>16</sub>)... 0016 0016 (3) Port P2 directional register (D2)(E5<sub>16</sub>)... (4) Port P3 directional register (D3)(E9<sub>16</sub>)... 0016 (5) Port P5 directional register (D5)(ED<sub>16</sub>)··· 0016 (6) Port P6 directional register (D6)(D1<sub>16</sub>)... 0016 (7) Port P7 directional register (D7)(D3<sub>16</sub>)... 0016 (8) Interrupt request distinguish register 1 (EB<sub>16</sub>)... 0016 (9) Interrupt request distinguish register 2(EA16)... 0016 (10) PWM control register (F3<sub>16</sub>)... 0 0 0 0 0 0 0 (11) Serial I/O mode register (SM)(F6<sub>16</sub>)... - 0 0 0 0 0 0 0 0 (12) Timer 4, 5, 6 mode register (F8<sub>16</sub>)... 0016 (IM)(FE<sub>16</sub>)... (13) Interrupt control register 0016 (14) Timer control register (TM)(FF<sub>16</sub>)... 0016 (AC)(F2<sub>16</sub>)... 0016 (15) A-D control register (16) Processor status register |-|-|1|-|-Contens of address (17) Program counter (PCH)··· 3FFF<sub>16</sub> Contens of address 3FFE<sub>16</sub> (PCL)··· Note : Since the contents of both registers other than those listed above (including timers and the serial I/O register) and the RAM are undefined at reset, it is necessary to set initial values. Fig. 17 Internal state of microcomputer at reset then returned to "H" level. The internal initializations following reset are as shown in Figure 17 regardless of the status before reset (including stop mode or wait mode). An example of the reset circuit is shown in Figure 18. When the power on reset is used, the $\overline{\text{RESET}}$ pin must be input "H" after the oscillation of $X_{\text{IN}}$ - $X_{\text{OUT}}$ becomes stable. Fig. 18 Example of reset circuit Fig. 19 Timing diagram at reset ### I/O PORTS (1) Port P0 Port P0 is an 8-bit I/O port with CMOS outputs and pull-up transistor options available. As shown in Figure 1, P0 can be accessed as memory through zero page address 00E016. Port P0's directional register allows each bit to be programmed individually as input or output. The directional register (zero page address 00E116) can be programmed as input with "0", or as output with "1". When in the output mode, the data to be output is latched to the port register and output. When data is read from the output port, the output pin level is not read, only the latched data of the port register is read. Therefore, a previously output value can be read correctly even though the output voltage level has been shifted up or down. Port pins set as input are in the high impedance state so the signal level can be read. When data is written into the input port, the data is latched only to the output register and the pin still remains in the high impedance state. - (2) Port P1 - Port P1 has the same function as P0 but the output structure is N-ch open drain. - (3) Port P2 Port P2 has the same function as P0. Following the execution of STP or WIT instruction, key matrix with port P2 can be used to generate the interrupt to bring the microcomputer back in its normal state. The pin to be used as the key on wake up must be with key on wake up option and its value in directional register must be "0". (4) Port P3 Port P3 has the same functions P0 except that part of P3 is common with the serial I/O, output of timer4, clock oscillation of timer clock and interrupt input. The output is N-channel open drain. When P3<sub>0</sub> and P3<sub>1</sub> pins are used for X<sub>CIN</sub> input, pull-up is inhibited. (5) Port P4 Port P4 is an 8-bit input port. $P4_0 \sim P4_3$ are in common with the $IN_4 \sim IN_7$ . (6) Port P5 Port P5 has the same functions as P0 except that part of P5 is common with the counter input pin, SIG pin, and PWM output pin. The output is N-channel open drain output. (7) Port P6 Port P6 has the same function as P0 but the output structure is N-ch open drain. (8) Port P7 Port P7 has the same function as P0. Following the execution of STP or WIT instruction, key matrix with port P7 can be used to generate the interrupt to bring the microcomputer back in its normal state. The pin to be used as the key on wake up must be with key on wake up option and its value in directional register must be "0". (9) Analog input( $IN_0 \sim IN_7$ ) This is a port for an analog input of A-D converter. $IN_4 \sim IN_7$ are in common with the $P4_0 \sim P4_3$ . (10) INT<sub>1</sub> The INT<sub>1</sub> pin is an interrupt input pin. The INT<sub>1</sub> interrupt request bit (bit 7 of address $00FE_{16}$ ) is set to "1" when the input level of this pin changes from "H" to "L" (or "L" to "H"). This input level is read in the bit 7 of serial I/O mode register (addresss $00F6_{16}$ ). (11) $INT_2(P3_2/INT_2)$ The $INT_2$ pin is an interrupt input pin common with $P3_2$ . When $P3_2$ 's directional register is set for input ("0"), this pin can be used as an interrupt input. The $INT_2$ interrupt request bit (bit 3 of address $00EB_{16}$ ) is automatically set to "1" when the input level of this pin changes from "H" to "L" (or from "L" to "H"). (12) $INT_3(P5_0/INT_3)$ The INT<sub>3</sub> pin is an interrupt input pin common with P5<sub>0</sub>. The other functions are the same as INT<sub>2</sub>. Fig. 20 Block diagram of ports P0~P2, P32, P50 and P7 Fig. 21 Block diagram of ports P3, P4, P5,~P5, P6, analog input port IN, INT, RESET ### **CLOCK GENERATING CIRCUIT** The M37413M4-XXXFP has two internal clock generators. Figure 24 shows a block diagram of the clock generator. Normally, the frequency applied to the clock input pin $X_{\rm IN}$ divided by four is used as the internal clock (timing output) $\phi$ . Serial I/O mode register bit 5 can be used to switch the internal clock $\phi$ to 1/2 the frequency applied to the clock input pin $X_{\rm CIN}$ . In this case, the pull-up option to these pins are inhibited. These signals can also be changed via bit5 ( $AC_5$ ) and bit6 ( $AC_6$ ) of the A-D control register. When $AC_6$ and $AC_5$ are [00], the internal clock is chosen $X_{IN}/16$ . When they are [01], the internal clock is chosen $X_{IN}/4$ . When they are [10] and [11], the internal clock is $X_{CIN}/2$ . The one of clock $X_{IN}$ and clock $X_{CIN}$ , isn't in use for the internal clock (none system clock), stops when the bit6 ( $SM_6$ ) of serial I/O mode register is "0". In order to restart the clock as the internal clock, $SM_6$ is set to "1" and wait until the oscillation becomes stability by the software then the internal clock is chosen $AC_6$ and $AC_5$ . Figure 22 shows a circuit exmple using a ceramic (or crystal) oscillator. Use the manufacturer's recommended values for constants such as capacitance which is unique for each oscillator, when using an external clock signal, input from the $X_{\text{IN}}(X_{\text{CIN}})$ pin and leave the $X_{\text{OUT}}(X_{\text{COUT}})$ pin open. A circuit example is shown in Figure 23. The M37413M4-XXXFP has two low power consumption modes, stop and wait. The microcomputer enters a stop mode when the STP instruction is executed. The oscillator (both X<sub>IN</sub> clock and X<sub>CIN</sub> clock) stops with the internal clock $\phi$ held at "H" level. In this case timer 1 and timer 2 are forcibly connected and $\phi/4$ is selected as timer 1 input. When restarting oscillation, set the suitable value for timer 1 and timer 2 in order to enable the oscillator to stabilize. Before executing the STP instruction, the timer 1 count stop bit must be set to supply ("0"), timer 2 interrupt enable bit (IF1<sub>4</sub>) of interrupt request distinguish register 1 must be set to enable ("1"), timer 2 interrupt request bit (IF15) of interrupt request distinguish register must be set to disable ("0"). And serial I/O or timer 2 interrupt enable bit (TM<sub>6</sub>) and serial I/O or timer 2 interrupt request bit (TM<sub>7</sub>) of timer control register must be set to disable ("0"). Oscillation is restarted (reset stop mode) when INT<sub>1</sub>, INT<sub>2</sub>, or INT<sub>3</sub> interrupt is received. The interrupt enable bit of the interrupt used to reset the stop mode must be set to "1". When restarting oscillation with an interrupt, the internal clock $\phi$ is held "H" until timer 2 overflows and is not supplied to the CPU. When oscillation is restarted by reset, "L" level must be applied to the RESET pin until the oscillation stabilizes because no wait time is generated. The microcomputer enters a wait mode when WIT instruction is executed. The internal clock $\phi$ stops at "H" level, but the oscillator does not stop. $\phi$ is re-supplied (wait mode reset) when the processor is reset or when it receives an interrupt. Instructions can be executed immediately because the oscillator is not stopped. The interrupt enable bit of the interrupt used to reset the wait mode must be set to "1" before executing the WIT instruction. When the interrupt is accepted and after the interrupt subroutine is executed, the next instruction to STP or WIT is executed. It is possible to cancel stop and wait mode by reset. In this case, the execution is started from the address is set to reset vector. Transition of states for the system clock is shown in Figure 25. The change order of the internal clock is shown in Figure 25. When STP instruction is executed from the states of A, B, C, D and E, it will be the same state as H (stop state). If the interrupt is executed in stop state, it will return the state before STP instruction is executed. Fig. 22 External ceramic resonator circuit Fig. 23 External clock input circuit Fig. 24 Block diagram of clock generating circuit Fig. 25 Transition of states for the system clock # PROGRAMMING NOTES - (1) The frequency ratio of the timer is 1/(n+1). - (2) The count value of timers 1, 2, 3, 4 can be read at an arbitrary timing when the timing φ divided by 4 or timer overflow is input to these timers. If X<sub>CIN</sub> or CNT<sub>1</sub> input is input to these timers, the value of timer 1, 2, 3, 4 must be read only when the input of timers is not changing or the timer count is stopped. - Also the count value of timers 5, 6 which are used in the event counter mode must be read when the external input is at the "L" level. When timers 5, 6 are used in the timer mode, the count value of these timers cannot be read - (3) Even though the BBC and BBS instructions are executed after the interrupt request bits are modified (by the program), those instructions are only valid for the contents before the modification. Also, at least one instruction cycle must be used (such as a NOP) between the modification of the interrupt request bits and the execution of the BBC and BBS instructions. - (4) ① After the ADC and SBC instructions are executed (in decimal mode), one instruction cycle (such as a NOP) is needed before the SEC, CLC, or CLD instructions are executed. - ② In decimal mode, the negative (N), overflow (V) and zero (Z) flags are invalidated. - (5) A NOP instruction must be used after the exection of a PLP instruction. - (6) ① The timer 1 and timer 2 must be set the necessary value immediately before the execution of a STP instruction. Also the following conditions must be satisfied: - Timer 1 count stop bit is set to "0" - · Timer 2 interrupt enable bit is set to "1" - Timer 2 interrupt request bit is set to "0" - Serial I/O or timer 2 interrupt enable bit is set to "0" - . Serial I/O or timer 2 interrupt request bit is set to "0" - ② To restart oscillation when it is stopped by STP instruction or unsystem clock operation bit, wait for a specified time which is needed for the oscillator to stabilize. - (7) Some instructions can be used to write contents of the timer control register, the interrupt control register and interrupt request distinguish register 1, 2. If the SEB or CLB instruction or a set of instruction that acts as the SEB or CLB instruction (for instance, LDA TC+SEB 7, A+STA TC) is used, an interrupt request which is input during execution of these instructions may be cleared. Therefore, these instructions should be used only when there is no problem even if such an interrupt request is cleared. Usually, the LDM or STA instruction is used. Use the LDA instruction (IMM, T=1) to write to interrupt cause recognition register 2 only when A-D interrupt or timer 6 interrupt is used. - (8) When LCD trun-on bit (bit 3 of address 00F5<sub>16</sub>) of the LCD mode register is "1", don't stop the timers or count source for timers. - (9) After switching the serial I/O transfer clock, initialize the serial I/O counter (write to address 00F7<sub>16</sub>). - (10) To use an external clock as the serial I/O transfer clock, initialize the serial I/O counter when the external clock is "H" level. - (11) To use the P3<sub>0</sub> and P3<sub>1</sub> pins as the I/O pins of the clock for clock function, do not use the pull-up resistors by option. ### DATA REQUIRED FOR MASK ORDERING Please send the following data for mask orders. - (1) mask ROM confirmation form - (2) mark specification form - (3) ROM data ..... EPROM 3sets Write the following option on the mask ROM confirmation form - · Port P0 pull-up transistor bit - · Port P1 pull-up transistor bit - · Port P2 pull-up transistor bit - · Port P3 pull-up transistor bit - · Port P4 pull-up transistor bit - · Port P5 pull-up transistor bit - · Port P6 pull-up transistor bit - · Port P7 pull-up transistor bit - · Port P2 key on wake up - Port P7 key on wake up # ABSOLUTE MAXIMUM RATINGS | Symbol | Parameter | Conditions | Ratings | Unit | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------|------| | V <sub>GC</sub> | Supply voltage | | −0.3~7 | V | | AV <sub>CC</sub> | Analog supply voltage | V <sub>CC</sub> =AV <sub>CC</sub> | −0.3~7 | V | | Vı | Input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>3</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , IN <sub>0</sub> ~IN <sub>7</sub> , V <sub>REF</sub> , X <sub>IN</sub> | | -0.3~V <sub>cc</sub> +0.3 | V | | V <sub>i</sub> | Input voltage CNV <sub>SS</sub> | | −0.3~7 | V | | V <sub>I</sub> | Input voltage INT <sub>1</sub> , RESET, P1 <sub>0</sub> ~P1 <sub>7</sub> , P3 <sub>2</sub> ~P3 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> | | -0.3~10 | V | | <b>v</b> o | Output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> , P3 <sub>1</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , X <sub>OUT</sub> | | -0.3~V <sub>cc</sub> +0.3 | ٧ | | V <sub>O</sub> | Output voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P3 <sub>2</sub> ~P3 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> | | -0.3~10 | V | | Pd | Power dissipation | T <sub>a</sub> = 25℃ | 300 | mW | | Topr | Operating temperature | | <b>−20~75</b> | °C | | Tstq | Storage temperature | | <b>−40~125</b> | က | # $\textbf{RECOMMENDED} \quad \textbf{OPERATING} \quad \textbf{CONDITIONS} \; (v_{cc} = 2.5 \sim 5.5 \text{v}, \; v_{ss} = 0 \; \text{v}, \; \tau_{a} = -20 \sim 75 \, ^{\circ}\text{C}, \text{ unless otherwise noted})$ | | _ | | Limits | | | Unit | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------|------|---------------------|------------| | Symbol | Parameter | Conditions | Min. | Typ. | Max. | OIII | | | | f(X <sub>IN</sub> )= 8 MHz High-speed mode | 4.5 | | 5.5 | | | Vcc | Supply voltage (Note 1) | f(X <sub>IN</sub> )= 8 MHz Normal mode or<br>f(X <sub>IN</sub> )= 2 MHz High-speed mode (Note 2) | 2.5 | | 5.5 | ٧ | | V <sub>SS</sub> | Supply voltage | | | 0 | | V | | V <sub>IH</sub> | "H" input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , CNV <sub>SS</sub> (Note 3) | | 0.7V <sub>CC</sub> | | Vcc | ٧ | | VIH | "H" input voltage P2 <sub>0</sub> ~P2 <sub>7</sub> | | 0.8V <sub>CC</sub> | | V <sub>CC</sub> | V | | V <sub>IH</sub> | "H" input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P5 <sub>1</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , S <sub>IN</sub> | | 0.7V <sub>CC</sub> | | 10 | V | | V <sub>IH</sub> | "H" input voltage P3 <sub>2</sub> ~P3 <sub>7</sub> , P5 <sub>0</sub> , INT <sub>1</sub> , INT <sub>2</sub> , INT <sub>3</sub> , CNT <sub>1</sub> , CNT <sub>2</sub> , SIG, CLK | | 0.8V <sub>CC</sub> | | 10 | v | | V <sub>IH</sub> | "H" input voltage RESET, XIN, XCIN | | 0.85V <sub>CC</sub> | | 10 | V | | V <sub>IL</sub> | "L" input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>3</sub> , P5 <sub>1</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , S <sub>IN</sub> | | 0 | | 0.25V <sub>CC</sub> | V | | VIL | "L" input voltage P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>2</sub> ~P3 <sub>7</sub> , P5 <sub>0</sub> , INT <sub>1</sub> , INT <sub>2</sub> , INT <sub>3</sub> , CNT <sub>1</sub> , CNT <sub>2</sub> , SIG, CLK | | 0 | | 0. 2V <sub>CC</sub> | V | | VIL | "L" input voltage RESET, XIN, XCIN | | 0 | | 0.15V <sub>CC</sub> | ٧ | | Іон | "H" output current P0 <sub>0</sub> ~P0 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , X <sub>OUT</sub> (Note 4) | | | | -1 | mA | | loL | "L" output current P0 <sub>0</sub> ~P0 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , X <sub>OUT</sub> (Note 5 ) | | | | 1 | m <i>A</i> | | | | V <sub>cc</sub> =3V | | | 10 | m/ | | IOL | "L" output current P1 <sub>0</sub> ~P1 <sub>7</sub> (Note 6) | V <sub>CC</sub> =5V | | | 20 | | | f(X <sub>IN</sub> ) | Clock oscillating frequency | | 0.2 | | 8.2 | МН | | f(X <sub>CIN</sub> ) | Clock oscillating frequency for clock function | | 30 | | 50 | kH: | Note 1 : When only maintaining the RAM data, minimum value of V<sub>CC</sub> is 2 V. 2 : We say the high-speed mode, when the system clock is chosen X<sub>IN</sub>/4, and the low-speed mode, when the system clock is chosen X<sub>IN</sub>/16. 3 : When P3<sub>1</sub> is used as $X_{CIN}$ , $V_{IH}$ and $V_{IL}$ of P3<sub>1</sub> is $0.85V_{CC} \le V_{IH} \le V_{CC}$ and $0 \le V_{IL} \le 0.15V_{CC}$ . 4 : The total I<sub>OH</sub>(peak) of port P0, P2, P7 and X<sub>OUT</sub> is less than 35mA. The total lon(peak) of port P0, P2, P3, P5, P6 and P7 is less than 32mA. The total peak current of lot of port P1 is less than 80mA and the average current of total lot of port P1 is less than 40mA. # **ELECTRICAL CHARACTERICS** ( $v_{ss}=0 \text{ V}, \ \tau_a=-20\sim75 ^{\circ}\text{C}, \text{ unless otherwise noted}$ ) | Symbol | Parameter | | Test conditions | Limits | | | Unit | |----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------|--------|-------|------------|------------| | Symbol | Parameter | | rest conditions | Min. | Тур. | Max. | Ont | | ., | "H" output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> | | $V_{CC} = 5V$ , $I_{OH} = -0.5 \text{mA}$ | 4 | | | v | | $V_{OH}$ | | | V <sub>CC</sub> =3V, I <sub>OH</sub> =-0.3mA | 2. 4 | | | | | | #14# | | V <sub>CC</sub> =5V, I <sub>OH</sub> =-0.3mA | 4 | | | v | | V <sub>OH</sub> | "H" output voltage X <sub>OUT</sub> | | $V_{CC}=3V$ , $I_{OH}=-0.1$ mA | 2.4 | İ | | | | V <sub>OL</sub> | "L" output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , T. | | V <sub>CC</sub> =5V, I <sub>OL</sub> =1mA | | | 1 | v | | VOL. | S <sub>RDY</sub> , SIG, PWM0~PW | | V <sub>CC</sub> =3V, I <sub>OL</sub> =0.5mA | | | 0.6 | | | | "I " output voltage P1 - P1 | | V <sub>CC</sub> =5V, I <sub>OL</sub> =20mA | | | 2 | v | | V <sub>OL</sub> | "L" output voltage P1 <sub>0</sub> ~P1 <sub>7</sub> | | V <sub>CC</sub> =3V, I <sub>OL</sub> =10mA | | | 1.5 | | | ., | "L" output voltage X <sub>OUT</sub> | | V <sub>CC</sub> =5V, I <sub>OL</sub> =0. 3mA | | | 1 | v | | V <sub>OL</sub> | | | V <sub>CC</sub> =3V, I <sub>OL</sub> =0.1mA | | | 0.6 | | | | 1 | | V <sub>CC</sub> =5V | | 0.7 | | v | | V <sub>T+</sub> V <sub>T-</sub> | | | V <sub>CC</sub> =3V | | 0.5 | | | | ., ., | Hysteresis RESET | | V <sub>cc</sub> =5V | | 2 | | v | | V <sub>T+</sub> -V <sub>T-</sub> | | | V <sub>cc</sub> =3V | | 1.2 | | | | | Hysteresis X <sub>IN</sub> | | V <sub>CC</sub> =5V | | 0.5 | | v | | V <sub>T+</sub> -V <sub>T-</sub> | | | V <sub>cc</sub> =3V | | 0. 35 | | ) <b>v</b> | | 1 | "L" input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> | • | v <sub>cc</sub> =5v v <sub>i</sub> =0v | | | <b>—</b> 5 | μА | | I₁L | (Note 1), INT <sub>1</sub> , RESET, X <sub>IN</sub> | without pull-up 15. | V <sub>cc</sub> =3V V <sub>i</sub> =0V | | | -3 | μη, | | | "H" input current P00~P07, P20~P27, P30, | , P3 <sub>1</sub> , | V <sub>CC</sub> =5V V <sub>i</sub> =5V | | | 5 | | | l <sub>IH</sub> | P4 <sub>0</sub> ~P4 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , X <sub>IN</sub> , | X <sub>CIN</sub> , CNV <sub>SS</sub> | $V_{CC}=3V$ $V_i=3V$ | | | 3 | μA | | I <sub>IH</sub> | "H" input current P1 <sub>0</sub> ~P1 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , without pull-up T <sub>r</sub> , INT <sub>1</sub> , RESE | _ | v <sub>i</sub> =10 <b>v</b> | | | 10 | μA | | | Pull-up T <sub>r</sub> P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>9</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , | | V <sub>CC</sub> =5V, V <sub>I</sub> =0V | 7 | 15 | 30 | | | R <sub>PL</sub> | P3 <sub>0</sub> ~P3 <sub>7</sub> , P4 <sub>0</sub> ~P4 <sub>3</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> | | V <sub>CC</sub> =3V, V <sub>I</sub> =0V | 10 | 30 | 60 | kΩ | | | at operation Supply current at wait mode | | f(X <sub>IN</sub> )=8MHz High-speed mode V <sub>CC</sub> =5V | | 6 | 12 | | | | | n | f(X <sub>IN</sub> )=8MHz Normal mode V <sub>CC</sub> =3V | | 1 | 4 | mA | | | | | f(X <sub>CIN</sub> )=32kHz, V <sub>CC</sub> =3V | | 18 | 36 | μА | | Icc | | | $f(X_{IN})=8MHz, V_{CC}=3V$ | | | 3 | mA | | | | de | f(X <sub>CIN</sub> )=32kHz, V <sub>CC</sub> =3V | | 4 | 12 | | | | | Ta=25℃ | | 0.1 | 1.0 | μА | | | | at stop mod | de | T <sub>a</sub> =75℃ | | | 6.0 | 1 | | V <sub>RAM</sub> | RAM retention voltage | | | 2 | | 5.5 | v | Note: Also the same when each port is used as INT<sub>2</sub>, INT<sub>3</sub>, CNT<sub>1</sub>, CNT<sub>2</sub>, SIG, S<sub>IN</sub> and X<sub>CIN</sub>, respectively. # SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER # $\textbf{A-D} \quad \textbf{CONVERTER} \quad \textbf{CHARACTERISTICS} \; (v_{cc} = 5 \text{V, } v_{ss} = \text{AV}_{ss} = 0 \; \text{V, } \tau_{a} = 25 \text{°C, } f(X_{IN}) = 8 \; \text{MHz, unless otherwise noted})$ | Symbol | Parameter | - A | | Unit | | | |------------------|-----------------------------|-------------------------------------------|------|-------------------------|-----------------|------| | | | Test conditions | Min. | Тур. | Max. | Unit | | | Resolution | | | | 8 | bits | | | Non-linearity error | V <sub>CC</sub> =V <sub>REF</sub> =5. 12V | | | ±2 | LSB | | | | V <sub>CC</sub> =V <sub>REF</sub> =3.072V | | | ±2 | LOD | | | Differential non-linearity | V <sub>CC</sub> =V <sub>REF</sub> =5.12V | | | ±0.9 | 1.00 | | | | V <sub>CC</sub> =V <sub>REF</sub> =3.072V | | | ±0.9 | LSB | | | Zero transition error | V <sub>CC</sub> =V <sub>REF</sub> =5.12V | | | 2 | LSB | | Vot | | V <sub>CC</sub> =V <sub>REF</sub> =3.072V | | | 2 | | | | | V <sub>CC</sub> =V <sub>REF</sub> =5.12V | | | 6 | LSB | | V <sub>FST</sub> | Full-scale transition error | V <sub>CC</sub> =V <sub>REF</sub> =3.072V | | | 10 | | | | | V <sub>CC</sub> =2.5~5.5V High-speed mode | | 200/f(X <sub>IN</sub> ) | | | | T <sub>C</sub> | Conversion time | V <sub>CC</sub> =2.5~5.5V Normal mode | | 800/f(X <sub>IN</sub> ) | | μs | | | Reference input current | V <sub>REF</sub> =5V | | 1.0 | 2.5 | mA | | REF | | V <sub>REF</sub> =3V | | 0.5 | 1.5 | IIIA | | I <sub>IN</sub> | Analog port input current | V <sub>IN</sub> =0~V <sub>CC</sub> | | 1 | 10 | μA | | VIN | Analog input voltage | V <sub>CC</sub> =2.5~5.5V | AVss | | V <sub>CC</sub> | ٧ | | VREF | Reference input voltage | | 2.5 | | $V_{CC}$ | V |