## **VIDEO AMPLIFIER WITH DC RESTORATION** ## **DEVICE DESCRIPTION** The ZXFV4089 is a DC restoring circuit and low-distortion video amplifier. It is specially designed to provide brightness level stability as a 'black-level clamp' in video systems with very low distortion and low power consumption. A high fidelity video amplifier is combined with a sample-hold switch circuit using an external coupling capacitor to provide level-shifting of the video output such that a time-gated sample of the waveform is set to be equal to an external reference voltage (usually zero voltage). A buffered TTL/CMOS logic input signal controls the switch. The gain is set externally by two resistors. In a typical application, the sample-hold circuit is gated on during part of the back-porch interval of an analog video waveform. Then the video waveform is stabilised for the remainder of the line-scan interval. ## **ORDERING INFORMATION** | Part Number | Container | Increment | |--------------|-----------|-----------| | ZXFV4089N8TA | Reel 7" | 500 | | ZXFV4089N8TC | Reel 13" | 2500 | ## **FEATURES AND BENEFITS** - Various TV systems, PAL, NTSC, SECAM - Buffered output using high quality video amplifier - Gain is set using two external resistors - On chip sample/hold capacitor - 300 MHz bandwidth - 0.02% differential gain - 0.02° differential phase - +/-5V supply operation - 8 mA supply current - Pin and function compatible with industry standard part ## **APPLICATIONS** Black Level Clamp, providing stable intensity in video systems such as cameras image capture video mixing displays • DC restoration of other high frequency signals ## **CONNECTION DIAGRAM** ## **ZXFV4089** ## **ABSOLUTE MAXIMUM RATINGS** Positive Supply voltage V<sub>CC</sub> to GND Negative Supply Voltage V<sub>EE</sub> to GND Input voltage, pins 1,2,3 to GND Output current, pin 7 Current into Vin and HOLD, pins 2 & 4 Operating Temperature Range Operating Ambient Junction temperature T<sub>JMAX</sub> -0.5V to +5.5V -5.5V to +0.5V VEE -0.5V to V<sub>CC</sub> +0.5V 60mA 5mA -40°C to 85°C Storage -65°C to +150°C 150°C\*\* ## **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 5V, $V_{EE}$ = -5V, $R_F$ and $R_G$ = 1k $\Omega$ , $R_{LOAD}$ = 1k, $T_{amb}$ = 25°C unless otherwise stated. | PARAMETER | CONDITIONS | P/C | MIN | TYP | MAX | UNIT | |--------------------------------------------------------------------|-------------|-----|------|------|-----|------| | DC characteristics | | | | | | | | V <sub>CC</sub> Supply current, holding | HOLD = HIGH | Р | | 8 | 10 | mA | | V <sub>CC</sub> Supply current, sampling | HOLD = LOW | Р | | 8.5 | 11 | mA | | V <sub>EE</sub> Supply current, holding | HOLD = HIGH | Р | | 8 | 10 | mA | | V <sub>EE</sub> Supply current, sampling | HOLD = LOW | Р | | 8.5 | 11 | mA | | Amplifier section | | | | | | | | Input offset voltage | HOLD = HIGH | Р | | 1 | 10 | mV | | + input bias current | HOLD = HIGH | Р | | 5 | 10 | μА | | – input bias current | HOLD = HIGH | Р | | 5 | 10 | μΑ | | Transimpedance | HOLD = HIGH | Р | 500 | 1800 | | ΚΩ | | + input resistance | HOLD = HIGH | Р | 1.5 | 2 | | МΩ | | Open loop gain | HOLD = HIGH | Р | 48 | 61 | | dB | | Output voltage swing | HOLD = HIGH | Р | ±2.5 | ±3.0 | | ٧ | | Output drive current | HOLD = HIGH | Р | 40 | | | mA | | Positive Power Supply Rejection Ratio | HOLD = HIGH | Р | 49 | 57 | | dB | | Negative Power Supply Rejection Ratio | HOLD = HIGH | Р | 51 | 58 | | dB | | Common mode input voltage range | HOLD = HIGH | С | | ±3 | | V | | Amplifier output voltage swing | HOLD = HIGH | Р | ±2.5 | ±3.5 | | V | | Restore section | | | | | | | | Composite Input Offset Voltage, from $V_{REF}$ to amplifier output | HOLD = LOW | Р | | 3 | 7 | mV | | V <sub>REF</sub> input bias current | HOLD = LOW | Р | | 3 | 12 | μΑ | | Input restore current available, pin 2 | HOLD = LOW | Р | 180 | 300 | | μΑ | TEST - P = 100% production tested, C = characterised <sup>\*\*</sup>The thermal resistance from the semiconductor die to ambient is typically $120^{\circ}$ C/W when the SO16 package is mounted on a PCB in free air. The power dissipation of the device when loaded must be designed to keep the device junction temperature below $T_{\text{JMAX}}$ . <sup>\*</sup>During power-up and power-down, these voltage ratings require that signals be applied only when the power supply is connected. # **ZXFV4089** ## **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 5V, $V_{EE}$ = -5V, $R_F$ and $R_G$ = 1k $\Omega$ , $R_{LOAD}$ = 1k, $T_{amb}$ = 25°C unless otherwise stated. | PARAMETER | CONDITIONS | P/C | MIN | TYP | MAX | UNIT | | |-------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|------|-----|------|--| | V <sub>REF</sub> input voltage range | HOLD = LOW | С | | ±2 | | V | | | Positive Power Supply Rejection Ratio | HOLD = LOW | Р | 60 | 90 | | dB | | | Negative Power Supply Rejection Ratio | HOLD = LOW | Р | 60 | 90 | | dB | | | Logic input HIGH V <sub>Hmin</sub> | | Р | | | 2 | V | | | Logic input LOW V <sub>Lmax</sub> | | Р | 0.8 | | | V | | | Logic input Low current, I <sub>IL</sub> | HOLD = LOW | Р | | 40 | 100 | μΑ | | | Logic input High current, I <sub>IH</sub> | HOLD = HIGH | Р | | 12 | | μΑ | | | AC characteristics | $R_f = R_g = 1k \text{ ohms}, R_{LOAD} = 150 \text{ ohms}, C_{LOAD} = 10 \text{ pF}$ | | | | | | | | Amplifier section | | | | | | | | | Slew Rate | HOLD = HIGH, 2V pk-pk | С | | 400 | | V/µs | | | Bandwidth, -3dB | HOLD = HIGH | С | | 300 | | MHz | | | Bandwidth, ±0.1dB | HOLD = HIGH | С | | 100 | | MHz | | | Differential Gain, NTSC | HOLD = HIGH, f = 3.58 MHz,<br>280mV pk-pk, DC = -714 to<br>+714 mV | С | | 0.02 | | % | | | Differential Phase, NTSC | HOLD = HIGH, f = 3.58 MHz,<br>280mV pk-pk, DC = -714 to<br>+714 mV | С | | 0.02 | | deg | | | Restore section | | | | | | | | | Slew rate | HOLD = LOW | С | | 25 | | V/µs | | | Time to enable Hold | | С | | 25 | | ns | | | Time to disable Hold | | С | | 40 | | ns | | TEST - P = 100% production tested, C = characterised <sup>1.</sup> The logic conditions for DC characteristics are: logic LOW = 0.8V max, logic HIGH = 2V min. ## 7XFV4089 ## **ZXFV4089DETAILED OPERATING NOTES** #### Introduction This device provides a video feed-back amplifier together with a sample-hold system to allow DC restoration. The Connection Diagram on page 1 shows a typical video signal application. No output termination is shown in the diagram, but if desired the output can drive a 75 ohm cable via a 75 ohm series terminating resistor. ### **Amplifier configuration** The amplifier configuration uses high gain with feedback in a non-inverting configuration. Two external resistors are required to set the gain. The restoration voltage is set by an external reference, Vref, normally ground. The input signal is applied via an external input coupling capacitor which is used to store a DC control level when the sample-hold switch is open. When the switch is closed, the stored level is driven to a new value by an external sampling pulse. #### DC restoration HOLD is a TTL input signal which is buffered and controls the sample-hold switch. A logic LOW state closes the switch and so enables the feedback control loop to set the output level equal to Vref (usually ground). The level of DC shift is maintained when the logic control returns to the HIGH state and the switch opens. In this way the whole waveform is conditionally level shifted, or 'restored' to the new DC level. The sample-hold loop contains the video feed-back amplifier within its path, and also includes an additional sample-hold sense amplifier which compares Vref with the output voltage using an internal low-pass filter. In the high state, the switch is open and the average DC level remains fixed apart from a small drift due to the input bias current of the amplifier and switch leakage (see below). ## Video function In the video application, the HOLD input state will be HIGH during the picture line sweep and a negative-going sampling pulse of typically 1.2 µs duration will be applied during a central portion of the Back Porch interval, so that the Back Porch or 'Black' level is clamped to ground. For each line scan, this gives a brightness level consistent with that of the original camera signal, despite the AC coupling. The value of the coupling capacitor affects two main characteristics of the circuit. Firstly, the available charging current, together with the capacitor value, determines the maximum DC voltage correction which can be applied at each sample. For a charging current limit of $300~\mu\text{A}$ applied for $2~\mu\text{s}$ , the charge injected is Qmax = $$300 \mu A \times 1.2 \mu s = 360 pC$$ . Then the maximum voltage shift correction is Vmax = Qmax/C = 360 pC / $$0.01 \mu F$$ $= 36 \, \text{mV}.$ Secondly, in the hold state, the voltage drift is affected as described below. ### Sample-hold drift In the HOLD state, the drift rate is equal to the bias/leakage current of about 1 $\mu A$ divided by the coupling capacitor value. For a value of 0.01 $\mu F$ , the drift rate is then 100 $\mu V/\mu s$ . For the typical video line scan, the switch remains open for the rest of the scan duration, or about 62 $\mu s$ . The drift at the end of the line scan has therefore accumulated to about 6.2 mV. This will be acceptable for most applications, but if desired it can be reduced by increasing the value of the coupling capacitor. This will result in a proportionately smaller value of the maximum available correction voltage at each scan as described above. Normally, once settled, the video system requires only a very small correction at each scan, so this will not present any problem. ## Supply filtering & printed circuit layout In the applied circuit, the power filtering and printed layout design needs special attention as is appropriate for a high-speed analog circuit. For each supply lead, use a leadless ceramic chip capacitor placed very close to the device power pin. A value of $0.1 \mu F$ is recommended. In addition, a larger value capacitor, which should be ceramic or solid tantalum construction, with a value of 1 to 10 $\mu F$ , is also recommended for connection to each supply fairly close to the device. The layout naturally requires some short interconnections on the component side (top copper layer) and a continuous ground plane should be provided on another layer with plated via holes providing low inductance ground connections for the device and other components. The amplifier frequency response is affected to some extent by stray capacitance at the inverting input at pin 1. This effect can be minimised by providing a small cut-out area in the ground plane and other layers around pin 1, though this may not always be necessary for the application. # **ZXFV4089** ## **PACKAGE OUTLINE** CONTROLLING DIMENSIONS ARE IN INCHES APPROX IN MILLIMETRES ## **PACKAGE DIMENSIONS** | INCI | HES | MILLIMETRES | | | |-----------|--------------------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MIN | MAX | MIN | MAX | | | 0.053 | 0.069 | 1.35 | 1.75 | | | 0.004 | 0.010 | 0.10 | 0.25 | | | 0.189 | 0.197 | 4.80 | 5.00 | | | 0.228 | 0.244 | 5.80 | 6.20 | | | 0.150 | 0.157 | 3.80 | 4.00 | | | 0.016 | 0.050 | 0.40 | 1.27 | | | 0.050 BSC | | 1.27 BSC | | | | 0.013 | 0.020 | 0.33 | 0.51 | | | 0.008 | 0.010 | 0.19 | 0.25 | | | 0° | 8° | 0° | 8° | | | 0.010 | 0.020 | 0.25 | 0.50 | | | | MIN 0.053 0.004 0.189 0.228 0.150 0.016 0.050 0.013 0.008 | 0.053 | MIN MAX MIN 0.053 0.069 1.35 0.004 0.010 0.10 0.189 0.197 4.80 0.228 0.244 5.80 0.150 0.157 3.80 0.016 0.050 0.40 0.050 BSC 1.27 0.013 0.020 0.33 0.008 0.010 0.19 0° 8° 0° | | ## © Zetex plc 2002 | Luiope | | |-----------|--| | Zetex plc | | | | | Fields New Road Chadderton Oldham, OL9 8NP United Kingdom Telephone (44) 161 622 4422 Fax: (44) 161 622 4420 Germany Telefon: (49) 89 45 49 49 0 Fax: (49) 89 45 49 49 49 europe.sales@zetex.com # Americas Zetex Inc 700 Veterans Memorial Hwy Hauppauge, NY11788 USA Telephone: (631) 360 2222 Fax: (631) 360 8222 usa.sales@zetex.com ## Asia Pacific Zetex (Asia) Ltd 3701-04 Metroplaza, Tower 1 Hing Fong Road Kwai Fong Hong Kong Telephone: (852) 26100 611 Fax: (852) 24250 494 asia.sales@zetex.com These offices are supported by agents and distributors in major countries world-wide. Zetex GmbH Streitfeldstraße 19 D-81673 München This publication is issued to provide outline information only which (unless agreed by the Company in writing) may not be used, applied or reproduced for any purpose or form part of any order or contract or be regarded as a representation relating to the products or services concerned. The Company reserves the right to alter without notice the specification, design, price or conditions of supply of any product or service. For the latest product information, log on to $\boldsymbol{www.zetex.com}$ **ADVANCED INFORMATION ISSUE D - SEPTEMBER 2002**