# 4-Mbit (128K x 36) Flow-Through Sync SRAM ### **Features** - 128K X 36 common I/O - 3.3V -5% and +10% core power supply (V<sub>DD</sub>) - 2.5V or 3.3V I/O supply (V<sub>DDQ</sub>) - Fast clock-to-output times - 6.5 ns (133-MHz version) - 7.5 ns (117-MHz version) - 8.0 ns (100-MHz version) - Provide high-performance 2-1-1-1 access rate - User-selectable burst counter supporting Intel<sup>®</sup> Pentium<sup>®</sup> interleaved or linear burst sequences - · Separate processor and controller address strobes - · Synchronous self-timed write - Asynchronous output enable - Lead-Free 100-pin TQFP and 119-ball BGA packages - "ZZ" Sleep Mode option # Functional Description[1] The CY7C1345G is a 131,072 x 36 synchronous cache RAM designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable ( $\overline{\text{CE}}_1$ ), depth-expansion Chip Enables ( $\overline{\text{CE}}_2$ and $\overline{\text{CE}}_3$ ), Burst Control inputs ( $\overline{\text{ADSC}}$ , $\overline{\text{ADSP}}$ , and $\overline{\text{ADV}}$ ), Write Enables ( $\overline{\text{BW}}_x$ , and $\overline{\text{BWE}}$ ), and Global Write ( $\overline{\text{GW}}$ ). Asynchronous inputs include the Output Enable ( $\overline{\text{OE}}$ ) and the ZZ pin. The CY7C1345G allows either interleaved or linear burst sequences, selected by the MODE input pin. A HIGH selects an interleaved burst sequence, while a LOW selects a linear burst sequence. Burst accesses can be initiated with the Processor Address Strobe (ADSP) or the cache Controller Address Strobe (ADSC) inputs. Addresses and chip enables are registered at rising edge of clock when either Address Strobe Processor ( $\overline{ADSP}$ ) or Address Strobe Controller ( $\overline{ADSC}$ ) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin ( $\overline{ADV}$ ). The CY7C1345G operates from a +3.3V core power supply while all outputs may operate with either a +2.5 or +3.3V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible. ### Note 1. For best–practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com. ### **Selection Guide** | | 133 MHz | 117 MHz | 100 MHz | Unit | |---------------------------|---------|---------|---------|------| | Maximum Access Time | 6.5 | 7.5 | 8.0 | ns | | Maximum Operating Current | 225 | 220 | 205 | mA | | Maximum Standby Current | 40 | 40 | 40 | mA | Shaded areas contain advance information. Please contact your local Cypress sales representative for availability of these parts. # **Pin Configurations** ### 100-Pin TQFP # Pin Configurations (continued) # 119-Ball BGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-----------------|------------------|-------------------|-----------------|-------------------|------------------|--------------------| | Α | $V_{DDQ}$ | А | Α | ADSP | Α | Α | $V_{DDQ}$ | | В | NC | CE <sub>2</sub> | Α | ADSC | Α | CE <sub>3</sub> | NC | | С | NC | Α | Α | $V_{DD}$ | Α | Α | NC | | D | $DQ_C$ | DQP <sub>C</sub> | $V_{SS}$ | NC | $V_{SS}$ | $DQP_B$ | $DQ_B$ | | E | $DQ_C$ | $DQ_C$ | $V_{SS}$ | CE <sub>1</sub> | $V_{SS}$ | $DQ_B$ | $DQ_B$ | | F | $V_{DDQ}$ | $DQ_C$ | $V_{SS}$ | OE | $V_{SS}$ | $DQ_B$ | $V_{DDQ}$ | | G | DQ <sub>C</sub> | DQ <sub>C</sub> | BW <sub>C</sub> | ADV | BW <sub>B</sub> | $DQ_B$ | $DQ_B$ | | Н | $DQ_C$ | $DQ_C$ | $V_{SS}$ | GW | $V_{SS}$ | $DQ_B$ | DQ <sub>B</sub> | | J | $V_{DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | $DQ_D$ | $DQ_D$ | $V_{SS}$ | CLK | $V_{SS}$ | $DQ_A$ | $DQ_A$ | | L | $DQ_D$ | $DQ_D$ | $\overline{BW}_D$ | NC | $\overline{BW}_A$ | $DQ_A$ | $DQ_A$ | | М | $V_{DDQ}$ | $DQ_D$ | $V_{SS}$ | BWE | $V_{SS}$ | $DQ_A$ | $V_{DDQ}$ | | N | $DQ_D$ | $DQ_D$ | $V_{SS}$ | A1 | $V_{SS}$ | $DQ_A$ | $DQ_A$ | | Р | $DQ_D$ | DQP <sub>D</sub> | $V_{SS}$ | A0 | $V_{SS}$ | DQP <sub>A</sub> | $DQ_A$ | | R | NC | Α | MODE | $V_{DD}$ | NC | Α | NC | | T | NC | NC | Α | Α | Α | NC | ZZ | | U | $V_{DDQ}$ | NC | NC | NC | NC | NC | $V_{\mathrm{DDQ}}$ | # **Pin Definitions** | Name | I/O | Description | |-----------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0, A1, A | Input-<br>Synchronous | Address Inputs used to select one of the 128 $\underline{\text{K}}$ address locations. Sampled at the rising edge of the CLK if ADSP or ADSC is active LOW, and CE <sub>1</sub> , CE <sub>2</sub> , and CE <sub>3</sub> are sampled active. A <sub>[1:0]</sub> feed the 2-bit counter. | | BW <sub>A</sub> , BW <sub>B</sub> | Input-<br>Synchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. | | GW | Input-<br>Synchronous | <b>Global Write Enable Input, active LOW</b> . When asserted LOW on the <u>rising</u> edge of <u>CLK</u> , a global write is conducted (ALL bytes are written, regardless of the values on BW <sub>[A:D]</sub> and BWE). | | BWE | Input-<br>Synchronous | <b>Byte Write Enable Input, active LOW</b> . Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. | | CLK | Input-Clock | <b>Clock Input</b> . Used to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation. | | CE <sub>1</sub> | Input-<br>Synchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $CE_3$ to select/deselect the device. ADSP is ignored if $\overline{CE}_1$ is HIGH. $\overline{CE}_1$ is sampled only when a new external address is loaded. | | CE <sub>2</sub> | Input-<br>Synchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with CE <sub>1</sub> and CE <sub>3</sub> to select/deselect the device.CE <sub>2</sub> is sampled only when a new external address is loaded. | | CE <sub>3</sub> | Input-<br>Synchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\text{CE}_2$ to select/deselect the device. $\text{CE}_3$ is sampled only when a new external address is loaded. | | ŌĒ | Input-<br>Asynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input data pins. OE is masked during the first clock of a read cycle when emerging from a deselected state. | | ADV | Input-<br>Synchronous | Advance Input signal, sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle. | # Pin Definitions (continued) | Name | I/O | Description | |-----------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADSP | Input-<br>Synchronous | Address Strobe from Processor, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. $A_{[1:0]}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when $\overline{CE}_1$ is deasserted HIGH | | ADSC | Input-<br>Synchronous | Address Strobe from Controller, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. A <sub>[1:0]</sub> are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. | | ZZ | Input-<br>Asynchronous | <b>ZZ</b> "sleep" Input, active HIGH. When asserted HIGH places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down. | | DQs<br>DQP <sub>A</sub> ,<br>DQP <sub>B</sub><br>DQP <sub>C</sub> ,<br>DQP <sub>D</sub> | I/O-<br>Synchronous | <b>Bidirectional Data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\text{OE}}$ . When $\overline{\text{OE}}$ is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQP <sub>[A:D]</sub> are placed in a tri-state condition. | | $V_{DD}$ | Power Supply | Power supply inputs to the core of the device. | | $V_{SS}$ | Ground | Ground for the core of the device. | | $V_{DDQ}$ | I/O Power<br>Supply | Power supply for the I/O circuitry. | | $V_{SSQ}$ | I/O Ground | Ground for the I/O circuitry. | | MODE | Input-<br>Static | <b>Selects Burst Order</b> . When tied to GND selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. Mode Pin has an internal pull-up. | | NC | | No Connects. Not Internally connected to the die. | ## **Functional Overview** All synchronous inputs pass through input registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{CO}$ ) is 6.5 ns (133-MHz device). The CY7C1345G supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium<sup>®</sup> and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user-selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select (BW[A:D]) inputs. A Global Write Enable (GW) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry. Three synchronous Chip Selects ( $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ ) and an asynchronous Output Enable ( $\overline{OE}$ ) provide for easy bank selection and output tri-state control. ADSP is ignored if $\overline{CE}_1$ is HIGH. ### Single Read Accesses A single read access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\text{CE}}_1$ , $\text{CE}_2$ , and $\overline{\text{CE}}_3$ are all asserted active, and (2) $\overline{\text{ADSP}}$ or $\overline{\text{ADSC}}$ is asserted LOW (if the access is initiated by $\overline{\text{ADSC}}$ , the write inputs must be deasserted during this first cycle). The address presented to the address inputs is latched into the address register and the burst counter/control logic and presented to the memory core. If the $\overline{\text{OE}}$ input is asserted LOW, the requested data will be available at the data outputs a maximum to $t_{\text{CDV}}$ after clock rise. $\overline{\text{ADSP}}$ is ignored if $\overline{\text{CE}}_1$ is HIGH. Single Write Accesses Initiated by ADSP This access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ are all asserted active, and (2) ADSP is asserted LOW. The addresses presented are loaded into the address register and the burst inputs ( $\overline{GW}$ , BWE, and $\overline{BW}_x$ ) are ignored during this first clock cycle. If the write inputs are asserted active (see Write Cycle Descriptions table for appropriate states that indicate a write) on the next clock rise, the appropriate data will be latched and written into the device. Byte writes are allowed. During byte writes, $\overline{BW}_A$ controls $\overline{DQ}_A$ and $\overline{BW}_B$ controls $\overline{DQ}_B$ , $\overline{BW}_C$ controls $\overline{DQ}_C$ , and $\overline{BW}_D$ controls $\overline{DQ}_D$ . All I/Os are tri-stated during a byte write. Since this is a common I/O device, the asynchronous $\overline{OE}$ input signal must be deasserted and the I/Os must be tri-stated prior to the presentation of data to $\overline{DQ}_S$ . As a safety precaution, the data lines are tri-stated once a write cycle is detected, regardless of the state of $\overline{OE}$ . # Single Write Accesses Initiated by ADSC This write access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{CE}_1$ , $CE_2$ , and $\overline{CE}_3$ are all asserted active, (2) ADSC is asserted LOW, (3) ADSP is deasserted HIGH, and (4) the write input signals ( $\overline{GW}$ , $\overline{BWE}$ , and $\overline{BW_x}$ ) indicate a write access. ADSC is ignored if ADSP is active LOW. The addresses presented are loaded into the address register and the burst counter/control logic and delivered to the memory core. The information presented to $DQ_{[D:A]}$ will be written into the specified address location. Byte writes are allowed. During byte writes, $\overline{BW_A}$ controls $DQ_A$ , $\overline{BW}_B$ controls $DQ_B$ , $\overline{BW}_C$ controls $DQ_C$ , and $\overline{BW}_D$ controls $DQ_D$ . All I/Os are tri-stated when a write is detected, even a byte write. Since this is a common I/O device, the asynchronous $\overline{\text{OE}}$ input signal must be deasserted and the I/Os must be tri-stated prior to the presentation of data to DQs. As a safety precaution, the data lines are tri-stated once a write cycle is detected, regardless of the state of $\overline{OE}$ . ### **Burst Sequences** The CY7C1345G provides an on-chip two-bit wraparound burst counter inside the SRAM. The burst counter is fed by $A_{[1:0]}$ , and can follow either a linear or interleaved burst order. The burst order is determined by the state of the MODE input. A LOW on MODE will select a linear burst sequence. A HIGH on MODE will select an interleaved burst order. Leaving MODE unconnected will cause the device to default to a interleaved burst sequence. # Interleaved Burst Address Table (MODE = Floating or $V_{DD}$ ) | First<br>Address<br>A1, A0 | Second<br>Address<br>A1, A0 | Third<br>Address<br>A1, A0 | Fourth<br>Address<br>A1, A0 | |----------------------------|-----------------------------|----------------------------|-----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ## **Linear Burst Address Table (MODE = GND)** | First<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Second<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Third<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Fourth<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | |-----------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------| | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | ## Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. CEs, ADSP, and ADSC must remain inactive for the duration of tzzrec after the ZZ input returns LOW. ### **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min. | Max. | Unit | |--------------------|------------------------------------|---------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | Snooze mode standby current | $ZZ \ge V_{DD} - 0.2V$ | | 40 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2V$ | | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ <u>&lt;</u> 0.2V | 2t <sub>CYC</sub> | | ns | | t <sub>ZZI</sub> | ZZ Active to snooze current | This parameter is sampled | | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ Inactive to exit snooze current | This parameter is sampled | 0 | | ns | # **Truth Table**<sup>[2, 3, 4, 5, 6]</sup> | Cycle Description | Address<br>Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADSP | ADSC | ADV | WRITE | ΟE | CLK | DQ | |---------------------------------|-----------------|-----------------|-----------------|-----------------|----|------|------|-----|-------|----|-----|-----------| | Deselected Cycle,<br>Power-down | None | Н | Х | Х | L | Х | L | Х | Х | Х | L-H | tri-state | | Deselected Cycle,<br>Power-down | None | L | L | Х | L | L | Х | Х | Х | Х | L-H | tri-state | | Deselected Cycle,<br>Power-down | None | L | Х | Н | L | L | Х | Х | Х | Х | L-H | tri-state | | Deselected Cycle,<br>Power-down | None | L | L | Х | L | Н | L | Х | Х | Х | L-H | tri-state | | Deselected Cycle,<br>Power-down | None | Х | Х | Х | L | Н | L | Х | Х | Х | L-H | tri-state | | Snooze Mode, Power-down | None | Х | Х | Х | Н | Х | Х | Х | Х | Х | Х | tri-state | | Read Cycle, Begin Burst | External | L | Н | L | L | L | Х | Х | Х | L | L-H | Q | | Read Cycle, Begin Burst | External | L | Н | L | L | L | Х | Χ | Х | Н | L-H | tri-state | | Write Cycle, Begin Burst | External | L | Н | L | L | Н | L | Χ | L | Χ | L-H | D | | Read Cycle, Begin Burst | External | L | Н | L | L | Н | L | Χ | Н | L | L-H | Q | | Read Cycle, Begin Burst | External | L | Н | L | L | Н | L | Χ | Н | Н | L-H | tri-state | | Read Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | Н | L | L-H | Q | | Read Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | Н | Н | L-H | tri-state | | Read Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | Н | L | L-H | Q | | Read Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | Н | Н | L-H | tri-state | | Write Cycle, Continue Burst | Next | Х | Х | Х | L | Н | Н | L | L | Χ | L-H | D | | Write Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | L | Χ | L-H | D | | Read Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | Н | L | L-H | Q | | Read Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | Н | Н | L-H | tri-state | | Read Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | Н | L | L-H | Q | | Read Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | Н | Н | L-H | tri-state | | Write Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Η | L | Χ | L-H | D | | Write Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Ι | L | Х | L-H | D | ### Notes: - 2. X = "Don't Care." H = Logic HIGH, L = Logic LOW. - 2. A = DOTT CARE. H = LOGIC FIGH, L = LOGIC LOW. 3. WRITE = L when any one or more Byte Write enable signals (BW<sub>A</sub>, BW<sub>B</sub>, BW<sub>C</sub>, BW<sub>D</sub>) and BWE = L or GW= L. WRITE = H when all Byte write enable signals (BW<sub>A</sub>, BW<sub>B</sub>, BW<sub>C</sub>, BW<sub>D</sub>), BWE, GW = H. 4. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. 5. The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW<sub>[A:D]</sub>. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. OE is a don't care for the remainder of the write cycle. - 6. $\overline{OE}$ is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tri-state when $\overline{OE}$ is inactive or when the device is deselected, and all data bits behave as output when $\overline{OE}$ is active (LOW). # Partial Truth Table for Read/Write<sup>[2, 7]</sup> | Function | GW | BWE | BW <sub>D</sub> | BW <sub>C</sub> | BW <sub>B</sub> | BW <sub>A</sub> | |--------------------------------------------------------------------------------|----|-----|-----------------|-----------------|-----------------|-----------------| | Read | Н | Н | Х | Х | Х | Х | | Read | Н | L | Н | Н | Н | Н | | Write Byte (A, DQP <sub>A</sub> ) | Н | L | Н | Н | Н | L | | Write Byte (B, DQP <sub>B</sub> ) | Н | L | Н | Н | L | Н | | Write Bytes (B, A, DQP <sub>A</sub> , DQP <sub>B</sub> ) | Н | L | Н | Н | L | L | | Write Byte (C, DQP <sub>C</sub> ) | Н | L | Н | L | Н | Н | | Write Bytes (C, A, DQP <sub>C</sub> , DQP <sub>A</sub> ) | Н | L | Н | L | Н | L | | Write Bytes (C, B, DQP <sub>C</sub> , DQP <sub>B</sub> ) | Н | L | Н | L | L | Н | | Write Bytes (C, B, A, DQP <sub>C</sub> , DQP <sub>B</sub> , DQP <sub>A</sub> ) | Н | L | Н | L | L | L | | Write Byte (D, DQP <sub>D</sub> ) | Н | L | L | Н | Н | Н | | Write Bytes (D, A, DQP <sub>D</sub> , DQP <sub>A</sub> ) | Н | L | L | Н | Н | L | | Write Bytes (D, B, DQP <sub>D</sub> , DQP <sub>A</sub> ) | Н | L | L | Н | L | Н | | Write Bytes (D, B, A, DQP <sub>D</sub> , DQP <sub>B</sub> , DQP <sub>A</sub> ) | Н | L | L | Н | L | L | | Write Bytes (D, B, DQP <sub>D</sub> , DQP <sub>B</sub> ) | Н | L | L | L | Н | Н | | Write Bytes (D, B, A, DQP <sub>D</sub> , DQP <sub>C</sub> , DQP <sub>A</sub> ) | Н | L | L | L | Н | L | | Write Bytes (D, C, A, DQP <sub>D</sub> , DQP <sub>B</sub> , DQP <sub>A</sub> ) | Н | L | L | L | L | Н | | Write All Bytes | Н | L | L | L | L | L | | Write All Bytes | L | Х | Х | Х | Х | Х | ## Note: <sup>7.</sup> Table only lists a partial listing of the byte write combinations. Any combination of $\overline{BW}_x$ is valid. Appropriate write will be done based on which byte write is active. # **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied......55°C to +125°C Supply Voltage on $V_{\mbox{\scriptsize DD}}$ Relative to GND...... –0.5V to +4.6V DC Voltage Applied to Outputs in tri-state ...... -0.5V to $V_{DDQ}$ + 0.5V DC Input Voltage.....-0.5V to V<sub>DD</sub> + 0.5V | Current into Outputs (LOW) | 20 mA | |--------------------------------------------------------|---------| | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-up Current | >200 mA | # **Operating Range** | Range | Ambient<br>Temperature <sup>]</sup> | V <sub>DD</sub> | V <sub>DDQ</sub> | |------------|-------------------------------------|-----------------|--------------------| | Commercial | 0°C to +70°C | 3.3V -5%/+10% | | | Industrial | –40°C to +85°C | | to V <sub>DD</sub> | # Electrical Characteristics Over the Operating Range [8, 9] | | | | | CY7 | 7C1345F | | |------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|------------------------|------| | Parameter | Description | Test Condit | ions | Min. | Max. | Unit | | $V_{DD}$ | Power Supply Voltage | | 3.135 | 3.6 | V | | | $V_{DDQ}$ | I/O Supply Voltage | | | 2.375 | $V_{DD}$ | V | | V <sub>OH</sub> | Output HIGH Voltage | $V_{DDQ} = 3.3V$ , $V_{DD} = Min.$ , $I_{OH} = -4$ | 2.4 | | V | | | | | $V_{DDQ} = 2.5V, V_{DD} = Min., I_{OH} = -1$ | 1.0 mA | 2.0 | | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{DDQ} = 3.3V, V_{DD} = Min., I_{OL} = 8.0$ | O mA | | 0.4 | V | | | | $V_{DDQ} = 2.5V, V_{DD} = Min., I_{OL} = 1.0$ | O mA | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | $V_{DDQ} = 3.3V$ | | 2.0 | $V_{DD} + 0.3V$ | V | | | | $V_{DDQ} = 2.5V$ | | 1.7 | V <sub>DD</sub> + 0.3V | V | | $V_{IL}$ | Input LOW Voltage <sup>[8]</sup> | $V_{DDQ} = 3.3V$ | | -0.3 | 0.8 | V | | | | $V_{DDQ} = 2.5V$ | | -0.3 | 0.7 | V | | I <sub>X</sub> | Input Load Current (except ZZ and MODE) | $GND \le V_I \le V_{DDQ}$ | | -5 | 5 | μА | | | Input Current of MODE | Input = V <sub>SS</sub> | | -30 | | μА | | | | Input = V <sub>DD</sub> | | 5 | μА | | | | Input Current of ZZ | Input = V <sub>SS</sub> | | <b>-</b> 5 | | μА | | | | Input = $V_{DD}$ | | | 30 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_1 \le V_{DD}$ , Output Disable | ed | <b>-</b> 5 | 5 | μА | | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply Current | $V_{DD} = Max., I_{OUT} = 0 mA,$ | 7.5-ns cycle, 133 MHz | | 225 | mA | | | | $f = f_{MAX} = 1/t_{CYC}$ | 8.0-ns cycle, 117 MHz | | 220 | mA | | | | | 10-ns cycle, 100 MHz | | 205 | mA | | I <sub>SB1</sub> | Automatic CE Power-down | Max. V <sub>DD</sub> , Device Deselected, | 7.5-ns cycle, 133 MHz | | 90 | mA | | | Current—TTL Inputs | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ , inputs switching | 8.0-ns cycle, 117 MHz | | 85 | mA | | | | inputs switching | 10-ns cycle, 100 MHz | | 80 | mA | | I <sub>SB2</sub> | Automatic CE Power-down<br>Current—CMOS Inputs | $\label{eq:max_vd} \begin{array}{l} \text{Max. V}_{DD}, \text{Device Deselected}, \\ \text{V}_{IN} \geq \text{V}_{DD} - 0.3 \text{V or V}_{IN} \leq 0.3 \text{V}, \\ \text{f = 0, inputs static} \end{array}$ | All speeds | | 40 | mA | | I <sub>SB3</sub> | Automatic CE Power-down | Max. V <sub>DD</sub> , Device Deselected, | 7.5-ns cycle, 133 MHz | | 75 | mA | | | Current—CMOS Inputs | $V_{IN} \ge V_{DDQ} - 0.3V$ or $V_{IN} \le 0.3V$ , $f = f_{MAX}$ , inputs switching | 8.0-ns cycle, 117 MHz | | 70 | mA | | | | I - IMAX, IIIPULS SWILCHING | 10-ns cycle, 100 MHz | | 65 | mA | | I <sub>SB4</sub> | Automatic CE Power-down<br>Current—TTL Inputs | $\begin{array}{l} \text{Max. V}_{DD}, \text{Device Deselected}, \\ \text{V}_{IN} \geq \text{V}_{DD} - 0.3 \text{V or V}_{IN} \leq 0.3 \text{V}, \\ \text{f} = 0, \text{inputs static} \end{array}$ | All speeds | | 45 | mA | | | I . | | | l | 1 | | Shaded areas contain advance information. <sup>8.</sup> Overshoot: $V_{IH}(AC) < V_{DD}$ +1.5V (Pulse width less than $t_{CYC}/2$ ), undershoot: $V_{IL}(AC) > -2V$ (Pulse width less than $t_{CYC}/2$ ). 9. $T_{Power-up}$ : Assumes a linear ramp from 0v to $V_{DD}(min.)$ within 200ms. During this time $V_{IH} \le V_{DD}$ and $V_{DDQ} \le V_{DD}$ . # Thermal Resistance<sup>[10]</sup> | Parameter | Description | Test Conditions | TQFP Package | BGA Package | Unit | |-------------------|------------------------------------------|-----------------------------------------------------------------|--------------|-------------|------| | $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods and procedures for | TBD | TBD | °C/W | | $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case) | measuring thermal impedance,<br>per EIA / JESD51. | TBD | TBD | °C/W | # Capacitance<sup>[10]</sup> | Parameter | Description | Test Conditions | TQFP Package | BGA Package | Unit | |------------------|--------------------------|-----------------------------------------|--------------|-------------|------| | C <sub>IN</sub> | | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 5 | 5 | pF | | C <sub>CLK</sub> | | $V_{DD} = 3.3V.$<br>$V_{DDQ} = 3.3V$ | 5 | 5 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | ν <sub>DDQ</sub> = 3.3 ν | 5 | 7 | pF | ### **AC Test Loads and Waveforms** ### 3.3V I/O Test Load ### 2.5V I/O Test Load # Switching Characteristics Over the Operating Range [15, 16] | | | | 133 MHz | | 117 MHz | | 100 MHz | | |---------------------|---------------------------------------------------------------|------|---------|------|---------|------|---------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>POWER</sub> | V <sub>DD</sub> (Typical) to the first Access <sup>[11]</sup> | 1 | | 1 | | 1 | | ms | | Clock | • | | | | | | • | | | t <sub>CYC</sub> | Clock Cycle Time | 7.5 | | 8.5 | | 10 | | ns | | t <sub>CH</sub> | Clock HIGH | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Clock LOW | 2.5 | | 3.0 | | 4.0 | | ns | | <b>Output Times</b> | | | | | | | | | | t <sub>CDV</sub> | Data Output Valid After CLK Rise | | 6.5 | | 7.5 | | 8.0 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 2.0 | | 2.0 | | 2.0 | | ns | | t <sub>CLZ</sub> | Clock to Low-Z <sup>[12, 13, 14]</sup> | 0 | | 0 | | 0 | | ns | ### Notes: - 10. Tested initially and after any design or process change that may affect these parameters. - 11. This part has a voltage regulator internally; t<sub>POWER</sub> is the time that the power needs to be supplied above V<sub>DD</sub>(minimum) initially before a read or write operation can be initiated. - 12. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage. 13. At any given voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions. 14. This parameter is parameter in parameter in parameter in parameter in parameter in parameter. - 14. This parameter is sampled and not 100% tested. - 15. Timing reference level is 1.5V when $V_{\rm DDQ} = 3.3V$ and is 1.25V when $V_{\rm DDQ} = 2.5V$ . 16. Test conditions shown in (a) of AC Test Loads unless otherwise noted. # Switching Characteristics Over the Operating Range (continued)<sup>[15, 16]</sup> | | | 133 | 133 MHz | | 117 MHz | | 100 MHz | | |-------------------|--------------------------------------------------|------------------------------------------------|-------------|------|---------|------|---------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>CHZ</sub> | Clock to High-Z <sup>[12, 13, 14]</sup> | | 3.5 | | 3.5 | | 3.5 | ns | | t <sub>OEV</sub> | OE LOW to Output Valid | | 3.5 | | 3.5 | | 3.5 | ns | | t <sub>OELZ</sub> | OE LOW to Output Low-Z <sup>[12, 13, 14]</sup> | 0 | | 0 | | 0 | | ns | | t <sub>OEHZ</sub> | OE HIGH to Output High-Z <sup>[12, 13, 14]</sup> | | 3.5 | | 3.5 | | 3.5 | ns | | Set-up Times | | • | • | | • | | • | | | t <sub>AS</sub> | Address Set-up Before CLK Rise | 1.5 | | 2.0 | | 2.0 | | ns | | t <sub>ADS</sub> | ADSP, ADSC Set-up Before CLK Rise | 1.5 | | 2.0 | | 2.0 | | ns | | t <sub>ADVS</sub> | ADV Set-up Before CLK Rise | 1.5 | | 2.0 | | 2.0 | | ns | | t <sub>WES</sub> | GW, BWE, BW <sub>x</sub> Set-up Before CLK Rise | 1.5 | | 2.0 | | 2.0 | | ns | | t <sub>DS</sub> | Data Input Set-up Before CLK Rise | 1.5 | | 2.0 | | 2.0 | | ns | | t <sub>CES</sub> | Chip Enable Set-up | 1.5 | | 2.0 | | 2.0 | | ns | | Hold Times | | <u>, </u> | • | | • | | • | | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ADH</sub> | ADSP, ADSC Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>WEH</sub> | GW,BWE, BW <sub>x</sub> Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ADVH</sub> | ADV Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CEH</sub> | Chip Enable Hold After CLK Rise | 0.5 | 0.5 0.5 0.5 | | | | ns | | # **Timing Diagrams** ### Notes: 17. On this diagram, when $\overline{CE}$ is LOW: $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH: $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. 18. Full width write can be initiated by either $\overline{GW}$ LOW; or by $\overline{GW}$ HIGH, $\overline{BWE}$ LOW and $\overline{BW}_x$ LOW. # Timing Diagrams (continued) # Timing Diagrams (continued) # Read/Write Timing<sup>[17, 19, 20]</sup> ### Notes 19. The data bus (Q) remains in high-Z following a WRITE cycle, unless a new read access is initiated by ADSP or ADSC-20. GW is HIGH. # Timing Diagrams (continued) # **Ordering Information** | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------|-------------------|-----------------|----------------------------------------------------------|--------------------| | 133 | CY7C1345G-133AXC | A101 | Lead-free 100-Lead Thin Quad Flat Pack (14 x 20 x 1.4mm) | Commercial | | | CY7C1345G-133BGC | BG119 | 119-Ball PBGA (14 x 22 x 2.4mm) | | | | CY7C1345G-133BGXC | BG119 | Lead-free 119-Ball PBGA (14 x 22 x 2.4mm) | | | | CY7C1345G-133AXI | A101 | Lead-free 100-Lead Thin Quad Flat Pack (14 x 20 x 1.4mm) | Industrial | | | CY7C1345G-133BGI | BG119 | 119-Ball PBGA (14 x 22 x 2.4mm) | | | | CY7C1345G-133BGXI | BG119 | Lead-free 119-Ball PBGA (14 x 22 x 2.4mm) | | | 117 | CY7C1345G-117AXC | A101 | Lead-free 100-Lead Thin Quad Flat Pack (14 x 20 x 1.4mm) | Commercial | | | CY7C1345G-117BGC | BG119 | 119-Ball PBGA (14 x 22 x 2.4mm) | | | | CY7C1345G-117BGXC | BG119 | Lead-free 119-Ball PBGA (14 x 22 x 2.4mm) | | | | CY7C1345G-117AXI | A101 | Lead-free 100-Lead Thin Quad Flat Pack (14 x 20 x 1.4mm) | Industrial | | | CY7C1345G-117BGI | BG119 | 119-Ball PBGA (14 x 22 x 2.4mm) | | | | CY7C1345G-117BGXI | BG119 | Lead-free 119-Ball PBGA (14 x 22 x 2.4mm) | | | 100 | CY7C1345G-100AXC | A101 | Lead-free 100-Lead Thin Quad Flat Pack (14 x 20 x 1.4mm) | Commercial | | | CY7C1345G-100BGC | BG119 | 119-Ball PBGA (14 x 22 x 2.4mm) | | | | CY7C1345G-100BGXC | BG119 | Lead-free 119-Ball PBGA (14 x 22 x 2.4mm) | | | | CY7C1345G-100AXI | A101 | Lead-free 100-Lead Thin Quad Flat Pack (14 x 20 x 1.4mm) | Industrial | | | CY7C1345G-100BGI | BG119 | 119-Ball PBGA (14 x 22 x 2.4mm) | | | | CY7C1345G-100BGXI | BG119 | Lead-free 119-Ball PBGA (14 x 22 x 2.4mm) | | Shaded areas contain advance information. Please contact your local Cypress sales representative for availability of these parts. Lead-Free BG pkg will be available in 2005. ## Notes: <sup>21.</sup> Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 22. DQs are in high-Z when exiting ZZ sleep mode. # **Package Diagrams** # 100-Pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A101 DIMENSIONS ARE IN MILLIMETERS. 51-85050-\*A # Package Diagrams (continued) Intel and Pentium are registered trademarks of Intel Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders. # **Document History Page** | Document Title: CY7C1345G 4-Mbit (128K x 36) Flow-Through Sync SRAM<br>Document Number: 38-05517 | | | | | | | | |--------------------------------------------------------------------------------------------------|---------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | | ** | 224365 | See ECN | RKF | New data sheet | | | | | *A | 278513 | See ECN | VBL | Deleted 66 MHz<br>Changed TQFP package to lead-free TQFP in Ordering Information section<br>Added BG lead-free package | | | |