CY29FCT520T SCCS011A - May 1994 - Revised April 2000 #### **Features** - Function, pinout, and drive compatible with FCT, F Logic, and AM29520 - FCT-C speed at 6.0 ns max. (Com'l), FCT-B speed at 7.5 ns max. (Com'l), FCT-A speed at 14.0 ns max. (Com'l) - Reduced V<sub>OH</sub> (typically = 3.3V) versions of equivalent FCT functions - Edge-rate control circuitry for significantly improved noise characteristics - · Power-Off disable feature - · Matched rise and fall times - · Fully compatible with TTL input and output logic levels - ESD > 2000V - Sink current Source current 64 mA (Com'l), 32 mA (Mil) 32 mA (Com'l), 12 mA (Mil) - · Single and dual pipeline operation modes - · Multiplexed data inputs and outputs # Multi-Level Pipeline Register ### **Functional Description** The CY29FCT520T devices are multilevel 8-bit-wide pipeline registers. The devices consist of four registers, A1, A2, B1, and B2, which are configured by the instruction inputs $I_0$ , $I_1$ as a single 4-level pipeline or as two two-level pipelines. The contents of any register may be read at the multiplexed output at any time by using the mux-selection controls $S_0$ and $S_1$ . The pipeline registers are positive edge triggered and data is shifted by the rising edge of the clock input. Instruction I=0 selects the four-level pipeline mode. Instruction I=1 selects the two-level B pipeline while I=2 selects the two-level A pipeline. I=3 is the HOLD instruction; no shifting is performed by the clock in this mode. In the two-level operation mode, data is shifted from level 1 to level 2 and new data is loaded into level 1. The outputs are designed with a power-off disable feature to allow for live insertion of boards. #### **Pipeline Instruction Table** | I = 0 | | I = 1 | | l = | = 2 | I = 3 | | | |--------------------|-----------|--------------------|--------------------|--------------------|-----------|--------------------|--------------------|--| | I <sub>1</sub> = 0 | $I_0 = 0$ | I <sub>1</sub> = 0 | I <sub>0</sub> = 1 | I <sub>1</sub> = 1 | $I_0 = 0$ | I <sub>1</sub> = 1 | I <sub>0</sub> = 1 | | | A1 A2 A2 | B1 B2 | A1 A2 | B1 B2 | A1 | B1 B2 | A1 A2 | B1 | | | Single four-level | | | Dual tw | o-level | | H | old | | ## **Output Selection Mux Table** | Inp | | | |----------------|----------------|--------| | S <sub>1</sub> | S <sub>0</sub> | Output | | 1 | 1 | A1 | | 1 | 0 | A2 | | 0 | 1 | B1 | | 0 | 0 | B2 | ## Maximum Ratings<sup>[1, 2]</sup> (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied .....-65°C to +135°C | Supply Voltage to Ground Potential0.5V | to +7.0V | |--------------------------------------------------------|----------| | DC Input Voltage0.5V | to +7.0V | | DC Output Voltage0.5V | to +7.0V | | DC Output Current (Maximum Sink Current/Pin) | .120 mA | | Power Dissipation | 0.5W | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | .>2001V | ## **Operating Range** | Range | Ambient<br>Temperature <sup>[3]</sup> | V <sub>CC</sub> | |------------|---------------------------------------|-----------------| | Commercial | –40°C to +85°C | 5V ± 5% | | Military | −55°C to +125°C | 5V ± 10% | ### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Condition | Min. | Typ. <sup>[4]</sup> | Max. | Unit | | |------------------|---------------------------------------------|---------------------------------------------------------|-------|---------------------|------|------|----| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> =Min., I <sub>OH</sub> =-32 mA | Com'l | 2.0 | | | V | | | | V <sub>CC</sub> =Min., I <sub>OH</sub> =–15 mA | Com'l | 2.4 | 3.3 | | V | | | | V <sub>CC</sub> =Min., I <sub>OH</sub> =–12 mA | Mil | 2.4 | 3.3 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> =Min., I <sub>OL</sub> =64 mA | Com'l | | 0.3 | 0.55 | V | | | | V <sub>CC</sub> =Min., I <sub>OL</sub> =32 mA | Mil | | 0.3 | 0.55 | V | | V <sub>IH</sub> | Input HIGH Voltage | | • | 2.0 | | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | | 0.8 | V | | V <sub>H</sub> | Hysteresis <sup>[5]</sup> | All inputs | | | 0.2 | | V | | V <sub>IK</sub> | Input Clamp Diode Voltage | V <sub>CC</sub> =Min., I <sub>IN</sub> =–18 mA | | | -0.7 | -1.2 | V | | l <sub>l</sub> | Input HIGH Current | V <sub>CC</sub> =Max., V <sub>IN</sub> =V <sub>CC</sub> | | | | 5 | μΑ | | I <sub>IH</sub> | Input HIGH Current | V <sub>CC</sub> =Max., V <sub>IN</sub> =2.7V | | | | ±1 | μΑ | | I <sub>IL</sub> | Input LOW Current | V <sub>CC</sub> =Max., V <sub>IN</sub> =0.5V | | | | ±1 | μΑ | | I <sub>OZH</sub> | Off State HIGH-Level Output Current | V <sub>CC=</sub> Max., V <sub>OUT</sub> =2.7V | | | | 10 | μΑ | | I <sub>OZL</sub> | Off State LOW-Level<br>Output Current | $V_{CC}$ =Max., $V_{OUT} = 0.5V$ | | | | -10 | μА | | I <sub>OS</sub> | Output Short Circuit Current <sup>[6]</sup> | V <sub>CC</sub> =Max., V <sub>OUT</sub> =0.0V | | -60 | -120 | -225 | mA | | I <sub>OFF</sub> | Power-Off Disable | V <sub>CC</sub> =0V, V <sub>OUT</sub> =4.5V | | | | ±1 | μΑ | ## Capacitance<sup>[5]</sup> | Parameter | Description | Test Conditions | Typ. <sup>[4]</sup> | Max. | Unit | |------------------|--------------------|-----------------|---------------------|------|------| | C <sub>IN</sub> | Input Capacitance | | 5 | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | | 9 | 12 | pF | - Unless otherwise noted, these limits are over the operating free-air temperature range. Unused inputs must always be connected to an appropriate logic voltage level, preferably either $V_{CC}$ or ground. - T<sub>A</sub> is the "instant on" case temperature. Typical values are at V<sub>CC</sub>=5.0V, T<sub>A</sub>=+25°C ambient. This parameter is specified but not tested. Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last. ## **Power Supply Characteristics** | Parameter | Description | Test Conditions | Typ. <sup>[4]</sup> | Max. | Unit | |------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|--------| | I <sub>CC</sub> | Quiescent Power Supply Current | V <sub>CC</sub> =Max., V <sub>IN</sub> ≤0.2V, V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V | 0.1 | 0.2 | mA | | $\Delta I_{CC}$ | Quiescent Power Supply Current (TTL inputs HIGH) | V <sub>CC</sub> =Max., V <sub>IN</sub> =3.4V, f <sub>1</sub> =0, Outputs Open <sup>[7]</sup> | 0.5 | 2.0 | mA | | I <sub>CCD</sub> | Dynamic Power Supply Current <sup>[8]</sup> | $V_{CC}$ =Max., One Input Toggling, 50% Duty Cycle, Outputs Open, $\overline{OE}$ =GND, $V_{IN}$ ≤0.2V or $V_{IN}$ ≥ $V_{CC}$ -0.2V | 0.06 | 0.12 | mA/MHz | | I <sub>C</sub> | Total Power Supply Current <sup>[9]</sup> | $V_{CC}$ =Max., 50% Duty Cycle, Outputs Open, $f_0$ =10 MHz, One Bit Toggling at $f_1$ =5 MHz, OE=GND, $V_{IN}$ ≤0.2V or $V_{IN}$ ≥ $V_{CC}$ -0.2V | 0.7 | 1.4 | mA | | | | $V_{CC}$ =Max., 50% Duty Cycle, Outputs Open, $f_0$ =10 MHz, One Bit Toggling at $f_1$ =5 MHz, OE=GND, $V_{IN}$ =3.4V or $V_{IN}$ =GND | 1.2 | 3.4 | mA | | | | $V_{CC}$ =Max., 50% Duty Cycle, Outputs Open, $f_0$ =10 MHz, Eight Bits Toggling at $f_1$ =5 MHz, $\overline{OE}$ =GND, $V_{IN}$ ≤0.2V or $V_{IN}$ ≥ $V_{CC}$ -0.2V | 2.8 | 5.6 <sup>[10]</sup> | mA | | | | $V_{CC}$ =Max., 50% Duty Cycle, Outputs Open, $f_0$ =10 MHz, Eight Bits Toggling at $f_1$ =5 MHz, OE=GND, $V_{IN}$ =3.4V or $V_{IN}$ =GND | 5.1 | 14.3 <sup>[10]</sup> | mA | $\begin{array}{lll} \textbf{Notes:} \\ 7. & \text{Per TTL driven input } (V_{\text{IN}}{=}3.4\text{V}); \text{ all other inputs at } V_{\text{CC}} \text{ or GND.} \\ 8. & \text{This parameter is not directly testable, but is derived for use in Total Power Supply calculations.} \\ 9. & |_{C} & = & |_{\text{QUIESCENT}} + |_{\text{INPUTS}} + |_{\text{DYNAMIC}} \\ |_{C} & = & |_{CC} + \Delta|_{CC} D_{\text{HNT}} + |_{CD} (f_0/2 + f_1 N_1) \\ |_{CC} & = & \text{Quiescent Current with CMOS input levels} \\ \Delta I_{\text{CC}} & = & \text{Power Supply Current for a TTL HIGH input } (V_{\text{IN}}{=}3.4\text{V}) \\ |_{D}_{H} & = & \text{Duty Cycle for TTL inputs HIGH} \\ |_{N}_{T} & = & \text{Number of TTL inputs at } D_{\text{H}} \\ |_{CCD} & = & \text{Dynamic Current caused by an input transition pair (HLH or LHL)} \\ |_{f}_{0} & = & \text{Clock frequency for registered devices, otherwise zero} \\ \end{array}$ = Clock frequency for registered devices, otherwise zero f<sub>0</sub> = Clock frequency for registered devices, otherwise zero f<sub>1</sub> = Input signal frequency N<sub>1</sub> = Number of inputs changing at f<sub>1</sub> All currents are in milliamps and all frequencies are in megahertz. 10. Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are specified but not tested. ## Switching Characteristics Over the Operating Range<sup>[11]</sup> | | | CY29FC | | T520A | <u> </u> | CY29FCT520BT | | | | | | |--------------------------------------|------------------------------------------------------------------|--------|----------|-------|------------|--------------|----------|------|------------|------|-----------------------------| | | | Mili | Military | | Commercial | | Military | | Commercial | | Fig | | Parameter | Description | Min | Max. | Min | Max. | Min. | Max. | Min. | Max. | Unit | Fig.<br>No. <sup>[12]</sup> | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Clock to Data Output | 2.0 | 16.0 | 2.0 | 14.0 | 2.0 | 8.0 | 2.0 | 7.5 | ns | 1, 5 | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay S <sub>0</sub> , S <sub>1</sub> to Data Output | 2.0 | 15.0 | 2.0 | 13.0 | 2.0 | 8.0 | 2.0 | 7.5 | ns | 1, 5 | | t <sub>S</sub> | Set-Up Time Input Data to Clock | 6.0 | | 5.0 | | 2.8 | | 2.5 | | ns | 4 | | t <sub>H</sub> | Hold Time Input Data to Clock | 2.0 | | 2.0 | | 2.0 | | 2.0 | | ns | 4 | | t <sub>S</sub> | Set-Up Time Instruction (Reg. Enable) to Clock | 6.0 | | 5.0 | | 4.5 | | 4.0 | | ns | 4 | | t <sub>H</sub> | Hold Time Instruction (Reg. Enable) to Clock | 2.0 | | 2.0 | | 2.0 | | 2.0 | | ns | 4 | | t <sub>PHZ</sub> t <sub>PLZ</sub> | Output Disable Time | 1.5 | 13.0 | 1.5 | 12.0 | 1.5 | 7.5 | 1.5 | 7.0 | ns | 1, 7, 8 | | t <sub>PZH</sub> t <sub>PZL</sub> | Output Enable Time | 1.5 | 16.0 | 1.5 | 15.0 | 1.5 | 8.0 | 1.5 | 7.5 | ns | 1, 7, 8 | | t <sub>W</sub> | Clock Pulse Width, <sup>[5]</sup><br>HIGH or LOW | 8.0 | | 7.0 | | 6.0 | | 5.5 | | ns | 5 | | | | CY29FC | CY29FCT520CT | | | |--------------------------------------|------------------------------------------------------------------|------------|--------------|------|--------------------------| | | | Commercial | | | | | Parameter | Description | Min. | Max. | Unit | Fig. No. <sup>[12]</sup> | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay Clock to Data Output | 2.0 | 6.0 | ns | 1, 5 | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay S <sub>0</sub> , S <sub>1</sub> to Data Output | 2.0 | 6.0 | ns | 1, 5 | | t <sub>S</sub> | Set-Up Time Input Data to Clock | 2.5 | | ns | 4 | | t <sub>H</sub> | Hold Time Input Data to Clock | 2.0 | | ns | 4 | | t <sub>S</sub> | Set-Up Time Instruction (Reg. Enable) to Clock | 4.0 | | ns | 4 | | t <sub>H</sub> | Hold Time Instruction (Reg. Enable) to Clock | 2.0 | | ns | 4 | | t <sub>PHZ</sub> | Output Disable Time | 1.5 | 6.0 | ns | 1, 7, 8 | | t <sub>PZH</sub> | Output Enable Time | 1.5 | 6.0 | ns | 1, 7, 8 | | t <sub>W</sub> | Clock Pulse Width, <sup>[5]</sup> HIGH or LOW | 5.5 | | ns | 5 | Minimum limits are specified but not tested on Propagation Delays. See "Parameter Measurement Information" in the General Information section. ## **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|--------------------------------------|-----------------|-------------------------------|--------------------| | 6.0 | CY29FCT520CTSOC/SOCT | S13 | 24-Lead (300-Mil) Molded SOIC | Commercial | | 7.5 | CY29FCT520BTSOC/SOCT | S13 | 24-Lead (300-Mil) Molded SOIC | Commercial | | 8.0 | 5962-9220504MLA<br>(CY29FCT520BTDMB) | D14 | 24-Lead (300-Mil) CDIP | Military | | 14.0 | CY29FCT520ATPC | P13/13A | 24-Lead (300-Mil) Molded DIP | Commercial | | | CY29FCT520ATSOC/SOCT | S13 | 24-Lead (300-Mil) Molded SOIC | | | 16.0 | 5962-9220502MLA<br>(CY29FCT520ATDMB) | D14 | 24-Lead (300-Mil) CDIP | Military | ## **Package Diagrams** # **24-Lead (300-Mil) CDIP D14** MIL-STD-1835 D- 9 Config.A ## 24-Lead (300-Mil) Molded DIP P13/P13A ## Package Diagrams (continued) ### 24-Lead Quarter Size Outline Q13 DIMENSIONS IN INCHES $\frac{\text{MIN.}}{\text{MAX.}}$ LEAD COPLANARITY 0.004 MAX. ## 24-Lead (300-Mil) Molded SOIC S13 DIMENSIONS IN INCHES MIN. MAX. LEAD COPLANARITY 0.004 MAX. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated