TOSHIBA BI-CMOS INTEGRATED CIRCUIT SILICON MONOLITHIC # TB31202FN ## PLL FREQUENCY SYNTHESIZER ### **FEATURES** One packaging two systems prescaler and PLL for receiver and transmitter • Low operating power supply voltage : $V_{CC} = 2.0 \sim 5.5V$ (Temperature $\geq -10^{\circ}C$ : $V_{CC} = 1.9 \sim 5.5V$ ) Low current consumption : I<sub>CC</sub> = 8mA (Typ.) • Input frequency : $f_{IN} = 200 \sim 520 MHz$ • High input sensitivity : $V_{IN} = 93 \sim 107 dB \mu V$ Charge pump is constant current type, and is able to change output current by serial data Reference oscillation circuit is adopted circuit of bipolar, so getting the stable X'tal oscillation circuit Available standby control for receiver and transmitter independent of each other The very small package : SSOP16pin (0.65mm pitch) Weight: 0.07g (Typ.) ### **BLOCK DIAGRAM** 961001EBA2 ● TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. ### PIN FUNCTION (The values of resistor and capacitor are typical.) | PIN<br>No. | PIN<br>NAME | FUNCTION | INTERNAL EQUIVALENT CIRCUIT | | |------------|------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------| | 16 | f <sub>IN1</sub> | Input terminal of RF oscillation | 1/16 1kΩ | | | 2 | V <sub>CC</sub> | Terminal of power supply. | <del>→ • G</del> ND | | | 15 | Vcc | Pin 2 and pin 15 are cannected i | n IC. | | | 3 | CP1 | Output terminal of charge pump<br>Charge pump is constant curren | | (3/14) VCC | | 14 | CP2 | output current is varied by inpu | | <b>→</b> GND | | 4 | GND | Terminal of GND. | | | | 13 | GND | Pin 4 and pin 13 are cannected i | | | | 5 | LD | Output terminal of lock detection drain output. | \$ 200Ω | | | 12 | SW | Switchover terminal for constant It is the open drain output. When don't switch constant of I general output. | 12 200Ω<br>12 11 11 11 11 11 11 11 11 11 11 11 11 1 | | | 6 | СК | Input terminal of clock. | | 6 1kΩ N | | 7 | DATA | Input terminal of serial data. | Input the serial data for controlling IC. | 7 8 | | 8 | STB | Input terminal of strobe signal. | , | | | 9 | во | Output terminal of buffer ampli<br>The signal of local oscillation is<br>buffer amplifier. | 100Ω<br>100Ω<br>100Ω | | | 10 | X <sub>OUT</sub> | Output terminal of local oscillati | 100Ω | | | 11 | X <sub>IN</sub> | Input terminal of local oscillation in case of external input, connecterminal. | 9 500Ω 1kΩ m | | 961001EBA2' The products described in this document are subject to foreign exchange and foreign trade control laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. ### **DESCRIPTION OF FUNCTION AND OPERATION** - 1. Entry of serial data - Serial data used to control the IC is input through three terminals, CK, DATA and STB. - ① During the rise of a clock pulse, data is fed to the shift register in the IC in order from the LSB. - ② Upon the reception of all data, the strobe signal (STB) is made "H". - 3 After the reception of a strobe signal (STB) of the "H" level, the data stored in the shift register is transferred to the latch in the block selected by the group code, whereby the IC is controlled. - The three terminal, CK, DATA and STB, contains Schmitt trigger circuits to prevent the data errors by noise, etc. - O Serial data group and group code - The IC has control divided into four groups so that they may be controlled independent of one another. Each group is identified by a 2bit group code attached at the data end. | CODE | ITEM | | | | | | | |------|---------------------------------------------------------------------|--|--|--|--|--|--| | 10 | Number of divisions by CH1 programmable divider (f <sub>IN1</sub> ) | | | | | | | | 01 | Number of divisions by CH2 programmable divider (f <sub>IN2</sub> ) | | | | | | | | 11 | Number of divisions by reference divider (X <sub>IN</sub> ) | | | | | | | | 00 | Optional control | | | | | | | O Serial data input timing **TOSHIBA** - 2. Programmable dividers (CH1, CH2) - These programmable dividers are composed of a 5bit swallow counter (5bit programmable divider), a 12bit programmable counter, and a two-modulars prescaler providing 64 and 66 divisions. - The strategy of a swallow counter is used to set high reference frequency. - Sending certain data to the swallow counter and the programmable counter allows the setting of any of 2048 to 262142 divisions (multiple of two). - The programmable counter and swallow counter are set by each channel. Each channel is specified by a group code. - 3. Reference divider - This block generates the reference frequency for the PLL. 60800 = 2 (32N + A) $\therefore N = 950, A = 0$ - The reference divider is composed of a 12bit reference divider and a half fixed divider. - Sending certain data to the reference divider allows the setting of any of 16 to 8190 divisions (multiple of two). ``` \begin{cases} D = D0 + D1 \times 2^{1} + \cdots D10 \times 2^{10} + D11 \times 2^{11} \\ \text{Number of divisions} = 2D \\ 16 \leq \text{Number of divisions} \leq 8190 \end{cases} ``` (EX) With a 21.25MHz X'tal oscillator connected, being divided into 12.5kHz step. (Reference frequency is 6.25kHz) $$21.25 \times 10^6 \div (12.5 \times 10^3 \div 2) = 3400$$ $3400 = 2D$ $\therefore D = 1700$ ### 4. Optional control - The optional control below is available. - ① Test mode (Usually set up T = "0"). - ② Control and polarity control of the charge pump output current for each channel. - 3 Output terminal for Lock detector. - 4 Standby control of each channel and reference divider. - 5 Control of filter switch. T: Bit for test mode CP : Switchover bit for charge pump output polarity CP1, 2 : Switchover bit for charge pump output current SB1, 2: Standby control bit for CH1, CH2 SBR : Standby control bit for reference divider LD1, 2 : Control bit for lock detector output SW : Control bit for filter switch - Description of options including their control - 1) Test mode (T) Bit "T" is for test mode. In other than the test mode, set this bit at "0". ② Control of charge pump output current (CP1, CP2) This IC uses a constant current output type charge pump circuit. Output current is varied by controlling "CP1" and "CP2". ### CHARGE PUMP OUTPUT CURRENT | CONTR | OL BIT | CHARGE PUMP | | | | | |-------|--------|----------------|--|--|--|--| | CP1 | CP2 | OUTPUT CURRENT | | | | | | 0 | 0 | ± 100μA | | | | | | 0 | 1 | ± 200μA | | | | | | 1 | 0 | ± 400μA | | | | | | 1 | 1 | ± 800μA | | | | | High speed lock up is possible by switching charge pump output current. (Note) Charge pump output polarity (CP) Bit "CP" can be reversed charge pump output polarity. CHARGE PUMP OUTPUT POLARITY | СР | OUTPUT POLARITY | |----|-----------------| | 0 | Normal | | 1 | Reverse | ### 3 Lock detector output When phase comparator detects phase difference, LD terminal (pin 5) outputs "L". When phase comparator locks, LD terminal outputs "H". On standby, outputs "H". LD terminal output is controlled by "SB1", "SB2", "LD1" and "LD2". | | CONTR | OL BIT | | LOCK DETECTOR | ] | |-----|-------|--------|-----|-----------------|---------------------------| | SB1 | SB2 | LD1 | LD2 | OUTPUT STATE | | | | | 0 | 0 | L | | | 0 | _ | 0 | 1 | CH2 only detect | ] | | " | 0 | 1 | 0 | CH1 only detect | Logical multiply (AND) of | | | | 1 | 1 | CH1 * CH2 | CH1, CH2 | | | | 0 | 0 | L | CH1, CH2 | | 0 | 1 | 0 | 1 | Н | 1 | | " | | 1 | 0 | CH1 only detect | About CD1 CD2 hit | | | | 1 | 1 | CH1 only detect | About SB1, SB2 bit | | | 0 | 0 | 0 | L | 0 : Normal operation | | 1 | | 0 | 1 | CH2 only detect | └1 : Standby | | | | U | 1 | 0 | Н | | | | 1 | 1 | CH2 only detect | 1 | | | | 0 | 0 | L | ] | | 1 | , | 0 | 1 | Н | | | ' | ' | 1 | 0 | Н | ] | | | | 1 | 1 | Н | | $f_{XI}$ : $X_{IN}$ operating frequency (LOCAL OSC) T : The time difference of the pulse between reference counter output and channel counter output. $$A = \frac{\text{Number of divisions by reference divider}}{f_{XI}}$$ (s) $$B = 2 / f_{XI}$$ (s) When the situation that T is less than $2/f_{XI}$ (T<2/ $f_{XI}$ ) continues more than three cycles of reference counter output, lock detector outputs "H". ### 4 Standby control (SB1, SB2, SBR) Standby control by three bits (SB1, SB2, SBR). Bits "SB1" and "SB2" do standby control of CH1, CH2. Bit "SBR" does standby control of reference divider. | С | ONTROL BI | T | STATE | | | | |-----|-----------|-----|-------|-----|-----|----------------------| | SB1 | SB2 | SBR | CH1 | CH2 | REF | Ì | | 0 | 0 | * | ON | ON | ON | ]<br> | | 0 | 1 | * | ON | OFF | ON | Interlocking<br>mode | | 1 | 0 | * | OFF | ON | ON | Η | | 1 | 1 | 0 | OFF | OFF | ON | — REF ON mode | | 1 | 1 | 1 | OFF | OFF | OFF | | ### 5 Filter switch control (SW) Control of SW terminal by bit "SW". This terminal is for switching constant of loop filter. Output type of this terminal is open drain output. Switching the register of loop filter by this terminal with switching charge pump output current, high mode and normal mode can operate PLL by ideal braking factor. When constant of loop filter don't change switch, available general output. FILTER SWITCH CONTROL | SW | OUTPUT | |----|--------| | 0 | OFF | | 1 | ON | ### 5. Reference frequency oscillation circuit and buffer amplifier This IC has a stable oscillation circuit composed of bipolar. In case of inputting the external reference frequency directly, use X<sub>IN</sub> terminal (pin 11). For the common use of X'tal of the reference frequency oscillation circuit for the PLL and X'tal of local oscillation to 2'nd MIX, output terminal of local oscillation signal with buffer amplifier (pin 9) may be used. This terminal (pin 9) is provied with a buffer amplifier. MAXIMUM RATINGS (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|------------------|-----------------|------| | Power Supply Voltage | Vcc | 6 | V | | Power Dissipation | PD | 560 | mW | | Operating Temperature | T <sub>opr</sub> | <b>- 30∼85</b> | °C | | Storage Temperature | T <sub>stg</sub> | <b>- 55∼150</b> | °C | ### **ELECTRICAL CHARACTERISTIC** (Unless otherwise specified, V<sub>CC</sub> = 2.2V, Ta = 25°C) | (Onless otherwise specific | .u, vcc - 2.2 | v, iu | = 23 C) | | | | | | |----------------------------------------|------------------|----------------------|----------------------------------------------|--------------------------|-------|---------------------------|------------|--| | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | | Operating Power | \/ | | Ta = −30~85°C | 2.0 | 2.2 | 5.5 | V | | | Supply Voltage | Vcc | | Ta = − 10~85°C | 1.9 | 2.2 | 5.5 | ] V | | | Operating Current Consumption | lcco | | CH1 = CH2 = 300MHz,<br>107dB $\mu$ V input | 5.0 | 8.0 | 11.0 | mA | | | Current Consumption | <sup>l</sup> ccQ | | At standby mode | _ | 0 | 10 | μA | | | f <sub>IN</sub> Operating | fIN1 | | $V_{\text{IN1}} = 93 \text{dB} \mu \text{V}$ | 200 | _ | 520 | N/11- | | | Frequency | f <sub>IN2</sub> | | $V_{IN2} = 93dB\mu V$ | 200 | _ | 520 | MHz | | | for Innut Consistivity | $V_{IN1}$ | | f <sub>IN1</sub> = 200~520MHz | 93 | _ | 107 | dBμV | | | f <sub>IN</sub> Input Sensitivity | $V_{IN2}$ | | f <sub>IN2</sub> = 200~520MHz | 93 | - | 107 | $ ub\muv $ | | | X <sub>IN</sub> Operating<br>Frequency | fxI | | $V_X = 0.5V_{p-p}$ , Sin-wave | 5 | 21.25 | 25 | MHz | | | X <sub>IN</sub> Input Voltage | V <sub>XI</sub> | | f <sub>XI</sub> = 21.25MHz | 102 | 107 | 112 | dΒμV | | | | ∨ <sub>IH</sub> | | STB, DATA, CK | V <sub>C</sub> C<br>×0.8 | Vcc | 5.7 | V | | | Input Voltage | V <sub>IL</sub> | | STB, DATA, CK | - 0.2 | 0 | ∨ <sub>C</sub> C<br>× 0.2 | | | | CK Input Frequency | fcK | | СК | _ | _ | 1 | MHz | | | | I <sub>CP1</sub> | | "CP1" = 0, "CP2" = 0, $V_{CP} = 1.1V$ | _ | ± 100 | _ | | | | Charge Pump Output | ICP2 | | "CP1" = 0, "CP2" = 1, V <sub>CP</sub> = 1.1V | _ | ±200 | _ | ] | | | Current | I <sub>CP3</sub> | | "CP1" = 1, "CP2" = 0, V <sub>CP</sub> = 1.1V | 1 | ± 400 | _ | $\mu$ A | | | | I <sub>CP4</sub> | | "CP1" = 1, "CP2" = 1, V <sub>CP</sub> = 1.1V | | ±800 | _ | | | | Charge Pump OFF Leak<br>Current | CPOFF | | Standby mode, V <sub>CP</sub> = 1.1V | _ | _ | ± 1.0 | μA | | | SW Terminal ON<br>Resistance | R <sub>SW</sub> | | swon | _ | 500 | _ | Ω | | | LD Terminal ON<br>Resistance | R <sub>LD</sub> | | LDON | _ | 500 | _ | Ω | | | SW Terminal OFF Leak<br>Current | SWOFF | | SWOFF | _ | _ | ± 1.0 | μΑ | | | LD Terminal OFF Leak<br>Current | LDOFF | | LDOFF | | _ | ± 1.0 | μА | | # REFERENCE DATA (Typ.) | CH1 | CH2 | REFERENCE<br>DIVIDER | CURRENT CONSUMPTION | UNIT | |-----|-----|----------------------|---------------------|---------| | N | N | ON | 8.0 | mA | | N | S | ON | 4.5 | mA | | S | N | ON | 4.5 | mA | | S | S | ON | 800 | μΑ | | S | S | OFF | 0 | $\mu$ A | A: Normal operation S: Srandby state ### **TEST CIRCUIT** CHARGE PUMP VOLTAGE VCP (V) ### **APPLICATION CIRCUIT** # OUTLINE DRAWING SSOP16-P-225-0.65B Unit:mm 0.23TYP 0.65 5.5MAX 5.0±0.2 0.45±0.2 Weight: 0.07g (Typ.)