January 2000 Revised February 2000 # GTLP17T616 17-Bit LVTTL/GTLP Bus Transceiver with Buffered Clock ## **General Description** The GTLP17T616 is a 17-bit registered bus transceiver that provides LVTTL to GTLP signal level translation. It allows for transparent, latched and clocked modes of data flow and provides a buffered GTLP (CLKOUT) clock output from the LVTTL CLKAB. The device provides a high speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP logic levels. High speed backplane operation is a direct result of GTLP's reduced output swing (<1V), reduced input threshold levels and output edge rate control. The edge rate control minimizes bus settling time. GTLP is a Fairchild Semiconductor derivative of the Gunning Transistor logic (GTL) JEDEC standard JESD8-3. Fairchild's GTLP has internal edge-rate control and is Process, Voltage, and Temperature (PVT) compensated. Its function is similar to BTL or GTL but with different output levels and receiver thresholds. GTLP output LOW level is typically less than 0.5V, the output level HIGH is 1.5V and the receiver threshold is 1.0V. #### **Features** - Bidirectional interface between GTLP and LVTTL logic levels - Edge Rate Control to minimize noise on the GTLP port - Power up/down high impedance for live insertion - External V<sub>REF</sub> pin for receiver threshold adjustability - BiCMOS technology for low power dissipation - Bushold data inputs on A Port eliminates the need for external pull-up resistors for unused inputs - LVTTL compatible Driver and Control inputs - Flow-through architecture optimizes PCB layout - Open drain on GTLP to support wired-or connection - A Port source/sink -24 mA/+24 mA - B Port sink capability +50 mA - D-type flip-flop, latch and transparent data paths - GTLP Buffered CLKAB signal available (CLKOUT) - -40°C to +85°C Temperature operation ## **Ordering Code:** | Order Number | Package Number | Package Description | |---------------|----------------|-----------------------------------------------------------------------------| | GTLP17T616MEA | MS56A | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide | | GTLP17T616MTD | MTD56 | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. # Piı | n Descriptions | | |----------------|--| |----------------|--| | Pin Names | Description | |-----------|------------------------------------------------------------------| | OEAB | A-to-B Output Enable<br>(Active LOW) (LVTTL levels) | | OEBA | B-to-A Output Enable<br>(Active LOW) (LVTTL levels) | | CEAB | A-to-B Clock/LE Enable<br>(Active LOW) (LVTTL levels) | | CEBA | B-to-A Clock/LE Enable<br>(Active LOW) (LVTTL levels) | | LEAB | A-to-B Latch Enable<br>(Transparent HIGH) (LVTTL levels) | | LEBA | B-to-A Latch Enable<br>(Transparent HIGH) (LVTTL levels) | | $V_{REF}$ | GTLP Input Threshold<br>Reference Voltage | | CLKAB | A-to-B Clock (LVTTL levels) | | CLKBA | B-to-A Clock (LVTTL levels) | | A1-A17 | A-to-B Data Inputs or<br>B-to-A 3-STATE Outputs | | B1-B17 | B-to-A Data Inputs or<br>A-to-B Open Drain Outputs (GTLP Levels) | | CLKIN | B-to-A Buffered Clock Output<br>(LVTTL levels) | | CLKOUT | GTLP Buffered Clock Input/Output of CLKAB (GTLP Levels) | # **Connection Diagram** ## Truth Table (Note 1) | | | Output | Mode | | | | |------|------|--------|------------|---|-------------------------|---------------| | CEAB | OEAB | LEAB | CLKAB | Α | В | | | Х | Н | Х | Х | Х | Z | Latched | | L | L | L | H or L | Х | B <sub>0</sub> (Note 2) | storage | | L | L | L | H or L | Х | B <sub>0</sub> (Note 3) | of A data | | Х | L | Н | Х | L | L | Transparent | | Х | L | Н | Х | Н | Н | | | L | L | L | 1 | L | L | Clocked | | L | L | L | $\uparrow$ | Н | Н | storage | | | | | | | | of A data | | Н | L | L | Х | Х | B <sub>0</sub> (Note 3) | Clock inhibit | $\textbf{Note 1:} \ A\text{-to-B data flow is shown. B-to-A data flow is similar but uses } \overline{\text{OEBA}}, \ LEBA, \ CLKBA, \ and \ \overline{\text{CEBA}}.$ Note 2: Output level before the indicated steady state input conditions were established, provided that CLKAB was HIGH before LEAB went LOW. # **Functional Description** The GTLP17T616 is a 17 bit registered transceiver containing D-type flip-flop, latch and transparent modes of operation for the data path and a GTLP translation of the CLKAB signal (CLKOUT). Data flow in each direction is controlled by the clock enables (CEAB and CEBA), latch enables (LEAB and LEBA), clock (CLKAB and CLKBA) and output enables (OEAB and OEBA). The clock enables (CEAB and CEBA) enable all 17 bits. The output enables (OEAB and OEBA) control the 17 bits of data and the CLKOUT/CLKIN buffered clock path. For A-to-B data flow, when CEAB is low, the device operates on the LOW-to-HIGH transition of CLKAB for the flip-flop and on the HIGH-to-LOW transition of LEAB for the latch path. That is, if CEAB is LOW and LEAB is LOW the A data is latched regardless as to the state of CLKAB (HIGH or LOW) and if LEAB is HIGH the device is in transparent mode. When OEAB is LOW the outputs are active. When OEAB is HIGH the outputs are high impedance. The data flow of B-to-A is similar except that CEAB, OEBA, LEBA and CLKBA are used. ## **Logic Diagram** ## Absolute Maximum Ratings(Note 4) ## **Recommended Operating Conditions** -0.5V to +4.6V Supply Voltage (V<sub>CC</sub>) -0.5V to +4.6V DC Input Voltage (V<sub>I</sub>) DC Output Voltage (V<sub>O</sub>) Outputs 3-STATE -0.5V to +4.6VOutputs Active (Note 5) -0.5V to +4.6V DC Output Sink Current into A Port I<sub>OL</sub> 48 mA DC Output Source Current from A Port I<sub>OH</sub> DC Output Sink Current into B Port in the LOW State, $I_{OL}$ DC Input Diode Current (I<sub>IK</sub>) $V_I < 0V$ -50 mA DC Output Diode Current ( $I_{OK}$ ) $V_O < 0V$ -50 mA **ESD** Rating >2000V Storage Temperature $(T_{STG})$ -65°C to +150°C Supply Voltage $V_{CC}/V_{CCQ}$ 3.15V to 3.45V Bus Termination Voltage (V<sub>TT</sub>) **GTLP** 1.47V to 1.53V 0.98V to 1.02V $V_{REF}$ Input Voltage (V<sub>I</sub>) -48 mA 100 mA on A Port and Control Pins 0.0V to $V_{\text{CC}}$ 0.0V to $V_{CC}$ HIGH Level Output Current (I<sub>OH</sub>) A Port -24 mA LOW Level Output Current (I<sub>OL</sub>) A Port +24 mA B Port +50 mA Operating Temperature (T<sub>A</sub>) -40°C to +85°C Note 4: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions in not Note 5: I<sub>O</sub> Absolute Maximum Rating must be observed. #### **DC Electrical Characteristics** Over Recommended Operating Free-Air Temperature Range, $V_{REF} = 1.0V$ (unless otherwise noted). | Sy | mbol | Test Conditions | | Min | Typ<br>(Note 6) | Max | Units | |--------------------------------------|--------------|-----------------------------------------------|---------------------------------|--------------------------|-----------------|-------------------------|-------| | V <sub>IH</sub> | B Port | | | V <sub>REF</sub> + 0.05 | | V <sub>TT</sub> | V | | | Others | ] | | 2.0 | | | V | | V <sub>IL</sub> | B Port | | | 0.0 | | V <sub>REF</sub> - 0.05 | V | | | Others | ] | | | | 0.8 | V | | $V_{REF}$ | B Port | $V_{TT} > V_{REF} + 50 \text{ mV}$ | | 0.25 | 1.0 | V <sub>CC</sub> - 1.2V | V | | V <sub>TT</sub> | B Port | $V_{TT} > V_{REF} + 50 \text{ mV}$ | | V <sub>REF</sub> + 50 mV | 1.5 | V <sub>CC</sub> | | | V <sub>IK</sub> | | V <sub>CC</sub> = 3.15V | $I_I = -18 \text{ mA}$ | | | -1.2 | V | | V <sub>OH</sub> | A Port | V <sub>CC</sub> = Min to Max (Note 7) | $I_{OH} = -100 \mu A$ | V <sub>CC</sub> -0.2 | | | | | | | V <sub>CC</sub> = 3.15V | $I_{OH} = -18 \text{ mA}$ | 2.4 | | | V | | | | | I <sub>OH</sub> = -24mA | 2.2 | | | | | V <sub>OL</sub> | A Port | V <sub>CC</sub> = Min to Max (Note 7) | $I_{OL} = 100 \mu A$ | | | 0.2 | V | | | | V <sub>CC</sub> = 3.15V | I <sub>OL</sub> = 24mA | | | 0.5 | V | | | B Port | V <sub>CC</sub> = 3.15V | I <sub>OL</sub> = 40 mA | | | 0.4 | V | | | | | I <sub>OL</sub> = 50 mA | | | 0.55 | 7 v | | l <sub>l</sub> | Control Pins | V <sub>CC</sub> = Min to Max (Note 7) | V <sub>I</sub> = 3.45V or 0V | | | ±5 | μΑ | | | A Port | V <sub>CC</sub> = 3.45V | V <sub>I</sub> = 3.45V or 0V | | | ±10 | μΑ | | | B Port | V <sub>CC</sub> = 3.45V | V <sub>I</sub> = 0 to 3.45V | | | ±5 | μΑ | | I <sub>PU/PD</sub> | All Ports | V <sub>CC</sub> = 0 to 1.5V | $V_I/V_O = 0 \text{ to } 3.45V$ | | | ±30 | μΑ | | l <sub>OFF</sub> | All Ports | V <sub>CC</sub> = 0 | $V_{I}$ or $V_{O} = 0$ to 3.45V | | | 30 | μΑ | | I <sub>I(hold)</sub> | A Port | V <sub>CC</sub> = 3.15V | $V_{I} = 0.8V$ | 75 | | | | | | | | V <sub>I</sub> = 2.0V | | | -75 | μΑ | | l <sub>OZH</sub> | A Port | V <sub>CC</sub> = 3.45V | V <sub>O</sub> = 3.45V | | | 10 | | | | B Port | | V <sub>O</sub> = 1.5V | | | 5 | μΑ | | l <sub>OZL</sub> | A Port | V <sub>CC</sub> = 3.45V | $V_O = 0V$ | | | -10 | | | | B Port | | V <sub>O</sub> = 0.55V | | | -5 | μΑ | | I <sub>CC</sub> | A or B Ports | V <sub>CC</sub> = 3.45V | Outputs HIGH | | | 45 | | | (V <sub>CC</sub> /V <sub>CCQ</sub> ) | | I <sub>O</sub> = 0 | Outputs LOW | | | 45 | mA | | | | V <sub>I</sub> = V <sub>CC</sub> or GND | Outputs Disabled | | | 45 | | | Δl <sub>CC</sub> | A Port and | V <sub>CC</sub> = 3.45V, | 0 1 1 2 71 | | | | | | (Note 8) | Control Pins | A or Control Inputs at V <sub>CC</sub> or GND | One Input at 2.7V | | 0 | 2 | mA | # DC Electrical Characteristics (Continued) | | Symbol | Test Conditions | | Min | Typ<br>(Note 6) | Max | Units | |----------------|--------------|-----------------|---------------------|-----|-----------------|-----|-------| | C <sub>i</sub> | Control Pins | | $V_I = V_{CC}$ or 0 | | | 5.0 | | | | A Port | | $V_I = V_{CC}$ or 0 | | | 7.0 | pF | | | B Port | | $V_I = V_{CC}$ or 0 | | | 9.0 | | Note 6: All typical values are at $V_{CC}=3.3V,\ V_{CCQ}=3.3V,\ and\ T_A=25^{\circ}C.$ Note 7: For conditions shown as Min or Max, use the appropriate value specified under recommended operating conditions. Note 8: This is the increase in supply current for each input that is at the specified TTL voltage level rather than $V_{CC}$ or GND. # **AC Operating Requirements** Over recommended ranges of supply voltage and operating free-air temperature, $V_{REF} = 1.0V$ (unless otherwise noted). | Symbol | | Test Conditions | Min | Max | Unit | |---------------------|------------------------------------------------------|----------------------------|-----|-----|--------| | f <sub>TOGGLE</sub> | Max Toggle Frequency | Transparent Mode | 125 | | MHz | | $f_{MAX}$ | f <sub>MAX</sub> Max Clock Frequency Registered Mode | | 125 | | IVITIZ | | t <sub>WIDTH</sub> | Pulse Duration | LEAB or LEBA HIGH | 3.0 | | ns | | | | CLKAB or CLKBA HIGH or LOW | 3.0 | | 115 | | t <sub>SU</sub> | Setup Time | A before CLKAB↑ | 0.6 | | | | | | B before CLKBA↑ | 1.2 | | | | | | A before LEAB↑ | 0.5 | | | | | | B before LEBA↑ | 1.3 | | ns | | | | CEAB before CLKAB↑ | 1.4 | | | | | | CEBA before CLKBA↑ | 1.2 | | | | t <sub>HOLD</sub> | Hold Time | A after CLKAB↑ | 0 | | | | | | B after CLKBA↑ | 0.2 | | | | | | A after LEAB↑ | 0.2 | | | | | | B after LEBA↑ | 0 | | ns | | | | CEAB after CLKAB↑ | 0.5 | | | | | | CEBA after CLKBA↑ | 0.6 | | | ## **AC Electrical Characteristics** Over recommended range of supply voltage and operating free-air temperature, $V_{REF}$ = 1.0V (unless otherwise noted). $C_L$ = 30 pF for B Port and $C_L$ = 50 pF for A Port. | | From | То | | Тур | | | |-------------------------------------|----------------------|----------------------|-----|----------|-----|------| | Symbol | (Input) | (Output) | Min | (Note 9) | Max | Unit | | t <sub>PLH</sub> | Α | В | 1.6 | 4.0 | 6.3 | ne | | t <sub>PHL</sub> | | | 1.0 | 2.5 | 4.4 | ns | | t <sub>PLH</sub> | LEAB | В | 1.5 | 3.9 | 6.3 | ns | | t <sub>PHL</sub> | | | 0.9 | 2.3 | 4.2 | lio | | t <sub>PLH</sub> | CLKAB | В | 1.6 | 4.0 | 6.3 | | | t <sub>PHL</sub> | | | 1.0 | 2.4 | 4.0 | ns | | t <sub>PLH</sub> | CLKAB | CLKOUT | 2.6 | 5.2 | 7.7 | | | t <sub>PHL</sub> | | | 1.7 | 3.4 | 6.0 | ns | | t <sub>PLH</sub> | OEAB | B or CLKOUT | 1.1 | 4.3 | 6.5 | | | t <sub>PHL</sub> | | | 1.0 | 2.0 | 4.3 | ns | | t <sub>RISE</sub> | Transition time, B o | utputs (20% to 80%) | | 2.3 | † | | | t <sub>FALL</sub> | Transition time, B o | utputs (80% to 20%) | | 1.6 | | ns | | t <sub>RISE</sub> | Transition Time, A o | outputs (10% to 90%) | | 2.3 | | | | t <sub>FALL</sub> | Transition Time, A o | outputs (90% to 10%) | | 2.3 | | ns | | t <sub>PLH</sub> | В | A | 1.7 | 2.9 | 4.5 | | | t <sub>PHL</sub> | | | 1.7 | 3.2 | 5.8 | ns | | t <sub>PLH</sub> | LEBA | A | 0.3 | 2.5 | 4.6 | | | t <sub>PHL</sub> | | | 0.4 | 2.5 | 4.6 | ns | | t <sub>PLH</sub> | CLKBA | A | 0.5 | 2.6 | 4.6 | | | t <sub>PHL</sub> | | | 0.6 | 2.8 | 4.6 | ns | | t <sub>PLH</sub> | CLKOUT | CLKIN | 1.2 | 2.4 | 5.3 | | | t <sub>PHL</sub> | | | 2.2 | 3.5 | 5.3 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | OEBA | A or CLKIN | 0.3 | 2.8 | 5.2 | | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | | | 0.3 | 2.5 | 5.2 | ns | Note 9: All typical values are at $V_{CC} = 3.3V$ , and $T_A = 25^{\circ}C$ . ## **AC Extended Electrical Characteristics** Over recommended ranges of supply voltage and operating free-air temperature $V_{REF} = 1.0V$ (unless otherwise noted). $C_L = 30$ pF for B Port and $C_L = 50$ pF for A Port. | Symbol | From<br>(Input) | To<br>(Output) | Min | Typ<br>(Note 10) | Max | Unit | |--------------------------------------|-----------------|----------------|-----|------------------|-----|------| | t <sub>OSLH</sub> (Note 11) | Α | В | | 0.3 | 1.0 | | | t <sub>OSHL</sub> (Note 11) | | | | 0.3 | 0.6 | ns | | t <sub>PVHL</sub> (Note 12)(Note 13) | Α | В | | | 2.5 | ns | | t <sub>OSLH</sub> (Note 11) | CLKAB | В | | 0.3 | 1.0 | | | t <sub>OSHL</sub> (Note 11) | | | | 0.3 | 0.6 | ns | | t <sub>PVHL</sub> (Note 12)(Note 13) | CLKAB | В | | | 2.5 | ns | | t <sub>OSLH</sub> (Note 11) | В | А | | 0.3 | 0.5 | ns | | t <sub>OSHL</sub> (Note 11) | | | | 0.3 | 0.5 | | | t <sub>OST</sub> (Note 11) | В | А | | 0.5 | 1.2 | ns | | t <sub>PV</sub> (Note 12) | В | А | | | 2.5 | ns | | t <sub>OSLH</sub> (Note 11) | CLKBA | А | | 0.3 | 0.5 | | | t <sub>OSHL</sub> (Note 11) | | | | 0.3 | 0.5 | ns | | t <sub>OST</sub> (Note 11) | CLKBA | А | | 0.5 | 1.2 | ns | | t <sub>PV</sub> (Note 12) | CLKBA | А | | | 2.5 | ns | | t <sub>PVHL</sub> (Note 11)(Note 12) | CLKAB | CLKOUT | | | 2.8 | ns | | t <sub>PDELLH</sub> (Note 14) | В | CLKOUT | 0 | | 1.7 | ns | | t <sub>PDELHL</sub> (Note 14) | | | 0 | | 1.5 | 115 | Note 10: All typical values are at $V_{CC} = 3.3V$ , and $T_A = 25$ °C. Note 11: t<sub>OSHL</sub>/t<sub>OSLH</sub> and t<sub>OST</sub> - Output to output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs within the same packaged device. The specifications are given for specific worst case V<sub>CC</sub> and temperature and apply to any outputs switching in the same direction either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>) or in opposite directions both HL and LH (t<sub>OST</sub>). This parameter is guaranteed by design and statistical process distribution. Actual skew values between the GTLP outputs could vary on the backplane due to the loading and impedance seen by the device. Note 12: t<sub>PV</sub> - Part to part skew is defined as the absolute value of the difference between the actual propagation delay for all outputs from device to device. The parameter is specified for a specific worst case V<sub>CC</sub> and temperature. This parameter is guaranteed by design and statistical process distribution. Actual skew values between the GTLP outputs could vary on the backplane due to the loading and impedance seen by the device. Note 13: Due to the open drain structure on GTLP outputs t<sub>OST</sub> and t<sub>PV(LH)</sub> in the A-to-B direction are not specified. Skew on these paths is dependent on the V<sub>TT</sub> and R<sub>T</sub> values on the backplane. Note 14: tpDellh and tpDelhl be to CLKOUT propagation delay delta is defined as the difference between the CLKAB to CLKOUT propagation delay and the CLKAB to B propagation delays. This parameter is for a given device and is not meant to guarantee the delta between the CLKAB to CLKOUT propagation delays of one device and the CLKAB to B propagation delays of other devices. This parameter is guaranteed by design and statistical process distribution. # **Test Circuits and Timing Waveforms** Note A: $C_L$ includes probes and Jig capacitance. #### **Test Circuit for B Outputs** **Note B:** For B Port, $C_L = 30 \text{ pF}$ is used for worst case. ## Voltage Waveform - Propagation Delay Times ## Voltage Waveform - Setup and Hold Times #### Voltage Waveform - Pulse Width ## Voltage Waveform Enable and Disable times Output Waveform 1 is for an output with internal conditions such that the output is LOW except when disabled by the control output. Output Waveform 2 is for an output with internal conditions such that the output is HIGH except when disabled by the control output. ## **Input and Measure Conditions** | | A or LVTTL<br>Pins | B or GTLP<br>Pins | |--------------------|------------------------|-------------------| | $V_{inHIGH}$ | V <sub>CC</sub> | 1.5 | | V <sub>inLOW</sub> | 0.0 | 0.0 | | V <sub>M</sub> | V <sub>CC</sub> /2 | 1.0 | | V <sub>X</sub> | V <sub>OL</sub> + 0.3V | N/A | | V <sub>Y</sub> | V <sub>OH</sub> – 0.3V | N/A | All input pulses have the following characteristics: Frequency = 10MHz, $t_{RISE} = t_{FALL} = 2$ ns (10% to 90%), $Z_{O} = 50\Omega$ The outputs are measured one at a time with one transition per measurement. ## Physical Dimensions inches (millimeters) unless otherwise noted 0.720 - 0.730 [18.30 - 18.54] - A -ĨÃOOOAAAAAAAAAAAAAAAAAAAAAAAAÄÄ 0.398 - 0.417 [10.10 - 10.60] [\$\overline{\Omega}\$ 0.010[0.25] \$\overline{\Omega}\$ \$\overline{\Omega}\$ \$\overline{\Omega}\$\$ 0.291 - 0.299 [7.40 - 7.59] - B -0.005 - 0.009 [0.13 - 0.22] 0.020 ±0.003 TYP 0.025 [0.635] TYP GAUGE PLANE 0.008 - 0.012 [0.21 - 0.30] TYP 0.010 [0.25] \_0.020 - 0.040 [0.51 - 1.01] ⊕ 0.0031[0.08] W C A S B S DETAIL E TYP 45° x [0.015 - 0.025 [0.39 - 0.63] 0.096 - 0.108 [2.44 - 2.74] SEATING PLANE -SEE DETAIL E 0.004[0.10] 0.025 [0.635] TYP 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide Package Number MS56A MS56A (REV E) Package Number MTD56 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. ## LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com