# COMLINEAR® AD8052LV # Low Cost, +2.7V to 5.5V, 260MHz Rail-to-Rail Amplifier #### **FEATURES** - 260MHz bandwidth - Fully specified at +2.7V and +5V supplies - Output voltage range: 0.036V to 4.953V; $V_S = +5$ ; $R_L = 2k\Omega$ - Input voltage range: -0.3V to +3.8V; V<sub>s</sub> = +5 - 145V/µs slew rate - 4.2mA supply current per amplifier - ±55mA linear output current - ±85mA short circuit current - Directly replaces AD8052, AD8042 and AD8092 in single supply applications - Pb-free SOIC-8 package #### **APPLICATIONS** - A/D driver - Active filters - CCD imaging systems - CD/DVD ROM - Coaxial cable drivers - High capacitive load driver - Portable/battery-powered applications - Twisted pair driver - Telecom and optical terminals - Video driver ### **General Description** The COMLINEAR AD8052LV is a low cost dual, voltage feedback amplifier. This amplifier is designed to operate on $\pm 2.7$ V to $\pm 5$ V, or $\pm 2.5$ V supplies. The input voltage range extends 300mV below the negative rail and 1.2V below the positive rail. The AD8052LV offers superior dynamic performance with a 260MHz small signal bandwidth and 145V/µs slew rate. The combination of low power, high output current drive, and rail-to-rail performance make the AD8052LV well suited for battery-powered communication/computing systems. The combination of low cost and high performance make the AD8052LV suitable for high volume applications in both consumer and industrial applications such as wireless phones, scanners, and color copiers. ### **Output Swing** ### **Ordering Information** | Part Number | Package | Pb-Free | RoHS Compliant | Operating Temperature Range | Packaging Method | |----------------|---------|---------|----------------|-----------------------------|------------------| | AD8052LVISO8 | SOIC-8 | Yes | Yes | -40°C to +85°C | Rail | | AD8052LVISO8X | SOIC-8 | Yes | Yes | -40°C to +85°C | Reel | | AD8052LVIMP8X* | MSOP-8 | Yes | Yes | -40°C to +85°C | Reel | Moisture sensitivity level for all parts is MSL-1. \*Advance Information, contact CADEKA for availability. # AD8052LV Pin Configuration SOIC-8, MSOP-8 # AD8052LV Pin Assignments SOIC-8, MSOP-8 | Pin No. | Pin Name | Description | |---------|-----------------|---------------------------| | 1 | OUT1 | Output, channel 1 | | 2 | -IN1 | Negative input, channel 1 | | 3 | +IN1 | Positive input, channel 1 | | 4 | -V <sub>S</sub> | Negative supply | | 5 | +IN2 | Positive input, channel 2 | | 6 | -IN2 | Negative input, channel 2 | | 7 | OUT2 | Output, channel 2 | | 8 | +V <sub>S</sub> | Positive supply | ### **Absolute Maximum Ratings** The safety of the device is not guaranteed when it is operated above the "Absolute Maximum Ratings". The device should not be operated at these "absolute" limits. Adhere to the "Recommended Operating Conditions" for proper device function. The information contained in the Electrical Characteristics tables and Typical Performance plots reflect the operating conditions noted on the tables and plots. | Parameter | Min | Max | Unit | |---------------------|-----------------------|-----------------------|------| | Supply Voltage | 0 | +6 | V | | Input Voltage Range | -V <sub>s</sub> -0.5V | +V <sub>S</sub> +0.5V | V | ### Reliability Information | Parameter | Min | Тур | Max | Unit | |-----------------------------------|-----|-----|-----|------| | Junction Temperature | | | 175 | °C | | Storage Temperature Range | -65 | | 150 | °C | | Lead Temperature (Soldering, 10s) | | | 260 | °C | | Package Thermal Resistance | | | | | | 8-Lead SOIC | | 100 | | °C/W | | 8-Lead MSOP | | TBD | | °C/W | Notes: Package thermal resistance ( $\theta_{1A}$ ), JDEC standard, multi-layer test boards, still air. #### **ESD Protection** | Product | SOIC-8 | MSOP-8 | |----------------------------|--------|--------| | Human Body Model (HBM) | 2.5kV | TBD | | Charged Device Model (CDM) | 2kV | TBD | ## **Recommended Operating Conditions** | Parameter | Min | Тур | Max | Unit | |-----------------------------|-----|-----|-----|------| | Operating Temperature Range | -40 | | +85 | °C | | Supply Voltage Range | 2.5 | | 5.5 | V | ### Electrical Characteristics at 2.7V $V_S = +2.7 V$ , G = 2, $R_f = 2k\Omega$ , $R_L = 2k\Omega$ to $V_S/2$ ; unless otherwise noted. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------------|---------------------------------------------|-----------------------------------------|-----|-------------------|-----|--------| | Frequency D | Domain Response | | , | | | | | UGBW | -3dB Bandwidth <sup>(2)</sup> | $G = +1$ , $V_{OUT} = 0.05V_{pp}$ | | 215 | | MHz | | BW <sub>SS</sub> | -3dB Bandwidth | $G = +2$ , $V_{OUT} = 0.2V_{pp}$ | | 85 | | MHz | | BW <sub>LS</sub> | Large Signal Bandwidth | $G = +2$ , $V_{OUT} = 2V_{pp}$ | | 36 | | MHz | | GBWP | Gain Bandwidth Product | | | 86 | | MHz | | Time Domai | n Response | | · | | | ' | | t <sub>R</sub> , t <sub>F</sub> | Rise and Fall Time <sup>(2)</sup> | V <sub>OUT</sub> = 0.2V step | | 3.7 | | ns | | t <sub>S</sub> | Settling Time to 0.1% | V <sub>OUT</sub> = 1V step | | 40 | | ns | | OS | Overshoot | V <sub>OUT</sub> = 0.2V step | | 9 | | % | | SR | Slew Rate | 2.7V step, G = -1 | | 130 | | V/µs | | Distortion/N | loise Response | ' | | | | 1 | | HD2 | 2nd Harmonic Distortion <sup>(2)</sup> | 1V <sub>pp</sub> , 5MHz | | 79 | | dBc | | | | 1V <sub>pp</sub> , 5MHz | | 82 | | dBc | | HD3 | 3rd Harmonic Distortion <sup>(2)</sup> | 1V <sub>pp</sub> , 5MHz | | 77 | | dB | | e <sub>n</sub> | Input Voltage Noise | > 1MHz | | 16 | | nV/√Hz | | i <sub>n</sub> | Input Current Noise | > 1MHz | | 1.3 | | pA/√Hz | | X <sub>TALK</sub> | Crosstalk <sup>(1)</sup> | 10MHz | | 65 | | dB | | DC Performa | | | l l | | | | | V <sub>IO</sub> | Input Offset Voltage | | | -1.6 | | mV | | dV <sub>IO</sub> | Average Drift | | | 10 | | μV/°C | | I <sub>b</sub> | Input Bias Current | | | 3 | | μΑ | | dI <sub>b</sub> | Average Drift | | | 7 | | nA/°C | | I <sub>IO</sub> | Input Offset Current | | | 0.1 | | μΑ | | PSRR | Power Supply Rejection Ratio <sup>(1)</sup> | DC | 52 | 57 | | dB | | A <sub>OL</sub> | Open-Loop Gain | | | 75 | | dB | | I <sub>S</sub> | Quiescent Current | Per Amplifier | | 3.9 | | mA | | Input Chara | | · | | | | 1 | | R <sub>IN</sub> | Input Resistance | | | 4.3 | | ΜΩ | | C <sub>IN</sub> | Input Capacitance | | | 1.8 | | pF | | CMIR | Common Mode Input Range | | | -0.3 to 1.5 | | V | | CMRR | Common Mode Rejection Ratio | DC, $V_{cm} = 0V \text{ to } V_s - 1.5$ | | 87 | | dB | | Output Char | | , ciii 2 | | | | | | o a cp a c o i i a . | | | | 0.023 to | | V | | | | $R_L = 10k\Omega$ to $V_s/2$ | | 2.66 | | | | V <sub>OUT</sub> Output Voltage Swing | Output Voltage Swing | $R_L = 2k\Omega$ to $V_s/2$ | | 0.025 to<br>2.653 | | V | | | | $R_L = 150\Omega$ to $V_s/2$ | | 0.065 to<br>2.55 | | V | | Ţ | 0.1.10 | | | ±55 | | mA | | $I_{OUT}$ | Output Current | -40°C to +85°C | | ±50 | | mA | | $I_{SC}$ | Short-Circuit Output Current | | | ±85 | | mA | | V <sub>s</sub> | Power Supply Operating Range | | 2.5 | 2.7 | 5.5 | V | #### Notes: - 1. 100% tested at 25°C. - 2. $R_{\mbox{\scriptsize f}}=1k\Omega$ was used for optimal performance. (For G = +1, $R_{\mbox{\scriptsize f}}=0$ ). ### **Electrical Characteristics at 5V** $V_{s}$ = 5V, G = 2, $R_{f}$ = 2k $\Omega$ , $R_{L}$ = 2k $\Omega$ to $V_{s}/2$ ; unless otherwise noted. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------|--------------------------------------------|-----------------------------------------------|------|-------------------|-------|---------| | Frequency D | omain Response | | | | | | | UGBW | -3dB Bandwidth <sup>(2)</sup> | $G = +1$ , $V_{OUT} = 0.05V_{pp}$ | | 260 | | MHz | | BW <sub>SS</sub> | -3dB Bandwidth | $G = +2$ , $V_{OUT} = 0.2V_{pp}$ | | 90 | | MHz | | BW <sub>LS</sub> | Large Signal Bandwidth | $G = +2$ , $V_{OUT} = 2V_{pp}$ | | 40 | | MHz | | GBWP | Gain Bandwidth Product | | | 90 | | MHz | | Time Domai | n Response | ' | | <u> </u> | | | | t <sub>R</sub> , t <sub>F</sub> | Rise and Fall Time <sup>(2)</sup> | V <sub>OUT</sub> = 0.2V step | | 3.6 | | ns | | t <sub>S</sub> | Settling Time to 0.1% | V <sub>OUT</sub> = 2V step | | 40 | | ns | | OS | Overshoot | V <sub>OUT</sub> = 0.2V step | | 7 | | % | | SR | Slew Rate | 5V step, G = -1 | | 145 | | V/µs | | Distortion/N | oise Response | | | | | | | HD2 | 2nd Harmonic Distortion <sup>(2)</sup> | 2V <sub>pp</sub> , 5MHz | | 71 | | dBc | | | | 2V <sub>pp</sub> , 5MHz | | 78 | | dBc | | HD3 | 3rd Harmonic Distortion <sup>(2)</sup> | 2V <sub>pp</sub> , 5MHz | | 70 | | dB | | | | NTSC (3.85MHz), AC-Coupled, $R_L = 150\Omega$ | | 0.06 | | % | | DG | Differential Gain | NTSC (3.85MHz), DC-Coupled, $R_L = 150\Omega$ | | 0.08 | | % | | | | NTSC (3.85MHz), AC-Coupled, $R_L = 150\Omega$ | | 0.07 | | 0 | | DP | Differential Phase | NTSC (3.85MHz), DC-Coupled, $R_L = 150\Omega$ | | 0.06 | | 0 | | e <sub>n</sub> | Input Voltage Noise | >1MHz | | 16 | | nV/√Hz | | i <sub>n</sub> | Input Current Noise | >1MHz | | 1.3 | | pA/√Hz | | X <sub>TALK</sub> | Crosstalk <sup>(2)</sup> | 10MHz | | 62 | | dB | | DC Performa | | | | 02 | | QD. | | V <sub>IO</sub> | Input Offset Voltage(1) | | -8 | 1.4 | +8 | mV | | dV <sub>IO</sub> | Average Drift | | | 10 | | μV/°C | | I <sub>b</sub> | Input Bias Current(1) | | -8 | 3 | +8 | μΑ | | dI <sub>b</sub> | Average Drift | | | 7 | 10 | nA/°C | | | Input Offset Current(1) | | -0.8 | 0.1 | +0.8 | μΑ | | I <sub>IO</sub><br>PSRR | Power Supply Rejection Ratio(1) | DC | 52 | 57 | +0.0 | dΒ | | | Open-Loop Gain <sup>(1)</sup> | DC | 68 | 78 | | dB | | A <sub>OL</sub> | Ouiescent Current(1) | Per Amplifier | 00 | 4.2 | 5.2 | mA | | I <sub>S</sub> Input Charac | | rei Ampiliei | | 7.2 | 5.2 | IIIA | | | Input Resistance | | | 4.3 | | ΜΩ | | R <sub>IN</sub> | Input Capacitance | | | 1.8 | | | | C <sub>IN</sub> | Common Mode Input Range | | | -0.3 to 3.8 | | pF<br>V | | CMRR | · - | DC // - 0\/ to // 1 F | 72 | 87 | | - | | | Common Mode Rejection Ratio <sup>(1)</sup> | DC, $V_{cm} = 0V$ to $V_s - 1.5$ | 72 | 0/ | | dB | | Output Char | acteristics | | | 0.0271- | | | | | | $R_L = 10k\Omega$ to $V_s/2$ | | 0.027 to<br>4.97 | | V | | V <sub>OUT</sub> | Output Voltage Swing | $R_L = 2k\Omega$ to $V_s/2$ | | 0.036 to<br>4.953 | | V | | | | $R_L = 150\Omega$ to $V_s/2^{(1)}$ | 0.3 | 0.12 to<br>4.8 | 4.625 | V | | $I_{OUT}$ | Output Current | | | ±55 | | mA | | <del>-</del> 001 | | -40°C to +85°C | | ±50 | | mA | | $I_{SC}$ | Short-Circuit Output Current | | | ±85 | | mA | | $V_s$ | Power Supply Operating Range | | 2.5 | 5 | 5.5 | V | #### Notes: <sup>1. 100%</sup> tested at 25°C. <sup>2.</sup> $R_f = 1k\Omega$ was used for optimal performance. (For G = +1, $R_f = 0$ ). $V_S = +5V$ , G = 2, $R_f = 2k\Omega$ , $R_L = 2k\Omega$ to $V_S/2$ ; unless otherwise noted. Non-Inverting Frequency Response $V_s = +5V$ Non-Inverting Frequency Response $V_s = +2.7V$ Frequency Response vs. C<sub>L</sub> Inverting Frequency Response $V_s = +5V$ Inverting Frequency Response $V_S = +2.7V$ Large Signal Frequency Response $V_s = +5V$ , G = 2, $R_f = 2k\Omega$ , $R_L = 2k\Omega$ to $V_s/2$ ; unless otherwise noted. Frequency Response vs. Temperature Input Voltage Noise 2nd & 3rd Harmonic Distortion; $V_s = +5V$ 2nd & 3rd Harmonic Distortion; $V_S = +2.7V$ 2nd Harmonic Distortion vs. Vo 3rd Harmonic Distortion vs. Vo $V_s = +5V$ , G = 2, $R_f = 2k\Omega$ , $R_L = 2k\Omega$ to $V_s/2$ ; unless otherwise noted. Small Signal Pulse Response $V_s = +5V$ ©2011 CADEKA Microcircuits LLC $V_S=+5V,\,G=2,\,R_f=2k\Omega,\,R_L=2k\Omega$ to $V_S/2;$ unless otherwise noted. Large Signal Pulse Response $V_s = +5V$ **Output Swing** Channel Matching $V_s = +5V$ ©2011 CADEKA Microcircuits LLC ### **Application Information** #### **General Description** The AD8052LV is a single supply, general purpose, voltage-feedback amplifier fabricated on a complementary bipolar process using a patent pending topography. They feature a rail-to-rail output stage and is unity gain stable. Both gain bandwidth and slew rate are insensitive to temperature. The common mode input range extends to 300mV below ground and to 1.2V below $V_{\text{S}}$ . Exceeding these values will not cause phase reversal. However, if the input voltage exceeds the rails by more than 0.5V, the input ESD devices will begin to conduct. The output will stay at the rail during this overdrive condition. The design uses a Darlington output stage. The output stage is short circuit protected and offers "soft" saturation protection that improves recovery time. Figures 1, 2, and 3 illustrate typical circuit configurations for non-inverting, inverting, and unity gain topologies for dual supply applications. They show the recommended bypass capacitor values and overall closed loop gain equations. Figure 4 shows the typical non-inverting gain circuit for single supply applications. Figure 1. Typical Non-Inverting Gain Circuit Figure 2. Typical Inverting Gain Circuit Figure 3. Unity Gain Circuit Figure 4. Single Supply Non-Inverting Gain Circuit At non-inverting gains other than G=+1, keep $R_g$ below $1k\Omega$ to minimize peaking; thus, for optimum response at a gain of +2, a feedback resistor of $1k\Omega$ is recommended. Figure 5 illustrates the AD8052LV frequency response with both $1k\Omega$ and $2k\Omega$ feedback resistors. Figure 5: Frequency Response vs. Rf ### **Power Dissipation** Power dissipation should not be a factor when operating under the stated $2k\Omega$ load condition. However, applications with low impedance, DC coupled loads should be analyzed to ensure that maximum allowed junction temperature is not exceeded. Guidelines listed below can be used to verify that the particular application will not cause the device to operate beyond it's intended operating range. Maximum power levels are set by the absolute maximum junction rating of 150°C. To calculate the junction temperature, the package thermal resistance value Theta $_{JA}$ ( $\Theta_{JA}$ ) is used along with the total die power dissipation. $$T_{Junction} = T_{Ambient} + (\Theta_{JA} \times P_{D})$$ Where T<sub>Ambient</sub> is the temperature of the working environment. In order to determine $P_D$ , the power dissipated in the load needs to be subtracted from the total power delivered by the supplies. $$P_D = P_{supply} - P_{load}$$ Supply power is calculated by the standard power equation. $$P_{\text{supply}} = V_{\text{supply}} \times I_{\text{RMS supply}}$$ $V_{\text{supply}} = V_{\text{S+}} - V_{\text{S-}}$ Power delivered to a purely resistive load is: $$P_{load} = ((V_{LOAD})_{RMS^2})/Rload_{eff}$$ The effective load resistor (Rload<sub>eff</sub>) will need to include the effect of the feedback network. For instance, Rloadeff in Figure 3 would be calculated as: $$R_I \mid \mid (R_f + R_g)$$ These measurements are basic and are relatively easy to perform with standard lab equipment. For design purposes however, prior knowledge of actual signal levels and load impedance is needed to determine the dissipated power. Here, $P_{\rm D}$ can be found from $$P_D = P_{Ouiescent} + P_{Dvnamic} - P_{Load}$$ Quiescent power can be derived from the specified $I_S$ values along with known supply voltage, $V_{Supply}$ . Load power can be calculated as above with the desired signal amplitudes using: $$(V_{IOAD})_{RMS} = V_{PEAK} / \sqrt{2}$$ $$(I_{IOAD})_{RMS} = (V_{IOAD})_{RMS} / Rload_{eff}$$ The dynamic power is focused primarily within the output stage driving the load. This value can be calculated as: $$P_{DYNAMIC} = (V_{S+} - V_{LOAD})_{RMS} \times (I_{LOAD})_{RMS}$$ Assuming the load is referenced in the middle of the power rails or $V_{\text{supply}}/2$ . The AD8052LV is short circuit protected. However, this may not guarantee that the maximum junction temperature (+150°C) is not exceeded under all conditions. Figure 6 shows the maximum safe power dissipation in the package vs. the ambient temperature for the packages available. Figure 6. Maximum Power Derating #### **Driving Capacitive Loads** Increased phase delay at the output due to capacitive loading can cause ringing, peaking in the frequency response, and possible unstable behavior. Use a series resistance, $R_S$ , between the amplifier and the load to help improve stability and settling performance. Refer to Figure 7. Figure 7. Addition of R<sub>S</sub> for Driving Capacitive Loads Table 1 provides the recommended $R_S$ for various capacitive loads. The recommended $R_S$ values result in approximately <1dB peaking in the frequency response. | C <sub>L</sub> (pF) | R <sub>S</sub> (Ω) | -3dB BW (kHz) | |---------------------|--------------------|---------------| | 10pF | 0 | 100 | | 20pF | 20 | 94 | | 50pF | 33 | 72 | | 100pF | 25 | 58 | Table 1: Recommended R<sub>S</sub> vs. C<sub>L</sub> For a given load capacitance, adjust $R_S$ to optimize the tradeoff between settling time and bandwidth. In general, reducing $R_S$ will increase bandwidth at the expense of additional overshoot and ringing. #### Overdrive Recovery An overdrive condition is defined as the point when either one of the inputs or the output exceed their specified voltage range. Overdrive recovery is the time needed for the amplifier to return to its normal or linear operating point. The recovery time varies, based on whether the input or output is overdriven and by how much the range is exceeded. The AD8052LV will typically recover in less than 20ns from an overdriven condition. Figure 8 shows the AD8052LV in an overdriven condition. Figure 8. Overdrive Recovery #### **Layout Considerations** General layout and supply bypassing play major roles in high frequency performance. CADEKA has evaluation boards to use as a guide for high frequency layout and as an aid in device testing and characterization. Follow the steps below as a basis for high frequency layout: - Include 6.8µF and 0.1µF ceramic capacitors for power supply decoupling - Place the 6.8µF capacitor within 0.75 inches of the power pin - Place the 0.1µF capacitor within 0.1 inches of the power pin - Remove the ground plane under and around the part, especially near the input and output pins to reduce parasitic capacitance - Minimize all trace lengths to reduce series inductances Refer to the evaluation board layouts below for more information. ### **Evaluation Board Information** The following evaluation boards are available to aid in the testing and layout of these devices: | Evaluation Board | Products | |------------------|------------------| | CEB006 | AD8052LV in SOIC | | CEB010 | AD8052LV in MSOP | #### **Evaluation Board Schematics** Evaluation board schematics and layouts are shown in Figures 9-13. These evaluation boards are built for dual-supply operation. Follow these steps to use the board in a single-supply application: - 1. Short -Vs to ground. - 2. Use C3 and C4, if the -V<sub>S</sub> pin of the amplifier is not directly connected to the ground plane. Figure 9. CEB006 & CEB010 Schematic Figure 10. CEB006 Top View Figure 11. CEB006 Bottom View Figure 12. CEB010 Top View Figure 13. CEB010 Bottom View www.cadeka.com **M** 13 ### **Mechanical Dimensions** #### SOIC-8 Package | SOIC-8 | | | | | |------------|----------|------|--|--| | SYMBOL | MIN | MAX | | | | A1 | 0.10 | 0.25 | | | | В | 0.36 | 0.48 | | | | С | 0.19 | 0.25 | | | | D | 4.80 | 4.98 | | | | Е | 3.81 | 3.99 | | | | е | 1.27 BSC | | | | | Н | 5.80 | 6.20 | | | | h | 0.25 | 0.5 | | | | L | 0.41 | 1.27 | | | | Α | 1.37 | 1.73 | | | | $\theta_1$ | 00 | 80 | | | | Χ | 0.55 ref | | | | | θ2 | 7º BSC | | | | #### NOTE: - 1. All dimensions are in millimeters. - 2. Lead coplanarity should be 0 to 0.1mm (0.004") max. - 3. Package surface finishing: VDI 24~27 - 4. All dimension excluding mold flashes. - 5. The lead width, B to be determined at 0.1905mm from the lead tip. ### MSOP-8 Package ### For additional information regarding our products, please visit CADEKA at: cadeka.com CADEKA Headquarters Loveland, Colorado T: 970.663.5452 T: 877.663.5452 (toll free) CADEKA, the CADEKA logo design, Comlinear, and the Comlinear logo design are trademarks or registered trademarks of CADEKA Microcircuits LLC. All other brand and product names may be trademarks of their respective companies. CADEKA reserves the right to make changes to any products and services herein at any time without notice. CADEKA does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by CADEKA; nor does the purchase, lease, or use of a product or service from CADEKA convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of CADEKA or of third parties. Copyright ©2011 by CADEKA Microcircuits LLC. All rights reserved.