# 8 Mbit (256Kb x32, Burst) Flash Memory PRELIMINARY DATA # ■ SUPPLY VOLTAGE - V<sub>DD</sub> = 5V Supply Voltage - V<sub>DDQ</sub> = 3.3V Input/Output Supply Voltage - Optional V<sub>PP</sub> = 12V for fast Program and Erase # ■ CONFIGURABLE OPTIONS - Synchronous or Asynchronous write mode - Burst Wrap/No-wrap default - Critical Word X (3 or 4) and Burst Word Y (1 or 2) latency times #### ACCESS TIME - Synchronous X-Y-Y-Y Burst Read up to 40MHz - Asynchronous Read: 100ns - PROGRAMMING TIME: 10µs typical # ■ MEMORY BLOCKS - 32 equal Main blocks of 256 Kbit - One Overlay block of 256 Kbit # ■ ELECTRONIC SIGNATURE Manufacturer Code: 20h Device Code: F0hVersion Code: 0-7h # **DESCRIPTION** The M58BF008 is a family of 8 Mbit non-volatile Flash memories that can be erased electrically at the block level and programmed in-system. Family members are configured during product testing for a specific Synchronous or Asynchronous Write mode, a Burst default of Wrap or No-wrap and for Critical Word X = 3 or 4 and Burst Word Y = 1 or 2 latency times. The Main memory array matrix allows each of the 32 equal blocks of 256 Kbit to be erased separately and re-programmed without affecting other blocks. The memory features a 256 Kbit Overlay block having the same address space as the first Main memory block. The Overlay block provides a secure storage area that is controlled by special Instructions and an external input. A separate supply $V_{DDQ}$ allows the Input/ Output signals to be at 3.3V levels, while the main supply V<sub>DD</sub> is 5V. Figure 1. Logic Diagram February 2000 1/36 Figure 2. LBGA Connections (Top view through package) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | |---|------|------|--------------------|-----------------|-------------------------|--------------------|-------|------| | A | A16 | A15 | A13 | A11 | A9 | A8 | A4 | A3 | | В | A17 | A14 | A12 | A10 | A7 | A6 | A1 | A2 | | С | DQ1 | DQ2 | DQ0 | $V_{DD}$ | V <sub>SS</sub> | AO | A5 | DQ31 | | D | DQ4 | DQ3 | $V_{\rm DDQ}$ | DU | $V_{PP}$ | $V_{DDQ}$ | DQ30 | DQ28 | | E | DQ7 | DQ5 | V <sub>SSQ</sub> , | DU | DU | V <sub>SSQ</sub> , | DQ29 | DQ27 | | F | DQ8 | DQ6 | V <sub>DDQ</sub> , | DU | DU | V <sub>SSQ</sub> , | DQ26 | DQ25 | | G | DQ10 | DQ9 | V <sub>SSQ</sub> , | $V_{DDQ}$ | DU | $V_{DDQ}$ | DQ23 | DQ24 | | н | DQ11 | DQ12 | BAA | V <sub>SS</sub> | $V_{DD}$ | DQ22 | DQ201 | DQ19 | | J | DQ14 | DQ13 | CLK | ( G | $\overline{\mathbb{W}}$ | DQ18 | DQ21 | DQ17 | | К | DQ15 | RP | LBA | (Ē) | $\overline{W}R$ | $\overline{GD}$ | DU | DQ16 | **Table 1. Signal Names** | A0-A17 | Address Inputs | | | | | | |------------------|--------------------------------------------|--|--|--|--|--| | DQ0-DQ31 | Data Input/Output | | | | | | | CLK | System Clock | | | | | | | RP | Reset/Power-down | | | | | | | Ē | Chip Enable | | | | | | | G | Output Enable | | | | | | | GD | Output Disable | | | | | | | W | Write Enable | | | | | | | LBA | Load Burst Address | | | | | | | WR | Write/Read | | | | | | | BAA | Burst Address Advance | | | | | | | $V_{DD}$ | Supply Voltage | | | | | | | V <sub>DDQ</sub> | Supply Voltage for Input/Output<br>Buffers | | | | | | | V <sub>PP</sub> | Program Supply Voltage | | | | | | | V <sub>SS</sub> | Ground | | | | | | | V <sub>SSQ</sub> | Input/Output Ground | | | | | | | NC | Not Connected Internally | | | | | | | DU | Don't Use as Internally Connected | | | | | | When the $V_{PP}$ supply is at $V_{SS}$ this prevents programming and erasure of the memory blocks and, in addition, it prevents reading of the Overlay block. When the $V_{PP}$ supply is at 5V it enables both in-system program/erase and read access to the Overlay block. For a limited time and number of program/erase cycles the $V_{PP}$ supply may be raised to 12V to provide fast program and erase times. A Command Interface decodes the Instructions written to the memory to access or modify the memory content, to toggle the enable/disable of read access to the Overlay block, to toggle the burst Wrap/No-wrap or to toggle the Synchronous or Asynchronous Read mode. A Program/Erase Controller (P/E.C.) executes the algorithms taking care of the timings necessary for program and erase operations. The P/E.C. also takes care of verification to unburden the system microprocessor, while a Status Register tracks the status of each operation. The following Instructions are executed by the memory in either Asynchronous or Synchronous mode. Access or modify memory content: - Read Array - Read or Clear Status Register - Read Electronic Signature - Erase Main memory block or Overlay block - Program Main memory or Overlay memory - Program Erase Suspend or Resume # Toggle: - Asynchronous/Synchronous Read - Overlay Block Read Enable/Disable - Burst Wrap/No-wrap The M58BF008 devices are offered in PQFP80 and LBGA80 1.0mm ball pitch packages. Table 2. Absolute Maximum Ratings (1) | Symbol | Parameter | Value | Unit | |------------------------------------|-------------------------------|-------------------------------|------| | T <sub>A</sub> | Ambient Operating Temperature | -40 to 125 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -40 to 125 | °C | | T <sub>STG</sub> | Storage Temperature | -55 to 150 | °C | | V <sub>IO</sub> | Input Output Voltage | –0.6 to V <sub>DDQ</sub> +0.6 | V | | V <sub>DD</sub> , V <sub>DDQ</sub> | Supply Voltage | -0.6 to 7 | V | | V <sub>PP</sub> | Program Voltage | -0.6 to 13.5 | V | Note: 1. Stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. #### **ORGANISATION** The M58BF008 has a data path width of 32 bit (Double-Word) and is organised as a Main memory array of 32 blocks of 256 Kbit plus an Overlay block of 256 Kbit having the same address space as the first Main memory block. The memory map is shown in Table 3. The memory is addressed by A0-A17 which are static for Asynchronous or latched for Synchronous operation. Data Input/Output is static or latched on DQ0-DQ31, these signals output data, **Table 3. Block Addresses** | # | Size<br>(Kbit) | Address Range | |---------------|----------------|---------------| | 31 | 256 | 3E000-3FFFF | | 30 | 256 | 3C000-3DFFF | | 29 | 256 | 3A000-3BFFF | | 28 | 256 | 38000-39FFF | | 27 | 256 | 36000-37FFF | | 26 | 256 | 34000-35FFF | | 25 | 256 | 32000-33FFF | | 24 | 256 | 30000-31FFF | | 23 | 256 | 2E000-2FFFF | | 22 | 256 | 2C000-2DFFF | | 21 | 256 | 2A000-2BFFF | | 20 | 256 | 28000-29FFF | | 19 | 256 | 26000-27FFF | | 18 | 256 | 24000-25FFF | | 17 | 256 | 22000-23FFF | | 16 | 256 | 20000-21FFF | | 15 | 256 | 1E000-1FFFF | | 14 | 256 | 1C000-1DFFF | | 13 | 256 | 1A000-1BFFF | | 12 | 256 | 18000-19FFF | | 11 | 256 | 16000-17FFF | | 10 | 256 | 14000-15FFF | | 9 | 256 | 12000-13FFF | | 8 | 256 | 10000-11FFF | | 7 | 256 | 0E000-0FFFF | | 6 | 256 | 0C000-0DFFF | | 5 | 256 | 0A000-0BFFF | | 4 | 256 | 08000-09FFF | | 3 | 256 | 06000-07FFF | | 2 | 256 | 04000-05FFF | | 1 | 256 | 02000-03FFF | | 0 | 256 | 00000-01FFF | | Overlay Block | 256 | 00000-01FFF | status or signatures read from the memory, or they input data to be programmed or Instruction commands to the Command Interface. # Asynchronous mode Memory control is provided by Chip Enable $\overline{E}$ , Output Enable $\overline{G}$ and Write Enable $\overline{W}$ for read and write operations. #### Synchronous mode Memory control is provided by Load Burst Address $\overline{\text{LBA}}$ which loads a read or write address. A Synchronous Single Read or a Synchronous Burst Read is performed under control of Output Enable $\overline{\text{G}}$ . Synchronous Write is controlled by Write/Read Enable $\overline{\text{WR}}$ , Load Burst Address $\overline{\text{LBA}}$ and Write Enable $\overline{\text{W}}$ . Internal advance of the burst address is controlled by Burst Address Advance $\overline{\text{BAA}}$ . #### SIGNAL DESCRIPTIONS See Figure 1 and Table 1. **Address Inputs (A0-A17).** The address signal A17 is the MSB and A0 the LSB. In the Asynchronous mode the addresses must be stable before Chip Enable $\overline{E}$ and Write Enable $\overline{W}$ go to $V_{IL}$ . They must remain stable during the read or write cycle. In the Synchronous modes, the addresses are latched by the rising edge of the System Clock CLK when both Latch Burst Address $\overline{L}BA$ and Chip Enable $\overline{E}$ are at $V_{IL}$ . The addresses are latched for a read operation if Write/Read $\overline{W}R$ is at $V_{IH}$ or for a write operation when it is at $V_{IL}$ . **Data Input/Output (DQ0-DQ31).** The data signal DQ31 is the MSB and DQ0 the LSB. Commands are input on DQ0-DQ7. Data input is a Double-Word to be programmed in the memory or an Instruction command to the Command Interface. Data is read from the Main or Overlay memory blocks, the Status Register or the Electronic Signature. In the Asynchronous mode data is read when the addresses are stable and Chip Enable $\overline{E}$ and Output Enable $\overline{G}$ are at $V_{IL}$ . Commands or address/data are written when Chip Enable $\overline{E}$ and Write $\overline{W}$ are at $V_{IL}$ . In the Synchronous mode, after addresses are latched, data is read on a rising edge of the System Clock CLK when Chip Enable $\overline{E}$ is at $V_{IL}$ and if Output Enable was at $V_{IL}$ on the previous rising clock edge. Data is written on a rising edge of the System Clock CLK when Chip Enable $\overline{E}$ and Write Enable $\overline{W}$ are at $V_{II}$ . The outputs are high impedance when Chip Enable $\overline{E}$ or Output Enable $\overline{G}$ are at $V_{IH}$ , or when Output Disable $\overline{GD}$ is at $V_{IL}$ . Outputs are also high impedance when System Reset $\overline{RP}$ is at $V_{IL}$ . **System Clock (CLK).** All synchronous signals are input and output relative to the System Clock. Synchronous input signals must respect the setup and hold times relative to the System Clock rising edge. **Reset/Power-down (RP).** The Reset/Power-down RP input provides a hardware reset for the memory. When Reset/Power-down RP is at $V_{IL}$ the memory is reset and in the Power-down mode. In this mode the outputs are high impedance and the current consumption is minimised. When Reset/Power-down RP is at $V_{IH}$ the memory is in the normal operating mode. When leaving the Power-down mode the memory enters the Asynchronous Read Array mode. Reset/Power-down has a weak pull-up resistor to $V_{DDQ}$ and will assume a high level if not connected Chip Enable $(\overline{E})$ . When the Chip Enable $\overline{E}$ input is at $V_{IL}$ it activates the memory control logic, input buffers, decoders and sense amplifiers. When Chip Enable $\overline{E}$ is at $V_{IH}$ the memory is deselected and the power consumption is reduced to the standby level. Output Enable $(\overline{G})$ . Output Enable $\overline{G}$ controls the data output buffers. In the Asynchronous mode data is output when Output Enable $\overline{G}$ is at $V_{IL}$ . In the Synchronous mode, Output Enable $\overline{G}$ is sampled on the rising edge of the System Clock CLK. If Output Enable $\overline{E}$ is at $V_{IL}$ then valid output data on DQ0-DQ31 can be read at the next rising edge of the System Clock CLK. Output Disable $(\overline{GD})$ . In the Asynchronous mode the data outputs DQ0-DQ31 are high impedance when Output Disable $\overline{GD}$ is at $V_{IL}$ , irrespective of the state of Output Enable $\overline{G}$ . In Synchronous mode Output Disable $\overline{GD}$ is sampled, together with Output Enable $\overline{G}$ , on the rising edge of the System Clock CLK. If Output Disable is at $V_{IL}$ then the data outputs DQ0-DQ31 are high impedance at the next rising edge of the System Clock CLK, irrespective of the state of Output Enable $\overline{G}$ . Output Disable has a weak pull-up resistor to $V_{DDQ}$ and will assume a high level if not externally connected. Write Enable ( $\overline{W}$ ). The Write Enable $\overline{W}$ input controls the writing of commands or input data. In the Asynchronous mode commands or data are written when Chip Enable $\overline{E}$ and Write Enable $\overline{W}$ are at $V_{IL}$ . In the Synchronous mode with Chip Enable $\overline{E}$ at $V_{IL}$ , input data is sampled if Write Enable $\overline{W}$ is at $V_{IL}$ on the rising edge of the System Clock CLK. Load Burst Address (LBA). In the Asynchronous mode Load Burst Address LBA is Don't Care (but if it falls during an asynchronous read then a new read cycle is started). In the Synchronous mode Load Burst Address LBA enables latching of the burst starting address for Synchronous read or write. The address is latched on the rising edge of the System Clock CLK if Load Burst Address LBA is at V<sub>IL</sub>. **Write/Read (WR).** Write/Read $\overline{W}R$ is used in Synchronous mode to control write or read operations. If Load Burst Address $\overline{LBA}$ is at $V_{IL}$ and Write/Read is at $V_{IL}$ then the rising edge of the System Clock CLK latches a write address. If Write/Read is at $V_{IH}$ then a read address is latched. Write/Read has a weak pull-up resistor to $V_{\mbox{\scriptsize DDQ}}$ and will assume a high level if not externally connected. Burst Address Advance (BAA). When Burst Address Advance BAA is at V<sub>IL</sub>, the rising edge of the System Clock CLK advances the burst address. When Burst Address Advance BAA is at V<sub>IH</sub> the advance is suspended. $V_{DD}$ Supply Voltage. The supply $V_{DD}$ provides the power to the internal circuits of the memory. The $V_{DD}$ supply voltage is 4.5 to 5.5V. $V_{DDQ}$ Input/Output Supply Voltage. The Input/Output supply $V_{DDQ}$ provides the power for the input/outputs of the memory, independent from the supply $V_{DD}$ . The Input/Output supply $V_{DDQ}$ may be connected to the $V_{DD}$ supply or it can use a separate supply of 3.0 to 3.6V. **V<sub>PP</sub> Program/Erase Supply Voltage.** The Program/Erase supply V<sub>PP</sub> is used for programming and erase operations. The memory normally executes program and erase operations at the supply V<sub>PP1</sub> voltage levels. In a manufacturing environment, programming may be speeded up by applying a higher $V_{PPH}$ level to the $V_{PP}$ Program/Erase Supply. This is not intended for extended use. The $V_{PPH}$ supply may be applied for a total of 80 hours maximum and during program and erase for a maximum of 1000 cycles. Stressing the device beyond these limits could damage the device. When $V_{PP}$ Program/Erase supply is at $V_{SS}$ all blocks are protected from programming or erase. Leaving $V_{PP}$ floating is equivalent to connecting it to $V_{SS}$ due to an internal pull-down circuit. **Ground (VSS and VSSQ).** The Ground $V_{SS}$ is the reference for the internal supply voltage $V_{DD}$ . The Ground $V_{SSQ}$ is the reference for the Input/Output supply $V_{DDQ}$ . #### **DEVICE OPERATIONS** See Table 4 for Asynchronous or Synchronous Bus Operations. In the Asynchronous mode the memory is selected with Chip Enable $\overline{E}$ Low. The data outputs are enabled by Output Enable $\overline{G}$ Low or disabled by Output Disable $\overline{GD}$ Low. Data is input by Write Enable $\overline{W}$ Low. In the Synchronous mode the memory latches addresses and data (input or output) on the rising edge of the System Clock CLK. Burst address latching is enabled by Load Burst Address LBA Low with Write/Read WR Low for a write cycle or High for a read cycle. Data outputs are enabled for reading on the rising edge of the System Clock CLK when Output Enable $\overline{G}$ is low. Data is input on the rising edge of the System Clock CLK when Write Enable $\overline{W}$ is low. The memory is deselected and in standby mode when Chip Enable $\overline{E}$ is High, and it is reset or in power-down mode when Reset/Power-Down $\overline{\text{RP}}$ is Low. **Read.** Read operations are used to output the contents of the memory, the Electronic Signature or the Status Register. The data read depends on the previous Instruction given to the memory. Read operations can be Asynchronous or Synchronous, with a single or burst read. On power-up the device is in Asynchronous read mode, the Instruction Asynchronous/Synchronous Read Toggle ART can be used to enter the Synchronous read mode. Asynchronous Read. To read a data Double-Word in Asynchronous mode the address inputs must be stable and Chip Enable E must be Low during the read cycle. Output Enable G must be Low and Output Disable GD High. The Load Burst Address LBA is Don't Care, but its falling edge will start a new read cycle. Table 4. Bus Operations (1,2) | Operation | RP | CLK | Ē | LBA | ₩R | W | GD | G | DQ0-DQ31 | |---------------------------------------|-----------------|-----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------| | Asynchronous Read | V <sub>IH</sub> | Х | VIL | Х | Х | V <sub>IH</sub> | V <sub>IH</sub> | VIL | Data Output | | Asynchronous Write | V <sub>IH</sub> | Х | VIL | Х | Х | VIL | ViH | VIH | Data Input | | Synchronous Read | V <sub>IH</sub> | | VIL | V <sub>IH</sub> | VIH | Х | ViH | VIL | Data Output | | Synchronous Write Address for Read | V <sub>IH</sub> | 7 | VIL | VIL | V <sub>IH</sub> | Х | V <sub>IH</sub> | V <sub>IH</sub> | Х | | Synchronous Write Address for Command | V <sub>IH</sub> | | VIL | VIL | VIL | Х | VIH | V <sub>IH</sub> | Х | | Synchronous Data Write | V <sub>IH</sub> | 工 | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Data Input | | Output Disabled by G | V <sub>IH</sub> | Х | V <sub>IL</sub> | Х | Х | Х | V <sub>IH</sub> | V <sub>IH</sub> | Hi-Z | | Output Disabled by GD | V <sub>IH</sub> | Х | V <sub>IL</sub> | Х | Х | Х | V <sub>IL</sub> | Х | Hi-Z | | Standby | V <sub>IH</sub> | Х | V <sub>IH</sub> | Х | Х | Х | Х | Х | Hi-Z | | Reset / Power-down | VIL | Х | Х | Х | Х | Х | Х | Х | Hi-Z | Note: 1. See Device Operations, Instructions and Commands, sections for more details. **Table 5. Read Electronic Signature** | Code | RP | Ē | G | w | A0 | <b>A</b> 1 | A2-A17 | DQ0-DQ31 | |--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------|-----------| | Manufacturer | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Don't Care | 00000020h | | Device | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Don't Care | 000000F0h | | Version | V <sub>IH</sub> | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Don't Care | 0000000xh | Note: "x" = version level. The first version is "0" and it can have a value up to "7". <sup>2.</sup> X=V<sub>IL</sub> or V<sub>IH</sub>. - Synchronous Single Read. To read a single data Double-Word in Synchronous mode Chip Enable E must be Low. Load Burst Address LBA must be Low for one System Clock CLK rising edge with Write/Read WR High. This latches the read address, after which the address bus inputs are Don't Care. The Output Enable G is Low for a single System Clock CLK cycle. The Double-Word of valid data is output on the next System Clock CLK rising edge. - Synchronous Burst Read. To read a burst of four Double-Words in Synchronous mode Chip Enable /E must be Low. Load Burst Address LBA must be Low for one System Clock CLK rising edge with Write/Read WR High. This latches the first address of the burst sequence, after which the address bus inputs are Don't Care. The Output Enable $\overline{G}$ is driven Low before the burst output sequence. Four Double-Words of data are output on the subsequent System Clock CLK rising edges if Burst Address Advance BAA is maintained Low. The address advance for synchronous burst read is suspended if Burst Address Advance BAA goes High and the output data remains constant. The data bus will go high impedance on the rising edge of the System Clock CLK after Output Enable G goes High. The burst timing depends on the device configuration for the Critical Word X and Burst Word Y latency times and the choice of wrap or no-wrap for burst addresses. The operation burst wrap is shown in Table 13. The wrap sequence uses only the address bits A0 and A1 and does not repeat after the last Double-Word has been output. Read Overlay Block. The Overlay block can be read, as for a Main block, after it has been enabled. To enable the Overlay block the Overlay Block Enable bit OBEB and the Overlay Block Status bit OBS in the Status Register must be set to '1' - see Table 9. The Overlay Block Enable bit OBEB can be set to '1' in three ways - see Table 10: - By Toggling the Reset/Power-Down signal RP with the V<sub>PP</sub> Program/Erase supply in the range V<sub>PP1</sub> or V<sub>PPH</sub>. V<sub>PP</sub> out of range will reset the OBEB bit to '0'. - By a leaving power-on reset with V<sub>PP</sub> Program/ Erase supply in the range V<sub>PP1</sub> or V<sub>PPH</sub>. V<sub>PP</sub> out of range will reset the OBEB bit to '0'. - By giving the Overlay Block Enable/Disable for Read Instruction OBT. The Overlay Block Status bit OBS monitors the V<sub>PP</sub> Program/Erase supply and will be set to '1' when in the range V<sub>PP1</sub> or V<sub>PPH</sub>. The Overlay block is enabled with OBEB at '1' but will not be read unless OBS status bit is also at '1'. If it is not then a read operation will read the contents of the Main block at the same address. When the Overlay block is enabled for reading, only this one block of 256 Kbit is accesible and none of the other Main blocks may be accessed, the address signals A13-A17 are Don't Care. Read Electronic Signature. The memory contains three Electronic Signature codes identifying the manufacturer, device and version, which can be read after giving the Instruction RSIG. The manufacturer code 00000020h is read when the address inputs A0 and A1 are at $V_{IL}$ . The device code 000000F0h is read when A0 is at $V_{IH}$ and A1 is at $V_{IL}$ . The version code 0000000xh is read when A0 is at $V_{IL}$ and A1 is at $V_{IH}$ . The codes are read on DQ0-DQ31, all other address signal inputs are Don't Care. See Table 5. **Write.** Write operations are used to give commands to the memory that latch input data and addresses to program or block addresses to erase. - Asynchronous Write. To write data in the Asynchronous mode the address inputs must be stable and Chip Enable E must be Low during the write cycle. Write W must be Low and input data valid on the rising edge is Write W. - Synchronous Write. To write input data in Synchronous mode Chip Enable E must be Low. Load Burst Address LBA must be Low for one System Clock CLK rising edge with Write/ Read WR Low. This latches the write address, after which the address bus inputs are Don't Care. When Write Enable W is Low input data is latched on the next System Clock CLK rising edge. **Output Disable.** The data outputs are high impedance when the Output Enable $\overline{G}$ is High or when the Output Disable $\overline{GD}$ is Low, independent of the level on Output Enable $\overline{G}$ . **Standby.** The memory is in standby when the P/E.C. is not running, the memory is in read mode and Chip Enable $\bar{E}$ is High. The power consumption is reduced to the standby level and the outputs are high impedance, independent of the Output Enable $\bar{G}$ or Write Enable $\bar{W}$ inputs. If Chip Enable goes High during a program or erase operation the device enters the standby mode when the internal algorithm has finished. **Reset/Power-down.** During power-down all internal circuits are switched off, the memory is deselected and the outputs are high impedance. The memory is in Power-down mode when Reset/Power-down $\overline{RP}$ is Low. The power consumption is reduced to the power-down level, independent of the Chip Enable $\overline{G}$ or Write Enable $\overline{W}$ inputs. If Reset/Power-down $\overline{RP}$ is pulled Low during a program or erase operation this is aborted and the memory content is no longer valid. #### **INSTRUCTIONS AND COMMANDS** The Instructions are listed in Tables 6 and 7. They may be broadly divided into two types, those that access or modify the memory content and those that toggle a mode or function. The Instructions that access or modify the memory content include: - Read Memory Array (RD) - Read Status Register (RSR) and Clear Status Register (CLRS) - Read Electronic Signature (RSIG) - Erase (EE) and Overlay Block Erase (OBEE) - Program (PG) and Overlay Block Program (OB-PG) - Program or Erase Suspend (PES) and Program or Erase Resume (PER) The Instructions that toggle a mode or function include: - Asynchronous/Synchronous Read mode Toggle (ART) - Wrap/No-wrap Burst mode Toggle (WBT) - Overlay Block Enable/Disable function Toggle (OBT) Instructions are written, in one or more write cycles, to the memory Command Interface (C.I.) for decoding. The Command Interface is reset to Read Memory Array at power-up, when exiting from power-down. Any invalid sequence of commands will also reset the Command Interface to Read Memory Array. A Program/Erase Controller (P/E.C.) handles all the timing and verifies the correct execution of the Program or Erase instructions. The P/E.C. has a Status Register which monitors the operations and which may be read at any time during program or erase. The Status Register bits indicate the operation and exit status of the internal algorithms. The $V_{PP}$ Program and Erase Supply Voltage must be within the range $V_{PP1}$ or $V_{PPH}$ for programming or erasure. If $V_{PP}$ out of range, the program or erase algorithms do not start and Status Register bit $V_{PP}$ Status $V_{PPS}$ will be set to '1'. Table 6. Commands | Code | Command | |------|------------------------------------------| | 02h | Overlay Block Erase Set-up | | 04h | Overlay Block Program Set-up | | 06h | Overlay Block Read Enable/<br>Disable | | 0Dh | Overlay Block Erase Confirm | | 20h | Erase Set-up | | 30h | Wrap/No-wrap Burst Toggle | | 40h | Program Set-up | | 50h | Clear Status Register | | 60h | Asynchronous/Synchronous<br>Read Toggle | | 70h | Read Status Register | | 90h | Read Electronic Signature | | B0h | Program/Erase Suspend | | D0h | Program/Erase Resume or<br>Erase Confirm | | FFh | Read Memory Array | **Table 7. Instructions** | Mne-<br>Instruction | | Cycles | 1st Cycle | | | 2nd Cycle | | | |---------------------|----------------------------------------|--------|-----------|---------|------|-----------|-------------------------------------|-------------------------| | monic | instruction | Cycles | Operation | Address | Data | Operation | Address. | Data | | RD | Read Memory<br>Array | 1+ | Write | 00000h | FFh | Read | Read Address | Data Output | | RSR | Read Status<br>Register | 1+ | Write | 00000h | 70h | Read | х | Status<br>Register | | CLRS | Clear Status<br>Register | 1 | Write | 00000h | 50h | | | | | RSIG | Read Electronic<br>Signature | 1+++ | Write | 00000h | 90h | Read | Signature<br>Address | Electronic<br>Signature | | EE | Erase | 2 | Write | 00000h | 20h | Write | Block Address | D0h | | OBEE | Overlay Block<br>Erase | 2 | Write | 00000h | 02h | Write | Overlay Block<br>Address | 0Dh | | PG | Program | 2 | Write | 00000h | 40h | Write | Program<br>Address | Data Input | | OBPG | Overlay Block<br>Program | 2 | Write | 00000h | 04h | Write | Overlay Block<br>Program<br>Address | Data Input | | PES | Program/Erase<br>Suspend | 1 | Write | 00000h | B0h | | | | | PER | Program/Erase<br>Resume | 1 | Write | 00000h | D0h | | | | | ART | Asynch/Synch<br>Read Toggle | 1 | Write | 00000h | 60h | | | | | WBT | Wrap//No-wrap<br>Burst Toggle | 1 | Write | 00000h | 30h | | | | | OBT | Overlay Block<br>Read En/Dis<br>Toggle | 1+ | Write | 00000h | 06h | Read | Read Address | Data Output | Read Memory Array (RD). The Read Memory Array instruction consists of one write cycle giving the command FFh at the address 00000h. Subsequent read operations will read the addressed location and output the memory data. The data can be read from the Main memory Array or the Overlay memory block if it is enabled. Read Status Register (RSR). The Read Status Register instruction consists of one write cycle giving the command 70h at the address 00000h. Subsequent read operations will output the Status Register contents. See Table 8 for an explanation of the Status Register bits. The Status Register indicates when a program or Erase operation is complete and its success or failure. The Status Register also indicates if the Overlay block is accessible for reading. The Read Status Register instruction may be given at any time, including while a program or erase operation in progress. Clear Status Register (CLRS). The Clear Status Register instruction consists of one write cycle giving the command 50h at the address 00000h. The Clear Status Register command clears the bits 3, 4 and 5 of the Status Register if they have been set to '1' by the P/E.C. operation. The Clear Status Register command should be given after an error has been detected and before any new operation is attempted. A Read Memory Array command should also be given before data can be read from the memory array. Read Electronic Signature (RSIG). The Read Electronic Signature instruction consists of a first write cycle giving the command 90h at the address 00000h. This is followed by three read operations at addresses xxxx0h, xxxx1h and xxxx2h which output the manufacturer, device and version codes respectively. **Table 8. Status Register Bits** | Mne-<br>monic | Bit | Name | Logic<br>Level | Definition | Note | |----------------|-----|---------------------------------|----------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | P/ECS | 7 | P/E.C. Status | '1' | Ready | Indicates the P/E.C. status, check during | | P/EC3 | , | P/E.C. Status | '0' | Busy | Program or Erase | | | | | '1' | Suspend | On Program/Erase Suspend instruction both | | PESS | 6 | Program/Erase<br>Suspend Status | '0' | In Progress or<br>Completed | P/ECS and PESS bits are set to '1'. Either ES bit or PS bit is set to '1'. PESS and either ES or PS bits remain at '1' until Erase Resume instruction is given. | | ES | 5 | Erase Status | '1' | Erase Error or<br>Erase Suspend | ES bit is set to '1' if either PESS instruction is given or Erase operation fails. If ES bit is '1', | | | | | '0' | Erase Success | check PESS bit. | | PS | 4 | Program Status | '1' | Program Error or<br>Program Suspend | PS bit is set to '1' if either PESS instruction is given or Program operation fails. If PS bit is '1', | | | | | '0' | Program Success | check PESS bit. | | \(\text{DD0}\) | | V 0/5/ | '1' | V <sub>PP</sub> Invalid | VPPS bit is set to '1' if initially VPP is not VPPH | | VPPS | 3 | V <sub>PP</sub> Status | '0' | V <sub>PP</sub> OK | nor V <sub>PP1</sub> , when Program or Erase Instruction are executed. | | Reserved | 2 | | | | | | OBEB | 1 | Overlay Block | '1' | Enabled | OBEB bit is set to '1' when Overlay Block is | | OBLB | ' | Enable Bit | '0' | Disabled | Enabled. | | OBS | 0 | Overlay Block | '1' | Activated | OBS bit is set to '1' when OBEB is '1' and VPP | | OBS | U | Status | '0' | Not Activated | is in the range V <sub>PP1</sub> or V <sub>PPH</sub> . | **Erase (EE).** The Erase instruction consists of two write cycles, the first is the erase set-up command 20h at the address 00000h. This is followed by the Erase Confirm command D0h written to an address within the block to be erased. If the second is not the Erase Confirm command the Status Register bits 4 and 5 are set to '1' and the instruction aborts. While erasing is in progress only the Read Status Register and Erase Suspend instructions are valid. Blocks are erased one at a time. An erase operation sets all bits in a block to '1'. The erase algorithm automatically programs all bits to '0' before erasing the block to all '1's. Read operations output the Status Register after the erase operation has started. The Status Register bit 7 is '0' while the erase is in progress and is set to '1' when it is completed. After completion the Status Register bit 5 is set to '1' if there has been an erase failure. Erasure should not be attempted when the V<sub>PP</sub> Program/Erase Supply Voltage is out of the range V<sub>PP1</sub> or V<sub>PPH</sub> as the results will be uncertain. The Status Register bit 3 is set to '1' if V<sub>PP</sub> is not within the allowed ranges when erasing is attempted or if it falls out of the ranges during erase execution. The erase operation aborts if $V_{PP}$ drops out of the allowed range or if Reset/Power-down $\overline{RP}$ falls to $V_{IL}$ . As data integrity cannot be guaranteed when the erase operation is aborted, the erase must be repeated. A Clear Status Register instruction must be given to clear the Status Register bits. Overlay Block Erase (OBEE). The Overlay Block Erase instruction consists of two write cycles, the first is the Overlay block erase set-up command 02h at the address 00000h. This is followed by the Overlay Block Erase Confirm command 0Dh written to an address within the Overlay block. If the second is not the Overlay Block Erase Confirm command the Status Register bit 5 is set to '1' and the instruction aborts. While erasing is in progress only the Read Status Register instruction is valid. The operation is executed as described for the Erase (EE) instruction of the Main memory array. A Clear Status Register instruction must be given to clear the Status Register bits. **Program (PG).** The Program instruction consists of two write cycles, the first is the program set-up command 40h at the address 00000h. This is followed by a second write cycle to latch the address and data to be programmed. This second command starts the P/E.C. A program operation can be aborted by writing FFFFFFFh to any address after the program set-up command has been given. While programming is in progress only the Read Status Register and Program Suspend instructions are valid. Read operations output the Status Register after the program operation has started. The Status Register bit 7 is '0' while programming is in progress and is set to '1' when it is completed. After completion the Status Register bit 4 is set to '1' if there has been a programming failure. Programming should not be attempted when the V<sub>PP</sub> Program/Erase Supply Voltage is out of the range V<sub>PP1</sub> or V<sub>PPH</sub> as the results will be uncertain. The Status Register bit 3 is set to '1' if V<sub>PP</sub> is not within the allowed ranges when programming is attempted or if it falls out of the ranges during program execution. The program operation aborts if $V_{PP}$ drops out of the allowed ranges or if Reset/Power-Down $\overline{RP}$ falls to $V_{IL}$ . As data integrity cannot be guaranteed when the program operation is aborted, the memory block must be erased and programming repeated. A Clear Status Register instruction must be given to clear the Status Register bits. Overlay Block Program (OBPG). The Overlay Block Program instruction consists of two write cycles, the first is the program set-up command 04h at the address 00000h. This is followed by a second write cycle to latch the address and data to be programmed. This second command starts the P/E.C. The operation is executed as described for the Program (PG) instruction of the Main memory array. While programming of the Overlay block in progress only the Read Status Register instruction is valid. Program/Erase Suspend (PES). As memory erasure takes of the order of seconds to complete and programming a few microseconds, a Program/Erase Suspend instruction is implemented. Program/Erase Suspend interrupts the operations to allow reading or programming in a block other than one in which program or erase is suspended. A Program/Erase Suspend instruction is accepted only during a Program or Erase instruction. When the Program/Erase Suspend command is written to the Command Interface, the P/E.C. freezes the program or erase operation. The suspended program or erase operation may be restarted by using the Program/Erase Resume instruction. Program/Erase Suspend is not allowed during the Overlay block program/erase operation and the command is ignored. The Program/Erase Suspend instruction consists of one write cycle giving the command B0h at the address 00000h. If a program operation is in progress when the instruction is given, the Status Register bits 4 and 6 are set to '1' after it has been suspended. If an erase operation is in progress when the instruction is given, the Status Register bits 5 and 6 are set to '1' after it has been suspended. The valid instructions that may be given to the memory while programing is suspended are - Read Memory Array (RD) - Read Status Register (RSR) - Read Electronic Signature (RSIG) - Program/Erase Resume (PER) In addition, while erasure is suspended, the Program (PG) instruction may be given. In Program/Erase Suspend mode the memory can be placed in a pseudo-standby mode by taking Chip Enable /E to VIH to reduce power consumption **Program/Erase Resume (PER).** If a Program/ Erase Suspend instruction has previously been executed, then the operation may be resumed by giving the command D0h at the address 00000h. The Status Register bits 4, 5 and 6 are cleared when program or erase resumes. A Read Memory Array instruction will output the Status Register after program or erase is resumed. Suggested flow charts for software that uses programming, erasure and program/erase suspend/ resume operations are shown in Figures 11, 12, 13 and 14. #### Asynchronous/Synchronous Read Toggle (ART). Asynchronous Read Memory Array is the memory default at power-up or when returning from Power-Down. To read data in Synchronous mode, either single or burst, the Asynchronous/Synchronous Read Toggle instruction must be used. The Asynchronous/Synchronous Read Toggle instruction consists of one write cycle giving the command 60h at the address 0000h. Two consecutive instructions are not recognised and another Instruction, for example the Read Memory Array, must be given before another Asynchronous/Synchronous Read Toggle will be recognised. **Wrap/No-wrap Burst Toggle (WBT).** The default for burst read is set by the device configuration. The Wrap/No-wrap Burst Toggle can be used to toggle the burst wrap operation. The Wrap/No-wrap Burst Toggle instruction consists of one write cycle giving the command 30h at the address 00000h. Two consecutive instructions are not recognised and another Instruction, for example the Read Memory Array, must be given before another Wrap/No-wrap Burst Toggle will be recognised. Overlay Block Read Enable/Disable Toggle (OBT). Read operations in the Overlay block can be enabled or disabled using the Overlay Block Read Enable/Disable Toggle instruction. This toggle instruction consists of one write cycle giving the command 06h at the address 00000h. Two consecutive instructions are not recognised. The Status Register bit 1 is set to '1' when the Overlay block is enabled. Table 9. Read Access to Overlay Block or Main Block | OBEB Status Bit | V <sub>PP</sub> | OBS Status Bit | Read Access | |-----------------|----------------------------------------------------------|----------------|---------------| | 1 | In the range V <sub>PP1</sub> or V <sub>PPH</sub> | 1 | Overlay Block | | 1 | Out of the range<br>V <sub>PP1</sub> or V <sub>PPH</sub> | 0 | Main Block | | 0 | X | 0 | Main Block | | 1 | Unknown | Not guaranteed | Unknown | Table 10. Overlay Block Enable/Disable Bit (OBEB) | | | OBEB S | tatus Bit | |------------------------------------------------------|----------------------------------------------------------|---------------------|--------------------| | Method | V <sub>PP</sub> | Prior state of OBEB | Next state of OBEB | | T 1 25 (1) | In the range<br>V <sub>PP1</sub> or V <sub>PPH</sub> | Х | 1 | | Toggle RP <sup>(1)</sup> | Out of the range<br>V <sub>PP1</sub> or V <sub>PPH</sub> | Х | 0 | | Power-on-reset | In the range<br>V <sub>PP1</sub> or V <sub>PPH</sub> | Х | 1 | | Fower-on-reset | Out of the range<br>V <sub>PP1</sub> or V <sub>PPH</sub> | Х | 0 | | Overlay Block Read Enable/Disable instruction OBT | _ | 0 | 1 | | Overlay Block Iveau Eliable/Disable Ilistruction OBT | - | 1 | 0 | Note: 1. Toggle H-L-H for t<sub>PLPH</sub> minimum. #### **CONFIGURATION** The M58BF008 is configured during testing which sets the default for the write and burst interface. The settings are: Write Interface. The write interface can be set permanently to either Asynchronous or Synchronous. Note that the read interface is not affected by this configuration and defaults to Asynchronous read at power-up, it can be toggled to Synchronous read and back using the Asynchronous/Synchronous Read Toggle Instruction. **Wrap/No-Wrap.** The burst function can be set to default to wrap or no-wrap. The behaviour is shown in Table 13. Wrap/No-wrap can be toggled using the Wrap/No-wrap Burst Toggle Instruction. # Critical Word and Burst Word Latency Times. The Critical Word and Burst Word latency times can be set permanently to - Critical Word Latency Time X = 3 or 4 - Burst Word Latency Time Y = 1 or 2 A burst sequence is described as X-Y-Y-Y. **Table 11. Configuration** | Name | Option 1 | Option 2 | |--------------------------------|-------------|--------------| | Write Interface | Synchronous | Asynchronous | | Wrap/No-wrap Burst | Wrap | No-wrap | | Critical Word Latency Time (X) | 4 | 3 | | Burst Word Latency Time (Y) | 1 | 2 | Table 12. Wrap/No-wrap Burst Sequence | First Burst Address A1-A0 | Data Wrap | Data No-wrap | |---------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------| | 00 | Double-Word $0 \Rightarrow 1 \Rightarrow 2 \Rightarrow 3$ Double-Word $0 \Rightarrow$ | | | 01 | Double-Word $1 \Rightarrow 2 \Rightarrow 3 \Rightarrow 0$ | Double-Word 1 $\Rightarrow$ 2 $\Rightarrow$ 3 | | 10 | Double-Word $2 \Rightarrow 3 \Rightarrow 0 \Rightarrow 1$ | Double-Word $2 \Rightarrow 3$ | | 11 | Double-Word $3 \Rightarrow 0 \Rightarrow 1 \Rightarrow 2$ | Double-Word 3 | #### **POWER SUPPLY** The M58BF008 places itself in one of three different modes depending on the status of the control signals which define decreasing levels of current consumption. This minimises the memory power consumption, allowing an overall decrease in the system power consumption without affecting performance. A different recovery time is, however, linked to the different modes - see the AC timing tables. **Active Power mode.** When Chip Enable $\overline{E}$ is at $V_{IL}$ and Reset/Power-Down $\overline{RP}$ is at $V_{IH}$ the memory is in Active Power mode. The DC characteristics tables show the current consumption figures. **Standby mode.** Refer to the Device Operating section **Power-Down mode.** Refer to the Device Operating section. **Power Up.** The V<sub>DD</sub> Supply Voltage, V<sub>DDQ</sub> Input/ Output Supply Voltage and the V<sub>PP</sub> Program/ Erase Supply Voltage can be applied in any order. The memory Command Interface is reset on power-up to Read Memory Array, but a negative transition on Chip Enable $\overline{E}$ or a change of the addresses is required to ensure valid data is output. Care must be taken to avoid writes to the memory when the $V_{DD}$ Supply Voltage is above $V_{LKO}$ and $V_{PP}$ Program/Erase Supply Voltage powers-up first. Writes can be inhibited by driving either Write Enable $\overline{W}$ or Write/Read $\overline{W}R$ to $V_{IH}$ . The memory is disabled until Reset/Power-Down $\overline{RP}$ is up to $V_{IH}$ . #### **SUPPLY RAILS** Normal precautions must be taken for supply rail decoupling. Each device in a system should have the $V_{DD}$ , $V_{DDQ}$ and $V_{PP}$ rails decoupled with a 0.1 $\mu$ F capacitor close to the package pins. PCB track widths should be sufficient to carry the required program and erase currents on the $V_{PP}$ supply. **Table 13. AC Measurement Conditions** | Input Rise and Fall Times | ≤ 10ns | |---------------------------------------|-----------------------| | Input Pulse Voltages | 0 to V <sub>DDQ</sub> | | Input and Output Timing Ref. Voltages | V <sub>DDQ</sub> /2 | Figure 4. AC Testing Input Output Waveform Figure 5. AC Testing Load Circuit Table 14. Capacitance <sup>(1)</sup> $(T_A = 25 \, {}^{\circ}C, \, f = 1 MHz)$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 12 | pF | Note: 1. Sampled only, not 100% tested. Table 15. DC Characteristics (T<sub>A</sub> = -40 to 125°C; V<sub>DD</sub> = 5V $\pm$ 10% and V<sub>DDQ</sub> = 3.3V $\pm$ 0.3V) | Symbol | Parameter | Test Condition | Min | Max | Unit | |--------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------|--------------------------|------| | ILI | Input Leakage Current | 0V≤ V <sub>IN</sub> ≤ V <sub>DDQ</sub> | | ±1 | μΑ | | ILO | Output Leakage Current | 0V≤ Vout ≤Vddq | † | ±10 | μΑ | | I <sub>LT1</sub> | Input Leakage Current pull-up | 0V≤ V <sub>IN</sub> ≤ V <sub>DDQ</sub> | -20 | -600 | μА | | I <sub>LIVPP</sub> | Input Leakage Current pull-down | 0≤ V <sub>PP</sub> ≤ 12.6 | | 200 | μА | | Icc | Supply Current (Async. Read) | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, f = 5MHz$ | | 25 | mA | | I <sub>CCB</sub> | Supply Current (Burst Read) | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, f = 40MHz$ | 1 | 25 | mA | | I <sub>CC1</sub> | Supply Current (Standby) | $\overline{E} = V_{IH}, \overline{RP} = V_{IH}$ | | 10 | μΑ | | I <sub>CC2</sub> | Supply Current (Power-down) | RP = V <sub>IL</sub> | | 10 | μΑ | | la a : | Supply Current (Program) | V <sub>PP</sub> = V <sub>PP1</sub> | | 25 | mA | | I <sub>CC3</sub> | Program in Progress | V <sub>PP</sub> = V <sub>PPH</sub> | | 25 | mA | | laa. | Supply Current (Erase) | V <sub>PP</sub> = V <sub>PP1</sub> | | 25 | mA | | I <sub>CC4</sub> | Erase in Progress | V <sub>PP</sub> = V <sub>PPH</sub> | | 25 | mA | | I <sub>PP</sub> | Program Current (Read or Standby) | V <sub>PP</sub> ≥ V <sub>PP1</sub> | | 200 | μΑ | | I <sub>PP1</sub> | Program Current (Read or Standby) | V <sub>PP</sub> ≤ V <sub>PP1</sub> | | ±15 | μΑ | | I <sub>PP2</sub> | Program Current (Power-down) | RP = V <sub>IL</sub> | | 5 | μΑ | | | Program Current (Program) | V <sub>PP</sub> = V <sub>PP1</sub> | | 15 | mA | | I <sub>PP3</sub> | Program in Progress | Vpp = Vpph | | 25 | mA | | | Program Current (Erase) | V <sub>PP</sub> = V <sub>PP1</sub> | | 15 | mA | | I <sub>PP4</sub> | Erase in Progress | Vpp = Vpph | | 25 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.1V <sub>DDQ</sub> | V | | V <sub>IH</sub> | Input High Voltage | | 0.9V <sub>DDQ</sub> | V <sub>DDQ</sub><br>+0.3 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 100 \mu A,$ $V_{DD} = V_{DD} min,$ $V_{DDQ} = V_{DDQ} min$ | | 0.2 | V | | V <sub>OH</sub> | Output High Voltage | $\begin{split} I_{OL} &= -100 \mu A, \\ V_{DD} &= V_{DD} \ min, \\ V_{DDQ} &= V_{DDQ} \ min \end{split}$ | V <sub>DDQ</sub> -0.2 | | V | | V <sub>PP1</sub> | Program Voltage<br>(Program or Erase operations) | | 4.5 | 5.5 | V | | V <sub>PPH</sub> | Program Voltage<br>(Program or Erase operations) | | 11.4 | 12.6 | V | | V <sub>LKO</sub> | V <sub>DD</sub> Supply Voltage Lock-out | | | 1.5 | V | | V <sub>PPLK</sub> | Program Voltage Lock-out | | | 1.5 | V | Table 16. Asynchronous Read AC Characteristics <sup>(1)</sup> ( $T_A = -40$ to $125^{\circ}C$ ; $V_{DD} = 5V \pm 10\%$ and $V_{DDQ} = 3.3V \pm 0.3V$ ) | Symbol | Alt | Parameter | Min | Max | Unit | |----------------------------------|------------------|-----------------------------------------|-----|-----|------| | t <sub>AVAV</sub> | t <sub>RC</sub> | Address Valid to Next Address Valid | 100 | | ns | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address Valid to Output Valid | | 100 | ns | | t <sub>AXQX</sub> (2) | t <sub>OH</sub> | Address Transition to Output Transition | 0 | | ns | | t <sub>EHQX</sub> (2) | t <sub>OH</sub> | Chip Enable High to Output Transition | 0 | | ns | | t <sub>ELQV</sub> (2, 3) | t <sub>CE</sub> | Chip Enable Low to Output Valid | | 100 | ns | | t <sub>ELQX</sub> (2) | t <sub>LZ</sub> | Chip Enable Low to Output Transition | 0 | | ns | | t <sub>EXQZ</sub> (2) | t <sub>HZ</sub> | Chip Enable High to Output Hi-Z | | 25 | ns | | t <sub>GHQX</sub> (2) | tон | Output Enable High to Output Transition | 0 | | ns | | t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub> | Output Enable High to Output Hi-Z | 25 | | ns | | t <sub>GLQV</sub> (2) | t <sub>OE</sub> | Output Enable Low to Output Valid | 30 | | ns | | t <sub>GLQX</sub> | toLZ | Output Enable Low to Output Transition | 0 | | ns | Note: 1. See AC Testing Measurements Conditions for timing measurements. Sampled only, not 100% tested. G may be delayed up to t<sub>ELQV</sub>-t<sub>GLQV</sub> after falling edge of E without increasing t<sub>ELQV</sub>. Figure 6. Asynchronous Read AC Waveforms # M58BF008 Table 17. Synchronous Read AC Characteristics (1) (T<sub>A</sub> = -40 to $125^{\circ}$ C; V<sub>DD</sub> = 5V $\pm$ 10% and V<sub>DDQ</sub> = 3.3V $\pm$ 0.3V) | Symbol | Parameter | Min | Max | Unit | |------------------------|-------------------------------------------------|-----|-----|------| | DC <sub>CLK</sub> | System Clock Duty Cycle | 45 | 55 | % | | t <sub>AVCH</sub> (2) | Address Valid to System Clock High | 10 | | ns | | t <sub>BALCH</sub> | Burst Address Advance Low to System Clock High | 10 | | ns | | t <sub>BLCH</sub> (2) | Load Burst Address Low to System Clock High | 10 | | ns | | t <sub>CHAX</sub> (2) | System Clock High to Address Transition | 5 | | ns | | t <sub>CHBH</sub> (2) | System Clock High to Load Burst Address High | 5 | | ns | | tCHCL | System Clock Fall Time | | 3 | ns | | t <sub>CHGDH</sub> (2) | System Clock High to Output Disable High | 5 | | ns | | t <sub>CHGH</sub> (2) | System Clock High to Output Enable High | 5 | | ns | | t <sub>CHQV</sub> (2) | System Clock High to Data Valid | | 20 | ns | | t <sub>CHQX1</sub> (2) | System Clock High to Data Transition | 0 | | ns | | t <sub>CHQX2</sub> (2) | System Clock High to Data Transition | 5 | | ns | | t <sub>CHQZ</sub> (2) | System Clock High to Data Hi-Z | | 20 | ns | | t <sub>CLCH</sub> | System Clock Rise Time | | 3 | ns | | t <sub>CLCL</sub> | System Clock Period | | 25 | ns | | tELCH | Chip Enable Low to System Clock High | 20 | | ns | | t <sub>GDLCH</sub> (2) | Output Disable Low to System Clock High | 10 | | ns | | t <sub>GLCH</sub> (2) | Output Enable Low to System Clock High | 10 | | ns | | t <sub>PHBL</sub> | Reset/Power-down High to Load Burst Address Low | 20 | | ns | | twrhch | Write/Read High to System Clock High | 10 | | ns | Note: 1. See AC Testing Measurement Conditions for timing measurements. 2. Sampled only, not 100% tested. Figure 7. Synchronous Single Read AC Waveforms Figure 8. Synchronous Burst Read AC Waveforms Table 18. Asynchronous Write AC Characteristics (1) (T<sub>A</sub> = -40 to 125°C; V<sub>DD</sub> = 5V $\pm$ 10% and V<sub>DDQ</sub> = 3.3V $\pm$ 0.3V) | Symbol | Alt | Parameter | Min | Max | Unit | |------------------------|------------------|---------------------------------------------------------------------------------------|-----|-----|------| | t <sub>AVAV</sub> | twc | Write Cycle Time | 70 | | ns | | tavwh | tas | Address Valid to Write Enable High | 70 | | ns | | t <sub>DVWH</sub> | t <sub>DS</sub> | Data Valid to Write Enable High | 70 | | ns | | tELWL | tcs | Chip Enable Low to Write Enable Low | 0 | | ns | | t <sub>PHWL</sub> | tps | Reset/Power-down High to Write Enable Low | 70 | | ns | | t <sub>QVVPL</sub> (2) | | Output Valid to V <sub>PP</sub> out of the range V <sub>PP1</sub> or V <sub>PPH</sub> | 0 | | ns | | t <sub>VPHWH</sub> (2) | t <sub>VPS</sub> | V <sub>PP</sub> High to Write Enable High | 200 | | ns | | t <sub>WHAX</sub> | t <sub>AH</sub> | Write Enable High to Address Transition | 0 | | ns | | t <sub>WHDX</sub> | t <sub>DH</sub> | Write Enable High to Data Transition | 0 | | ns | | twheh | tcH | Write Enable High to Chip Enable High | 0 | | ns | | t <sub>WHQV1</sub> (3) | | Write Enable High to Output Valid, Program | 10 | | μs | | t <sub>WHQV2</sub> (3) | | Write Enable High to Output Valid, Erase | 2.1 | | sec | | t <sub>WHWL</sub> | twph | Write Enable High to Write Enable Low | 30 | | ns | | twLwH | twp | Write Enable Low to Write Enable High | 70 | | ns | Note: 1. See AC Testing Measurement conditions for timing measurements. 2. Sampled only, not 100% tested. 3. Time is measured to Status Register Read giving bit b7 = '1'. Figure 9. Asynchronous Write AC Waveforms Table 19. Synchronous Write AC Characteristics (1) (T<sub>A</sub> = -40 to $125^{\circ}C$ ; V<sub>DD</sub> = $5V\pm10\%$ and V<sub>DDQ</sub> = $3.3V\pm0.3V$ ) | Symbol | Parameter | Min | Max | Unit | |------------------------|-----------------------------------------------------------------------------------|-----|-----|------| | DC <sub>CLK</sub> | System Clock Duty Cycle | 45 | 55 | % | | t <sub>AVCH</sub> (2) | Address Valid to System Clock High | 10 | | ns | | t <sub>BLCH</sub> (2) | Load Burst Address Low to System Clock High | 10 | | ns | | t <sub>CHAX</sub> (2) | System Clock High to Address Transition | 5 | | ns | | t <sub>CHBH</sub> (2) | System Clock High to Load Burst Address High | 5 | | ns | | t <sub>CHCL</sub> | System Clock Fall Time | | 3 | ns | | t <sub>CHQV1</sub> (3) | System Clock High to Output Valid, Program | 10 | | μѕ | | t <sub>CHQV2</sub> (3) | System Clock High to Output Valid, Erase | 2.1 | | sec | | t <sub>CHQX</sub> (2) | System Clock High to Data Transition | 5 | | ns | | t <sub>CHWH</sub> (2) | System Clock High to Write/Read High | 5 | | ns | | t <sub>CHWRH</sub> (2) | System Clock High to Write Enable High | 5 | | ns | | t <sub>CLCH</sub> | System Clock Rise Time | | 3 | ns | | t <sub>CLCL</sub> | System Clock Period | | 25 | ns | | t <sub>ELCH</sub> | Chip Enable Low to System Clock High | 20 | | ns | | <sup>t</sup> PHCH | Reset/Power-down High to System Clock High | | 200 | ns | | t <sub>QVCH</sub> (2) | Data Valid to System Clock High | 10 | | ns | | t <sub>QVVPL</sub> (2) | Output Valid to V <sub>PP</sub> out of range V <sub>PP1</sub> or V <sub>PPH</sub> | 0 | | ns | | t <sub>VPHCH</sub> (2) | V <sub>PP</sub> High to System Clock High | 200 | | ns | | t <sub>WLCH</sub> (2) | Write Enable Low to System Clock High | 10 | | ns | | t <sub>WRLCH</sub> (2) | Write/Read Low to System Clock High | 10 | | ns | Note: 1. See AC Testing Measurement conditions for timing measurements. 2. Sampled only, not 100% tested. 3. Time is measured to Status Register Read giving bit b7 = '1'. Figure 10. Synchronous Write AC Waveforms Table 20. Reset/Power-down AC Characteristics (T<sub>A</sub> = -40 to 125°C; $V_{DD}$ = 5V $\pm$ 10% and $V_{DDQ}$ = 3.3V $\pm$ 0.3V) | Mode | Symbol | Parameter | Min | Max | Unit | |-------|-----------------------|-------------------------------------------------|-----|-----|------| | | t <sub>PHEL</sub> | Reset/Power-down High to Chip Enable Low | 70 | | ns | | | t <sub>PHQV</sub> | Reset/Power-down High to Output Valid | | 100 | ns | | Async | t <sub>PHWL</sub> | Reset/Power-down High to Write Enable Low | 70 | | ns | | | t <sub>PLPH</sub> (1) | Reset/Power-down Pulse Width | 100 | | ns | | | t <sub>PLRH</sub> | Reset/Power-down Low to Program Erase Abort | | 22 | μs | | Sync | tPHBL1 | Reset/Power-down High to Load Burst Address Low | 20 | | ns | | Syric | t <sub>PHBL2</sub> | Reset/Power-down High to Load Burst Address Low | | 22 | μs | Note: 1. The device Reset is possible but not guaranteed if t<sub>PLPH</sub> < 100ns. A Reset will complete within 100ns if RP is Low while not in Program or Erase. Figure 11. Reset/Power-down AC Waveforms Table 21. Program, Erase Times and Program/Erase Endurance Cycles (T<sub>A</sub> = -40 to $125^{\circ}$ C; V<sub>DD</sub> = 5V $\pm$ 10% and V<sub>DDQ</sub> = 3.3V $\pm$ 0.3V) | Parameter | Test Conditions | Min | Тур | Max | Unit | |----------------------------------|------------------------------------|--------|------|-----|--------| | Main/Overlay Block Program Time | V <sub>PP</sub> = V <sub>PPH</sub> | | 0.14 | 1.4 | sec | | Wally Overlay Block Program Time | V <sub>PP</sub> = V <sub>PP1</sub> | | 0.18 | 1.8 | sec | | Main/Overlay Block Erase Time | V <sub>PP</sub> = V <sub>PPH</sub> | | 0.21 | 2.1 | sec | | Wally Overlay Block Erase Tillle | V <sub>PP</sub> = V <sub>PP1</sub> | | 0.33 | 3.3 | sec | | Program/Erase Cycles (per Block) | Vpp = Vpph | 1,000 | | | cycles | | Program/Erase Cycles (per block) | V <sub>PP</sub> = V <sub>PP1</sub> | 10,000 | | | cycles | Note: 1. If an error is found, the Status Register must be cleared (CLRS instruction) before further P/E.C. operations. Figure 13. Program Suspend & Resume Flowchart and Pseudo Code Note: 1. PES instruction is not allowed during OBPG operation. Figure 14. Erase Flowchart and Pseudo Code Note: 1. If an error is found, the Status Register must be cleared (CLRS instruction) before further P/E.C. operations. Figure 15. Erase Suspend & Resume Flowchart and Pseudo Code Note: 1. PES instruction is not allowed during OBEE operation. Figure 16. Command Interface and Program Erase Controller Flowchart (a) Note: 1. If no command is written, the Command Interface remains in its previous valid state. Upon power-up, on exit from power-down or if V<sub>DD</sub> falls below V<sub>LKO</sub>, the Command Interface defaults to Read Array mode. 2. P/E.C. status (Ready or Busy) is read on Status Register bit 7. Figure 17. Command Interface and Program Erase Controller Flowchart (b) Note: 2. P/E.C. status (Ready or Busy) is read on Status Register bit 7. Figure 18. Command Interface and Program Erase Controller Flowchart (c) Note: 2. P/E.C. status (Ready or Busy) is read on Status Register bit 7. **Table 22. Ordering Information Scheme** T = Tape & Reel Packing Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (Configuration, Package, etc...) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you. Table 23. PQFP80 - 80 lead Plastic Quad Flat Pack, Package Mechanical Data | Councile al | mm | | | inches | | | |-------------|-------|------|-------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 3.40 | | | 0.1339 | | A1 | | 0.25 | | | 0.0098 | | | A2 | 2.80 | 2.55 | 3.05 | 0.1102 | 0.1004 | 0.1201 | | b | | 0.30 | 0.45 | | 0.0118 | 0.0177 | | С | | 0.11 | 0.23 | | 0.0043 | 0.0091 | | D | 23.90 | - | - | 0.9409 | - | - | | D1 | 20.00 | - | - | 0.7874 | - | _ | | е | 0.80 | - | - | 0.0315 | - | - | | E | 17.90 | - | - | 0.7047 | - | _ | | E1 | 14.00 | - | - | 0.5512 | - | _ | | L | 0.88 | 0.73 | 1.03 | 0.0346 | 0.0287 | 0.0406 | | α | 3.5 ° | 0 ° | 7° | 3.5 ° | 0 ° | 7 ° | | N | | 80 | | 80 | | | | Nd | | 24 | | 24 | | | | Ne | | 16 | | | 16 | | | СР | | | 0.250 | | | 0.0098 | Figure 19. PQFP80 - 80 lead Plastic Quad Flat Pack, Package Outline Drawing is not to scale. Table 24. LBGA80 - 10 x 8 balls, 1mm pitch, Package Mechanical Data Figure 20. LBGA80 - 10 x 8 balls, 1mm pitch, Bottom View Package Outline | Sumb al | mm | | | inch | | | |---------|--------|-------|-------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.700 | | | 0.0669 | | A1 | 0.400 | 0.350 | 0.450 | 0.0157 | 0.0138 | 0.0177 | | A2 | 1.100 | | | 0.0433 | | | | b | 0.500 | - | - | 0.0197 | - | - | | D | 12.000 | - | - | 0.4724 | - | - | | D1 | 9.000 | - | - | 0.3543 | - | - | | ddd | | | 0.150 | | | 0.0059 | | е | 1.000 | - | - | 0.0394 | - | - | | E | 10.000 | - | - | 0.3937 | - | - | | E1 | 7.000 | - | - | 0.2756 | - | - | | FD | 1.500 | - | - | 0.0591 | - | - | | FE | 1.500 | - | - | 0.0591 | - | - | | SD | 0.500 | - | - | 0.0197 | - | - | | SE | 0.500 | - | - | 0.0197 | - | - | Drawing is not to scale. 57 BGA-Z05 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics ® 2000 STMicroelectronics - All Rights Reserved All other names are the property of their respective owners. STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com