September 1997 Revised April 2000 ## GTLP8T306 8-Bit LVTTL/GTLP Bus Transceiver ## **General Description** The GTLP8T306 is an 8-bit bus transceiver that provides LVTTL to GTLP signal level translation. The device provides a high speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP logic levels. High speed backplane operation is a direct result of GTLP's reduced output swing (<1V), reduced input threshold levels and output edge rate control. The edge rate control minimizes bus settling time. GTLP is a Fairchild Semiconductor derivative of the Gunning Transceiver logic (GTL) JEDEC standard JESD8-3. Fairchild's GTLP has internal output edge-rate control and is process, voltage, and temperature (PVT) compensated. Its function is similar to BTL and GTL but with different output levels and receiver thresholds. The GTLP output LOW level is typically less than 0.5V, the output HIGH level is 1.5V and the receiver threshold is 1.0V. ### **Features** - Bidirectional interface between GTL/GTLP and LVTTL logic levels - Output Edge Rate Control to minimize noise on the GTLP port - Power up/down/off high impedance for live insertion - Standard 245 function - CMOS technology for low power dissipation - 5V tolerant inputs and outputs on the A-Port - Bus-hold data inputs on the A-Port eliminates the need for external pull-up resistors on unused inputs - LVTTL compatible driver and control inputs - Flow through pinout optimizes PCB layout - Open drain on GTLP to support wired-or connection - A-Port source/sink -24 mA/+24 mA - B-Port sink 50 mA - Recommended Operating Temperature –40°C to +85°C ## **Ordering Code:** | Order Number | Package Number | Package Description | | | |-----------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------|--|--| | GTLP8T306MTC | MTC24 | 24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | | | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. | | | | | ## **Logic Symbol** ## **Connection Diagram** | | | | 1 | |-----------------|----|----|------------------| | ŌĒ | 1 | 24 | T/R | | v <sub>cc</sub> | 2 | 23 | V <sub>REF</sub> | | Α0 | 3 | 22 | В0 | | A 1 | 4 | 21 | B1 | | A 2 | 5 | 20 | B2 | | А3 | 6 | 19 | В3 | | GND | 7 | 18 | GND | | A4 | 8 | 17 | В4 | | Α5 | 9 | 16 | В5 | | Α6 | 10 | 15 | В6 | | Α7 | 11 | 14 | В7 | | GND | 12 | 13 | GND | | | I | | | ## **Pin Descriptions** | Pin Names | Description | |------------------|----------------------------------| | ŌE | Output Enable (Active LOW) | | T/R | Transmit/Receive Input | | A0-A7 | Side A Inputs or 3-STATE Outputs | | B0-B7 | Side B Inputs or 3-STATE Outputs | | V <sub>REF</sub> | GTLP Reference Voltage | ## **Truth Table** | Inputs | | Outmut | | |--------|-----|---------------------------|--| | ŌE | T/R | Output | | | Н | Х | HIGH Z on Bus A and Bus B | | | L | L | Bus B Data to Bus A | | | L | Н | Bus A Data to Bus B | | ## **Functional Description** The GTLP8T306 is an 8-bit transceiver providing the standard 245 functionality that supports both GTL and GTLP signal levels Data polarity is non-inverting and the data flow direction is controlled by the $\overline{T/R}$ pin. The outputs are enabled to allow data through the device when $\overline{OE}$ is LOW otherwise both the A and B ports are placed in a HIGH impedance state. ## **Logic Diagram** #### **Absolute Maximum Ratings**(Note 1) -0.5V to 7.0V Supply Voltage (V<sub>CC</sub>) DC Input Voltage (V<sub>I</sub>) -0.5V to +7.0V DC Output Voltage (V<sub>O</sub>) Outputs 3-STATE -0.5V to +7.0VOutputs Active (Note 2) -0.5V to 7.0VDC Output Sink Current into A-Port 48 mA $I_{OL}$ DC Output Source Current from A-Port I<sub>OH</sub> -48 mA DC Output Sink Current into B-Port 100 mA in the LOW State, IOL DC Input Diode Current (I<sub>IK</sub>) $V_I < 0V$ -50 mA DC Output Diode Current ( $I_{OK}$ ) $V_{O} < 0V$ -50 mA $V_{O} > V_{CC}$ +50 mA **ESD** Rating Storage Temperature (T<sub>STG</sub>) ## Recommended Operating Conditions (Note 3) | , , | | |----------------------------------------------|----------------| | Supply Voltage V <sub>CC</sub> | 3.15V to 3.45V | | Bus Termination Voltage (V <sub>TT</sub> ) | | | GTLP | 1.35V to 1.65V | | GTL | 1.14V to 1.26V | | Input Voltage (V <sub>I</sub> ) on A-Port | | | and control pins | 0V to 5.5V | | HIGH Level Output Current (I <sub>OH</sub> ) | | | A-Port | −24 mA | | LOW Level Output Current (I <sub>OL</sub> ) | | | A-Port | +24 mA | | B-Port | +50 mA | | Operating Temperature (T <sub>A</sub> ) | -40°C to +85°C | | | | Note 1: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum rating. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 2: I<sub>O</sub> Absolute Maximum Rating must be observed. Note 3: Unused inputs must be held high or low. >2000V -65°C to +150°C ## **DC Electrical Characteristics** Over Recommended Operating Free-Air Temperature Range, V<sub>REF</sub> = 1.0V (unless otherwise noted). | | Symbol | Test C | Conditions | Min | Typ<br>(Note 4) | Max | Units | |-----------------------|--------------|-----------------------------------------------|------------------------------------|------------------------|-----------------|------------------------|-------| | V <sub>IH</sub> | B-Port | | | V <sub>REF</sub> +0.05 | | V <sub>TT</sub> | V | | | Others | | | 2.0 | | | V | | V <sub>IL</sub> | B-Port | | | 0.0 | | V <sub>REF</sub> -0.05 | V | | | Others | | | | | 0.8 | V | | V <sub>REF</sub> | GTLP | | | | 1.0 | | V | | | GTL | | | | 0.8 | | V | | V <sub>IK</sub> | 1 | V <sub>CC</sub> = 3.15V | I <sub>I</sub> = -18 mA | | | -1.2 | V | | V <sub>OH</sub> | A-Port | V <sub>CC</sub> = Min to Max<br>(Note 5) | $I_{OH} = -100 \mu\text{A}$ | V <sub>CC</sub> -0.2 | | | | | | | $V_{CC} = 3.15V$ | I <sub>OH</sub> = -12 mA | 2.4 | | | V | | | | | I <sub>OH</sub> = -24 mA | 2.0 | | | | | V <sub>OL</sub> | A-Port | V <sub>CC</sub> = Min to Max<br>(Note 5) | I <sub>OL</sub> = 100 μA | | | 0.2 | V | | | | V <sub>CC</sub> = 3.15V | I <sub>OL</sub> = 24 mA | | | 0.5 | | | | B-Port | V <sub>CC</sub> = 3.15V | I <sub>OL</sub> = 40 mA | | | 0.4 | ., | | | | | I <sub>OL</sub> = 50 mA | | | 0.55 | V | | I <sub>I</sub> | A-Port | V <sub>CC</sub> = 3.45V | V <sub>I</sub> = 5.5V | | | 20 | | | | | | $V_I = 0V$ | | | -20 | μΑ | | | Control Pins | V <sub>CC</sub> = 3.45V | V <sub>I</sub> = 5.5V | | | 5 | μΑ | | | | | $V_I = 0V$ | | | -5 | | | | B-Port | V <sub>CC</sub> = 3.45V | $V_I = V_{TT}$ | | | 5 | | | | | | $V_I = 0$ | | | -5 | μΑ | | I <sub>OFF</sub> | A-Port | V <sub>CC</sub> = 0 | $V_I$ or $V_O = 0$ to 4.5V | | | 100 | μА | | I <sub>I</sub> (Hold) | A-Port | V <sub>CC</sub> = 3.15V | V <sub>I</sub> = 0.8V | 75 | | | | | | | | $V_I = 2.0V$ | -20 | | | μΑ | | I <sub>OZH</sub> | A-Port | V <sub>CC</sub> = 3.45V | V <sub>O</sub> = 3.45V | | | 20 | | | | B-Port | = 1 | V <sub>O</sub> = 1.5V | | | 5 | μΑ | | I <sub>OZL</sub> | A-Port | V <sub>CC</sub> = 3.45V | $V_O = 0$ | | | -20 | | | | B-Port | V <sub>CC</sub> = 3.45V | V <sub>O</sub> = 0.55 | | | -5 | μА | | I <sub>CC</sub> | A or B Ports | V <sub>CC</sub> = 3.45V | Outputs HIGH | | 7 | 18 | | | | | | Outputs LOW | | 8 | 20 | | | | | $I_O = 0$ | | | | | mA | | | | $V_I = V_{CC}$ or GND | Outputs Disabled | | 8 | 20 | | | I <sub>CC</sub> | A-Port and | V <sub>CC</sub> = 3.45V | One Input at V <sub>CC</sub> -0.6V | | 0 | 1 | | | (Note 6) | Control Pins | A or Control Inputs at V <sub>CC</sub> or GND | | | | | mA | | C <sub>IN</sub> | Control Pins | | $V_I = V_{CC}$ or 0 | | 5 | | | | | A-Port | | $V_I = V_{CC}$ or 0 | | 7 | | pF | | | B-Port | | $V_I = V_{CC}$ or 0 | | 9 | | | Note 4: All typical values are $V_{CC} = 3.3V$ and $T_A = 25$ °C. Note 5: For conditions shown as Min, use the appropriate value specified under recommended operating conditions. $\textbf{Note 6:} \ \ \textbf{This is the increase in supply current for each input that is at the specified LVTTL voltage level rather than V_{CC} \ or \ GND.$ ## **AC Electrical Characteristics** Over recommended range of supply voltage and operating free air-temperature, $V_{REF}$ = 1.0V (unless otherwise noted). $C_L$ = 30 pF for B-Port and $C_L$ = 50 pF for A-Port. | Symbol | From (Input) | To (Output) | Min | Typ<br>(Note 7) | Max | Units | |-------------------------------------|---------------------------------|-----------------------------------------|-----|-----------------|-----|-------| | t <sub>PLH</sub> | An | Bn | 1.0 | 4.0 | 7.5 | ns | | t <sub>PHL</sub> | | | 1.0 | 5.1 | 7.5 | 115 | | t <sub>PLH</sub> | Bn | An | 1.0 | 5.8 | 8.3 | | | t <sub>PHL</sub> | | | 1.0 | 4.9 | 8.3 | ns | | t <sub>RISE</sub> | Transition Time, B Outputs (20% | Transition Time, B Outputs (20% to 80%) | | | | ns | | t <sub>FALL</sub> | Transition Time, B Outputs (20% | Transition Time, B Outputs (20% to 80%) | | | | ns | | t <sub>RISE</sub> | Transition Time, A Outputs (10% | Transition Time, A Outputs (10% to 90%) | | | | ns | | t <sub>FALL</sub> | Transition Time, A Outputs (10% | Transition Time, A Outputs (10% to 90%) | | | | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | ŌE | An | 1.0 | 4.5 | 9.5 | | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | | | 1.0 | 4.9 | 9.5 | ns | | t <sub>PLH</sub> | ŌE | Bn | 1.0 | 5.4 | 9.5 | | | t <sub>PHL</sub> | | | 1.0 | 6.0 | 9.5 | ns | Note 7: All typical values are at $V_{CC} = 3.3 V$ and $T_A = 25 ^{\circ} C$ . ## **Test Circuit and Timing Waveforms** ## Voltage Waveforms Pulse Duration ( $V_M = V_{CC}/2$ for A-Port and 1.0 for B-Port) ### **Test Circuit for B Outputs** ## Voltage Waveforms Enable and Disable Times # Voltage Waveforms Propagation Delay and Setup and Hold Times (V $_{M}=$ V $_{CC}/2$ for A-Port and 1.0 for B-Port) $_{3.0 \rm V}$ Note A: $C_L$ includes probes and Jig capacitance. Note B: For B-Port, $C_L = 30 \ pF$ is used for worst case. Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. Package Number MTC24 ## LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com