- Designed to Meet and Exceed PC133 **SDRAM Registered DIMM Specification** Rev. 1.1 - **Spread Spectrum Clock Compatible** - Operating Frequency 50 MHz to 175 MHz - Static Phase Error Distribution at 66MHz to 166 MHz is ±125 ps - Jitter (cyc cyc) at 66 MHz to 166 MHz Is |70| ps - **Advanced Deep Sub-Micron Process** Results in More Than 40% Lower Power **Consumption Versus Current Generation PC133 Devices** - **Available in Plastic 24-Pin TSSOP** - **Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications** - Distributes One Clock Input to One Bank of **Ten Outputs** - External Feedback (FBIN) Terminal Is Used to Synchronize the Outputs to the Clock Input - 25- $\Omega$ On-Chip Series Damping Resistors - No External RC Network Required - Operates at 3.3 V # description The CDCVF2510 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDCVF2510 operates at 3.3 V V<sub>CC</sub>. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads. One bank of ten outputs provides ten low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Outputs are enabled or disabled via the control (G) input. When the G input is high, the outputs switch in phase and frequency with CLK; when the G input is low, the outputs are disabled to the logic-low state. Unlike many products containing PLLs, the CDCVF2510 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost. Because it is based on PLL circuitry, the CDCVF2510 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required, following power up and application of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback signals. The PLL can be bypassed for test purposes by strapping $AV_{CC}$ to ground. The CDCVF2510 is characterized for operation from 0°C to 85°C. For application information refer to application reports High Speed Distribution Design Techniques for CDC509/516/2509/2510/2516 (literature number SLMA003) and Using CDC2509A/2510A PLL with Spread Spectrum Clocking (SSC) (literature number SCAA039). Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **FUNCTION TABLE** | INP | UTS | OUTPUTS | | | | |-----|-----|-------------|-------|--|--| | G | CLK | 1Y<br>(0:9) | FBOUT | | | | Х | L | L | L | | | | L | Н | L | Н | | | | н | Н | Н | Н | | | # functional block diagram #### **AVAILABLE OPTIONS** | | PACKAGE | | | |-------------|-----------------------|--|--| | TA | SMALL OUTLINE<br>(PW) | | | | 0°C to 85°C | CDCVF2510PWR | | | # **Terminal Functions** | TE | TERMINAL | | DESCRIPTION | |----------|-----------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | DESCRIPTION | | CLK | 24 | I | Clock input. CLK provides the clock signal to be distributed by the CDCVF2510 clock driver. CLK is used to provide the reference signal to the integrated PLL that generates the clock output signals. CLK must have a fixed frequency and fixed phase for the PLL to obtain phase lock. Once the circuit is powered up and a valid CLK signal is applied, a stabilization time is required for the PLL to phase lock the feedback signal to its reference signal. | | FBIN | 13 | I | Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hard-wired to FBOUT to complete the PLL. The integrated PLL synchronizes CLK and FBIN so that there is nominally zero phase error between CLK and FBIN. | | G | 11 | I | Output bank enable. G is the output enable for outputs 1Y(0:9). When G is low, outputs 1Y(0:9) are disabled to a logic-low state. When G is high, all outputs 1Y(0:9) are enabled and switch at the same frequency as CLK. | | FBOUT | 12 | 0 | Feedback output. FBOUT is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to FBIN, FBOUT completes the feedback loop of the PLL. FBOUT has an integrated $25-\Omega$ series-damping resistor. | | 1Y (0:9) | 3, 4, 5, 8, 9,<br>15, 16, 17, 20,<br>21 | 0 | Clock outputs. These outputs provide low-skew copies of CLK. Output bank 1Y(0:9) is enabled via the G input. These outputs can be disabled to a logic-low state by deasserting the G control input. Each output has an integrated $25-\Omega$ series-damping resistor. | | AVCC | 23 | Power | Analog power supply. AV $_{CC}$ provides the power reference for the analog circuitry. In addition, AV $_{CC}$ can be used to bypass the PLL for test purposes. When AV $_{CC}$ is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs. | | AGND | 1 | Ground | Analog ground. AGND provides the ground reference for the analog circuitry. | | Vcc | 2, 10, 14, 22 | Power | Power supply | | GND | 6, 7, 18, 19 | Ground | Ground | ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, AV <sub>CC</sub> (see Note 1) | $\dots$ AV <sub>CC</sub> < V <sub>CC</sub> +0.7 V | |-------------------------------------------------------------------------------------------------|---------------------------------------------------| | Supply voltage range, V <sub>CC</sub> | | | Input voltage range, V <sub>I</sub> (see Note 2) | | | Voltage range applied to any output in the high or low state, | | | V <sub>O</sub> (see Notes 2 and 3) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, $I_{ K }(V_1 < 0)$ | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA | | Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$ | ±50 mA | | Continuous current through each V <sub>CC</sub> or GND | ±100 mA | | Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 4) | 0.7 W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. AVCC must not exceed VCC + 0.7 V. - 2. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. This value is limited to 4.6 V maximum. - 4. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002. #### **DISSIPATION RATING TABLE** | PACKAGE | BOARD<br>TYPE† | $R_{ heta JA}$ | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATNG | DERATING FACTOR¥<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|----------------|----------------|---------------------------------------------------|-------------------------------------------------|---------------------------------------|---------------------------------------| | PW | JEDEC low-K | 114.5°C/W | 920 mW | 8.7 mW/°C | 520 mW | 390 mW | | 1 ** | JEDEC high-K | 62.1°C/W | 1690 mW | 16.1 mW/°C | 960 mW | 720 mW | <sup>†</sup> JECEC high-K board has better thermal performance due to multiple internal copper planes. #### recommended operating conditions (see Note 5) | | | MIN | MAX | UNIT | |------------------------------------|--------------------------------|-----|-----|------| | V <sub>CC</sub> , AV <sub>CC</sub> | Supply voltage | 3 | 3.6 | V | | VIH | High-level input voltage | 2 | | V | | VIL | Low-level input voltage | | 0.8 | V | | VI | Input voltage | 0 | VCC | V | | ЮН | High-level output current | | -12 | mA | | loL | Low-level output current | | 12 | mA | | TA | Operating free-air temperature | 0 | 85 | °C | NOTE 5: Unused inputs must be held high or low to prevent them from floating. # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | MIN | MAX | UNIT | |------|---------------------------------|-----|-----|------| | fclk | Clock frequency | 50 | 175 | MHz | | | Input clock duty cycle | 40% | 60% | | | | Stabilization time <sup>†</sup> | | 1 | ms | <sup>†</sup> Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application. <sup>&</sup>lt;sup>‡</sup> This is the inverse of the traditional junction-to-ambient thermal resistance ( $R_{\theta,JA}$ ). # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> , AV <sub>CC</sub> | MIN | TYP‡ | MAX | UNIT | |-------------------|-----------------------------------------------|---------------------------------------------------------------------------------|------------------------------------|----------------------|------|------|------| | ۷ıĸ | Input clamp voltage | I <sub>I</sub> = -18 mA | 3 V | | | -1.2 | V | | | | I <sub>OH</sub> = -100 μA | MIN to MAX | V <sub>CC</sub> -0.2 | | | | | Vон | High-level output voltage | I <sub>OH</sub> = −12 mA | 3 V | 2.1 | | | V | | | | $I_{OH} = -6 \text{ mA}$ | 3 V | 2.4 | | | | | | | I <sub>OL</sub> = 100 μA | MIN to MAX | | | 0.2 | | | VOL | Low-level output voltage | I <sub>OL</sub> = 12 mA | 3 V | | | 0.8 | V | | | | I <sub>OL</sub> = 6 mA | 3 V | | | 0.55 | | | | | V <sub>O</sub> = 1 V | 3 V | -28 | | | | | IOH | High-level output current | V <sub>O</sub> = 1.65 V | 3.3 V | | -36 | | mA | | | | V <sub>O</sub> = 3.135 V | 3.6 V | | | -8 | | | | | V <sub>O</sub> = 1.95 V | 3 V | 30 | | | | | lOL | Low-level output current | V <sub>O</sub> = 1.65 V | 3.3 V | | 40 | | mA | | | | V <sub>O</sub> = 0.4 V | 3.6 V | | | 10 | | | II | Input current | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.6 V | | | ±5 | μА | | I <sub>CC</sub> § | Supply current (static, output not switching) | $V_I = V_{CC}$ or GND, $I_O = 0$ , Outputs: low or high | 0 V, 3.6 V | | | 40 | μΑ | | ΔlCC | Change in supply current | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 3.3 V to 3.6 V | | | 500 | μΑ | | Ci | Input capacitance | $V_I = V_{CC}$ or GND | 3.3 V | | 2.5 | | pF | | Со | Output capacitance | V <sub>O</sub> = V <sub>CC</sub> or GND | 3.3 V | | 2.8 | | pF | <sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>§</sup> For dynamic ICC vs Frequency, refer to Figures 8 and 9. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 25 pF (see Note 6 and Figures 1 and 2)<sup>‡</sup> | PA | RAMETER | FROM<br>(INPUT)/CONDITION | TO<br>(OUTPUT) | V <sub>CC</sub> , AV <sub>CC</sub> = 3.3 V<br>± 0.3 V | | | UNIT | |-------------------------------|------------------------------------------------------------|-------------------------------|----------------|-------------------------------------------------------|-----|-----|------| | | | (INFOT)/CONDITION | (0011-01) | MIN | TYP | MAX | | | | Phase error time – static (normalized) (see Figures 3 – 6) | CLK↑ = 66 MHz to166 MHz | FBIN↑ | -125 | | 125 | ps | | t <sub>sk(o)</sub> | Output skew time§ | Any Y | Any Y | | | 100 | ps | | | Phase error time – jitter (see Note 7) | CLK = 66 MHz to 166 MHz | Any Y or FBOUT | -50 | | 50 | ps | | | Jitter(cycle-cycle) | | Any Y or FBOUT | | 70 | | i i | | | (see Figure 7) | CLK = 100 MHz to 166 MHz | Any Y or FBOUT | | 65 | | ps | | | Duty cycle | f(CLK) > 60 MHz | Any Y or FBOUT | 45% | | 55% | | | t <sub>r</sub> | Rise time | V <sub>O</sub> = 0.4 V to 2 V | Any Y or FBOUT | 0.5 | | 2.5 | ns/V | | t <sub>f</sub> | Fall time | V <sub>O</sub> = 0.4 V to 2 V | Any Y or FBOUT | 0.5 | | 2.5 | ns/V | | <sup>t</sup> PLH(bypass mode) | Low-to-high propagation delay time, bypass mode | CLK | Any Y or FBOUT | 0.4 | | 2.3 | ns | | <sup>t</sup> PHL(bypass mode) | High-to-low propagation delay time, bypass mode | CLK | Any Y or FBOUT | 0.4 | | 2.3 | ns | <sup>&</sup>lt;sup>‡</sup> These parameters are not production tested. NOTES: 6. The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed. 7. Calculated per PC DRAM SPEC (tphase error, static – jitter(cycle-to-cycle)). $<sup>\</sup>S$ The $t_{Sk(0)}$ specification is only valid for equal loading of all outputs. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 133 MHz, Z<sub>O</sub> = 50 $\Omega$ , $t_{\Gamma} \leq$ 1.2 ns, $t_{\Gamma} \leq$ 1.2 ns. - C. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms Figure 2. Phase Error and Skew Calculations #### TYPICAL CHARACTERISTICS ### STATIC PHASE ERROR VS LOAD CAPACITANCE STATIC PHASE ERROR vs SUPPLY VOLTAGE AT FBOUT Figure 3 NOTES: A. Trace length FBOUT to FBIN = 5 mm, $Z_O$ = 50 $\Omega$ B. $C_{(LY)} = Lumped$ capacitive load $Y_{1-n}$ C. C(LFx) = Lumped feedback capacitance at FBOUT = FBIN #### STATIC PHASE ERROR VS LOAD CAPACITANCE #### STATIC PHASE ERROR vs CLOCK FREQUENCY Figure 4 #### TYPICAL CHARACTERISTICS # SUPPLY CURRENT vs CLOCK FREQUENCY Figure 9 NOTES: A. Trace length FBOUT to FBIN = 5 mm, $Z_O$ = 50 $\Omega$ - B. Total current = $I_{CC} + AI_{CC}$ - C. $C_{(LY)} = Lumped$ capacitive load $Y_{1-n}$ - D. $C_{(LFx)}$ = Lumped feedback capacitance at FBOUT = FBIN #### **MECHANICAL INFORMATION** ### PW (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### 14 PIN SHOWN NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated