DATA SHEET MAY 1996 # **LXT318** # E1 NTU/ISDN PRI Transceiver # **General Description** The LXT318 is the first fully integrated transceiver for E1 Network Termination Unit (NTU) and ISDN Primary Rate Interface (ISDN PRI) applications at 2.048 Mbps. The transceiver operates from 0.0 km to 2.6 km of 0.6 mm (22 AWG) twisted-pair cable with no external components. The LXT318 offers selectable HDB3 encoding/decoding, and unipolar or bipolar data I/O. The LXT318 also provides jitter attenuation in either the transmit or receive direction starting at 3 Hz, and incorporates a serial interface (SIO) for microprocessor control. The LXT318 offers a variety of diagnostic features including loopbacks and loss of signal monitoring. It is built using an advanced double-poly, double-metal CMOS process and requires only a single 5-volt power supply. # **Applications** - PCM 30/ISDN PRI Interface (ITU G.703, I.431) - NTU (interface to E1 Service) - E1 Mux or LAN bridge Campus Networking - Wireless Base Stations/Networking - CPU to CPU Channel Extenders - Digital Loop Carrier Subscriber Carrier Systems - · Channel Banks - HDSL E1 Extension # **Features** - Fully integrated transceiver comprising: on-chip equalizer; timing recovery/control; data processor; receiver; transmitter and digital control - Pin compatible with the LXT310 T1 CSU/ISDN PRI (1.544 Mbps) transceiver - Meets or exceeds latest ITU specifications including G.703, G.736, G.823, and I.431 - Meets ETSI 300011 and 300233 standards - Jitter attenuation starting at 3 Hz, switchable to transmit or receive path - Exceeds ETSI TBR12/13 jitter transfer performance specifications - Fully restores the received signal after transmission via a cable with attenuation of 43 dB @ 1024 kHz - Selectable Unipolar or Bipolar data I/O - Selectable HDB3 encoding/decoding - Output short circuit current limit protection - Meets 50 mARMS short-circuit current limit (per OFTEL OTR-001) - On-line idle mode for testing or for redundant systems - Local and remote loopback functions - Receive monitor with Loss of Signal (LOS) output - Microprocessor controllable - Available in 28-pin DIP and PLCC - Extended Temperature Range (-40° C to +85° C) # **LXT318 Block Diagram** Figure 1: LXT318 Pin Assignments **Table 1: Pin Descriptions** | Pin# | Symbol | I/O | Description | |------|----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | MCLK | I | <b>Master Clock.</b> A 2.048 MHz clock input used to generate internal clocks. Upon loss of Signal (LOS), RCLK is derived from MCLK. If MCLK is not applied, this pin should be grounded. | | 2 | TCLK | Ι | <b>Transmit Clock.</b> Transmit clock input. TPOS and TNEG are sampled on the falling edge of TCLK. Ground this pin if TCLK is not supplied. | | 3 | TPOS/<br>TDATA | Ι | <b>Transmit Data Input; Data Input/Polarity Select.</b> Input for data to be transmitted on the twisted-pair line. Normally, pin 3 is TPOS and pin 4 is TNEG, the positive and | | 4 | TNEG/UBS | I | negative sides of a bipolar input pair. However, when pin 4 is held High for at least 16 TCLK cycles (equivalent to 15 successive bipolar violations), the LXT318 switches to a unipolar mode. Unipolar mode pin functions are listed in Table 2. | | 5 | MODE | I | <b>Mode Select.</b> Setting MODE High puts the LXT318 in the Host mode. In the Host mode, the serial interface is used to control the LXT318 and determine its status. Setting MODE Low puts the LXT318 in the Hardware (H/W) mode. In the Hardware mode the serial interface is disabled and hard-wired pins are used to control configuration and report status. Tying MODE to RCLK activates the Hardware mode and enables the HDB3 encoder/decoder. | | 6 | RNEG/BPV | O | Receive Negative Data; Receive Positive Data. Bipolar data outputs. A signal on | | 7 | RPOS/<br>RDATA | 0 | RNEG corresponds to receipt of a negative pulse on RTIP/RRING. A signal on RPOS corresponds to receipt of a positive pulse on RTIP/RRING. RNEG/RPOS outputs are Non-Return-to-Zero (NRZ). In Host mode, CLKE determines the clock edge at which these outputs are stable and valid. In Hardware mode both outputs are stable and valid on the rising edge of RCLK. In Unipolar mode, pin 6 output is a bipolar Violation indication and pin 7 is the unipolar data output. See Table 2 for Unipolar mode functions. | Table 1: Pin Descriptions – continued | Pin# | Symbol | I/O | Description | | | | | | | |------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 8 | RCLK | О | Receive Clock. This is the clock recovered from the signal received at RTIP and RRING. | | | | | | | | 9 | XTALIN | I | Crystal Input; Crystal Output. An external crystal (18.7 pF load capacitance, pul- | | | | | | | | 10 | XTALOUT | 0 | lable) operating at four times the bit rate (8.192 MHz) is required to enable the jitter attenuation function of the LXT318. These pins may also be used to disable the jitter attenuator by connecting the XTALIN pin to the positive supply through a resistor, and leaving the XTALOUT pin unconnected or tied to ground. | | | | | | | | 11 | JASEL | I | <b>Jitter Attenuation Select.</b> Selects jitter attenuation location. When JASEL is High, the jitter attenuator is active in the receive path. When JASEL is Low, the jitter attenuator is active in the transmit path. | | | | | | | | 12 | LOS | O | <b>Loss Of Signal.</b> LOS goes High after 175 consecutive spaces and returns Low when the received signal reaches 12.5% mark density (minimum of four marks within 32 bit periods, with no more than 15 consecutive 0s). Received marks are output on RPOS and RNEG even when LOS is High. | | | | | | | | 13 | TTIP | О | <b>Transmit Tip.</b> Differential Driver Outputs. These outputs are designed to drive a 50 - $200 \Omega$ load. Line matching resistors and transformer can be selected to give the | | | | | | | | 16 | TRING | | desired pulse height. | | | | | | | | 14 | TGND | _ | <b>Tx Ground.</b> Ground return for the transmit drivers power supply TV+. | | | | | | | | 15 | TV+ | I | <b>Transmit Power Supply.</b> $\pm 5$ VDC power supply input for the transmit drivers. TV+ must not vary from RV+ by more than $\pm 0.3$ V. | | | | | | | | 17 | GND | _ | Ground. This pin must be tied to ground. | | | | | | | | 18 | LATN | O | <b>Line Attenuation Indication.</b> Encoded output. Pulse width, relative to RCLK, indicates receive equalizer gain setting (line insertion loss at 1024 kHz) in 9.5 dB steps. When LATN is High for one RCLK pulse, the equalizer is set at 9.5 dB gain; 2 pulses = 19 dB; 3 pulses = 28.5 dB and 4 pulses = 0 dB. Output is valid on the rising edge of RCLK. | | | | | | | | 19 | RTIP | I | Receive Tip; Receive Ring. The HDB3 signal received from the line is applied at | | | | | | | | 20 | RRING | I | these pins. A 1:1 transformer is required. Data and clock from the signal applied at these pins are recovered and output on the RPOS/RNEG, and RCLK pins. | | | | | | | | 21 | RV+ | I | <b>Receive Power Supply.</b> +5 VDC power supply for all circuits except the transmit drivers. (Transmit drivers are supplied by TV+.) | | | | | | | | 22 | RGND | _ | <b>Rx Ground.</b> Ground return for power supply RV+. | | | | | | | | 23 | INT | O | Interrupt ( <i>Host Mode</i> ). In Host mode, this pin goes Low to flag the host processor when LOS changes state. INT is an open drain output and should be tied to power supply RV+ through a resistor. Reset INT by clearing the LOS register bit. | | | | | | | | | NLOOP | O | <b>Network Loopback Detection</b> ( <i>H/W Mode</i> ). In Hardware mode, this pin indicates that inband network loopback is active by going High. To set this signal High, the device must receive the NLOOP activation pattern (00001) for five seconds. To reset it Low, either the device must receive the deactivation pattern (001) for five seconds or either RLOOP or LLOOP must be activated. | | | | | | | | 24 | SDI | Ι | <b>Serial Data In</b> <i>(Host Mode)</i> . The serial data input stream is applied to this pin when the LXT318 operates in the Host mode. SDI is sampled on the rising edge of SCLK. | | | | | | | | | GND | - | <b>Ground</b> ( <i>H/W Mode</i> ). This pin is inactive in the Hardware mode and should be tied to ground. | | | | | | | Table 1: Pin Descriptions – continued | Pin # | Symbol | I/O | Description | |-------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | SDO | О | <b>Serial Data Out</b> ( <i>Host Mode</i> ). In the Host mode, serial data from the on-chip register is output on this pin. If CLKE is High, SDO is valid on the rising edge of SCLK. If CLKE is Low, SDO is valid on the falling edge of SCLK. SDO goes to a high-impedance state when the serial port is being written to. | | | GND | _ | <b>Ground</b> ( <i>H/W Mode</i> ). This pin is inactive in the Hardware mode and should be tied to ground. | | 26 | CS | I | Chip Select ( <i>Host Mode</i> ). In the Host mode, this input is used to access the serial interface. For each read or write operation, $\overline{CS}$ must transition from High to Low, and remain Low. | | | RLOOP | I | <b>Remote Loopback</b> ( <i>H/W Mode</i> ). In the Hardware mode, this input controls remote loopback. Setting RLOOP High enables Remote Loopback. During Remote Loopback, inline encoders and decoders are bypassed. Setting both RLOOP and LLOOP while holding TAOS Low causes a Reset. | | 27 | SCLK | I | <b>Serial Clock</b> ( <i>Host Mode</i> ). In the Host mode, this clock is used to write data to, or read data from the serial interface register. | | | LLOOP | I | <b>Local Loopback</b> ( <i>H/W Mode</i> ). In the Hardware mode, this input controls local loopback. Setting LLOOP High enables Locale Loopback Mode. Setting both RLOOP and LLOOP while holding TAOS Low causes a Reset. | | 28 | CLKE | I | Clock Edge ( <i>Host Mode</i> ). In the Host mode, this pin controls transitions of the data outputs. Setting CLKE High causes RPOS and RNEG to be valid on the falling edge of RCLK, and SDO to be valid on the rising edge of SCLK. When CLKE is Low, RPOS and RNEG are valid on the rising edge of RCLK, and SDO is valid on the falling edge of SCLK. | | | TAOS | I | <b>Transmit All Ones (</b> <i>H/W Mode</i> <b>).</b> In the Hardware mode, this pin controls the TAOS function. When set High, TAOS causes the LXT318 to transmit a stream of marks at the TCLK frequency. Activating TAOS causes TPOS and TNEG inputs to be ignored. TAOS is inhibited during Remote Loopback. | Table 2: Unipolar Data I/O Pin Descriptions<sup>1</sup> | Pin# | Symbol | I/O | Description | |------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | TDATA | I | <b>Transmit Data.</b> Unipolar input for data to be transmitted on the twisted-pair line. | | 4 | UBS | I | <b>Unipolar/Bipolar Select.</b> When pin 4 is held High for at least 16 TCLK cycles (equivalent to 15 successive bipolar violations), LXT318 switches to unipolar data I/O. The device immediately returns to bipolar I/O when pin 4 goes Low. | | 6 | BPV | О | <b>Bipolar Violation.</b> Pin 6 goes High when a bipolar violation is received. | | 7 | RDATA | О | Receive Data. Unipolar data output. RDATA is a Non-Return-to-Zero (NRZ) output. In Host mode, CLKE determines the clock edge at which RDATA is stable and valid. In Hardware mode RDATA is stable and valid on the rising edge of RCLK. | ## **FUNCTIONAL DESCRIPTION** #### NOTE This functional description is for design aid only. The LXT318 is a fully integrated PCM transceiver for 2.048 Mbps (E1) applications. It allows full-duplex transmission of digital data over existing twisted-pair installations. The LXT318 transceiver interfaces with two twisted-pair lines (one twisted-pair for transmit, one twisted-pair for receive) through standard pulse transformers and appropriate resistors. The figure on the front page of this data sheet shows a block diagram of the LXT318. This transceiver may be controlled by a microprocessor through the serial port (Host Mode), or by individual pin settings (Hardware Mode). The jitter attenuator may be positioned in either the transmit or receive path, as determined by JASEL. #### TRANSMITTER Input data (bipolar or unipolar) for transmission onto the line is clocked serially into the LXT318. Bipolar data is input at TPOS and TNEG. Unipolar data is input at TDATA only (Unipolar mode is enabled by holding TNEG High for 16 RCLK cycles). Input data may be passed through the Jitter Attenuator and/or HDB3 encoder, if selected. In Host mode, HDB3 is selected by setting bit D2 of the input data byte. In Hardware mode, HDB3 is selected by connecting the MODE pin to RCLK. Input synchronization is supplied by the transmit clock (TCLK). Timing requirements for TCLK and the Master Clock (MCLK) are defined in the Test Specifications section. When TCLK is not supplied, the TCLK pin must be grounded. # Line Code The LXT318 transmits data as a 50% HDB3 line code as shown in Figure 2. Biasing of the transmit DC level is on-chip. Shaped pulses meeting the various ITU requirements are applied to the HDB3 line driver for transmission onto the line at TTIP and TRING. Refer to Figure 22 and Table 15 for 2.048 Mbps pulse mask specifications. Figure 2: 50% Duty Cycle Coding Diagram #### Idle Mode The LXT318 incorporates a transmit idle mode. This allows multiple transceivers to be connected to a single line for redundant applications or for testing purposes. TTIP and TRING remain in a high impedance state when TCLK is not present (TCLK grounded). The high impedance state can be temporarily disabled by enabling Remote Loopback. # **Short Circuit Limit** The LXT318 transmitter is equipped with a short-circuit limiter. This feature limits to approximately 120 mA RMS the current the transmitter will source into a low-impedance load. The limiter trips when the RMS current exceeds the limit for 100 $\mu$ s ( $\sim$ 150 marks). It automatically resets when the load current drops below the limit. The LXT318 will meet or exceed the OFTEL OTR-001 short circuit limit (50 mARMs) when the design includes a 1:2 transmit transformer and 15 $\Omega$ resistors on TTIP and TRING. The device also meets or exceeds ITU specifications for NTU applications, as well as requirements for ISDN PRI. #### RECEIVER The receiver input from the twisted-pair is received via a 1:1 transformer. Recovered data is output at RPOS/RNEG (RDATA in unipolar mode), and the recovered clock is output at RCLK. Refer to the Test Specifications section. The signal received at RTIP and RRING is processed through the receive equalizer which may apply up to 43 dB of gain. Insertion loss of the line, as indicated by the receive equalizer setting, is encoded in the LATN output as shown in Figure 3. The equalized signal is filtered and applied to the peak detector and data slicers. The peak detector samples the inputs and determines the maximum value of the received signal. A percentage of the peak value is provided to the data slicers as a threshold level to ensure optimum signal-to-noise ratio. The threshold is set to 50% of the peak value. The receiver is capable of accurately recovering signals with up to 43 dB of cable attenuation (from 2.7 V). After processing through the data slicers, the received signal is routed to the data and timing recovery section, then to the HDB3 decoder (if selected) and to the LOS processor. The data and timing recovery sections provide an input jitter tolerance significantly better than required by ITU G.823, as shown in the Test Specifications section. The LOS Processor loads a digital counter at the RCLK frequency. The count is incremented each time a 0 (space) is received, and reset to 0 each time a one (mark) is received. Upon receipt of 175 consecutive 0s the LOS pin goes High, and a smooth transition replaces the RCLK output with the MCLK. (During LOS, if MCLK is not supplied and JASEL is High, the RCLK output is replaced with the centered quartz crystal frequency.) Received marks will be output regardless of the LOS status, but the LOS pin will not reset until the ones density reaches 12.5%. This level is based on receipt of at least four 1s in any 32 bit periods, with no more than 15 consecutive 0s. #### **Jitter Attenuation** Jitter attenuation is provided by a Jitter Attenuation Loop (JAL) and an Elastic Store (ES). The Test Specifications show the LXT318 jitter attenuation performance compared with the jitter template specified by ITU G.736. The 3 dB corner frequency for the LXT318 is at 3 Hz. The performance complies with ETSI TBR-12 and TBR-13. An external crystal oscillating at four times the bit rate provides clock stabilization. The ES is a 32 x 2-bit register. When JASEL is High, the JAL is positioned in the receive path. When JASEL Low, the JAL is positioned in the transmit path. Data (TPOS/TNEG or TDATA; or RPOS/RNEG or RDATA) is clocked into the ES with the associated clock signal (TCLK or RCLK), and clocked out of the ES with the dejittered clock from the JAL. When the bit count in the ES is within two bits of overflowing or underflowing, the ES adjusts the output clock by $^{1}/_{8}$ of a bit period. The ES produces an average delay of 16 bits in the associated path. ## **CONTROL MODES** The LXT318 transceiver can be controlled by a microprocessor through a serial interface (Host mode), or through individual hard-wired pins (Hardware mode). The mode of operation is determined by the input to MODE. With MODE set High, the LXT318 operates in the Host mode. With MODE set Low, the LXT318 operates in the Hardware mode. With MODE tied to RCLK, the LXT318 operates in the Hardware mode with the HDB3 encoder/ decoder enabled. The LXT318 can also be commanded to operate in one of several diagnostic modes. #### **Host Mode Control** The LXT318 operates in the Host mode when MODE is set High. In Host mode the LXT318 is controlled through the serial I/O port (SIO) by a microprocessor. The LXT318 provides a pair of data registers, one for command inputs and one for status outputs, and an interrupt output. An SIO transaction is initiated by a High-to-Low transition on $\overline{\text{CS}}$ . The LXT318 responds by writing the incoming serial word from the SDI pin into its command register. If the command word contains a read request, the LXT318 subsequently outputs the contents of its status register onto the SDO pin. The Clock Edge (CLKE) signal determines when the SDO and receive data outputs are valid, relative to the Serial Clock (SCLK) or RCLK as in Table 3. The 16-bit serial word consists of an 8-bit Command/Address byte and an 8-bit Data byte as shown in Figures 4 and 5. SIO timing characteristics are shown in Table 14. **Table 3: CLKE Settings** | CLKE | Output | Clock | Valid Edge | |------|--------|-------|------------| | LOW | RPOS | RCLK | Rising | | | RNEG | RCLK | Rising | | | SDO | SCLK | Falling | | HIGH | RPOS | RCLK | Falling | | | RNEG | RCLK | Falling | | | SDO | SCLK | Rising | Table 4: SIO Input Bit Settings (Figure 4) | Mode | RLOOP<br>Bit D5 | LLOOP<br>Bit D6 | TAOS<br>Bit D7 | |-------|-----------------|-----------------|----------------| | RLOOP | 1 | 0 | n/a | | LLOOP | 0 | 1 | n/a | | TAOS | 0 | n/a | 1 | | RESET | 1 | 1 | 0 | Figure 3: LXT318 Line Attenuation (LATN) Pulse Width Encoding #### **SERIAL INPUT WORD** Figure 4 shows the Serial Input data structure. The LXT318 is addressed by setting bit A4 in the Address/Command byte, corresponding to address 16. Bit 1 of the serial Address/Command byte provides Read/Write (R/W) control when $\overline{CS}$ is Low. The R/W bit is set to logic 1 to read the data output byte from the chip, and set to logic 0 to write the input data byte to the chip. The Data Input byte is the second eight bits of a write operation. The first bit (D0) clears and/or masks LOS interrupts. The second bit (D1) clears and/or masks NLOOP detection interrupts. The third bit (D2) enables or disables HDB3 coding/decoding, and the last 3 bits (D5 - D7) control operating modes (normal and diagnostic) and chip reset. Refer to Table 4 for details on bits D5 - D7. #### **SERIAL OUTPUT WORD** Figure 5 shows the Serial Output data structure. When the Serial Input word has bit A0 = 1, the LXT318 drives the output data byte onto the SDO pin. The output data byte reports Loss of Signal (LOS) conditions, NLOOP detection status, HDB3 code setting, and operating modes (normal or diagnostic as shown in Table 5. The first bit (D0) reports LOS status. The second bit (D1) reports network loopback detection status. The third bit (D2) reports the HDB3 setting. The last 3 bits (D5 - D7) report operating modes and interrupt status. The Host mode provides a latched Interrupt output pin, $\overline{\text{INT}}$ . An interrupt is triggered by a change in the LOS bit (D0 of the output data byte). If the $\overline{\text{INT}}$ line is High (no interrupt is pending), bits D5 - D7 report the operating modes listed in Table 5. If the INT line is Low, the interrupt status overrides all other reports and bits D5 - D7 reflect the interrupt status as listed in Table 5. # **Hardware Mode Operation** In Hardware mode the transceiver is accessed and controlled through individual pins. With the exception of the INT and CLKE functions, Hardware mode provides all the functions provided in the Host mode. In the Hardware mode RPOS/RNEG or RDATA outputs are valid on the rising edge of RCLK. The LXT318 operates in Hardware mode only when MODE is Low or connected to RCLK. ## **INITIALIZATION AND RESET OPERATION** Upon power up, the transceiver is held static until the power supply reaches approximately 3V. Upon crossing this threshold, the device begins a 32 ms reset cycle to calibrate the transmit and receive delay lines and lock the Phase Lock Loop to the receive line. A reference clock is required to calibrate the delay lines. The transmitter reference is provided by TCLK. The crystal oscillator provides the receiver reference. If the crystal oscillator is grounded, MCLK is used as the receiver reference clock. All PLLs are continuously calibrated. The transceiver can also be reset from the Host or Hardware mode. In Host mode, command reset by simultaneously writing 1s to RLOOP and LLOOP, and a 0 to TAOS. In Hardware mode, reset by holding RLOOP and LLOOP High simultaneously for 200 ns while holding TAOS Low. In either mode, reset sets all registers to 0. Table 5: LXT318 Serial Data Output Bit Coding (See Figure 5) | Bit | | | Status | | | | | | |-----|-------|---|--------------------------------------------------------------------------------------|--|--|--|--|--| | D5 | D6 D7 | | | | | | | | | | | | Operating Modes | | | | | | | 0 | 0 | 0 | Reset has occurred, or no program input. | | | | | | | 0 | 0 | 1 | TAOS active | | | | | | | 0 | 1 | 0 | LLOOP active | | | | | | | 0 | 1 | 1 | TAOS and LLOOP active | | | | | | | 1 | 0 | 0 | RLOOP active | | | | | | | | | | Interrupt Status | | | | | | | 1 | 0 | 1 | NLOOP has changed state since last Clear NLOOP occurred. | | | | | | | 1 | 1 | 0 | LOS has changed state since last Clear LOS occurred. | | | | | | | 1 | 1 | 1 | LOS and NLOOP have both changed state since last Clear NLOOP and Clear LOS occurred. | | | | | | Figure 4: LXT318 Serial I/O Input Data Structure Figure 5: LXT318 Serial I/O Output Data Structure # **Interrupt Handling** Figure 6 shows how to mask the interrupt generator by writing a one to the respective bit of the input data byte LOS (D0) or NLOOP (D1). Either interrupt pulls the INT output pin Low. The output stage of the INT pin consists only of a pull-down device which requires an external pullup resistor for it to function. To clear either interrupt: - 1. If either of the interrupt bits LOS (D0) and NLOOP (D1) of the output data byte) is High, writing a one to the respective input bit (D0 or D1, of the input data byte) will clear the interrupt. Leaving a one in this bit position will effectively mask the interrupt. To re-enable the interrupt capability, reset D0 and/or D1 to 0. - 2. If either the LOS or the NLOOP bit is Low, resetting the device will clear both interrupts. To reset the chip, set input bits D5 and D6 to one, and D7 to 0. Figure 6: LXT318 Interrupt Handling # **Diagnostic Mode Operation** Transmit All Ones. See Figure 7. In Transmit All Ones (TAOS) mode the TPOS and TNEG inputs to the transceiver are ignored and the transceiver transmits a continuous stream of 1s at the TCLK frequency. (In the LXT318 with JASEL set Low and TCLK not provided, TAOS is locked to the MCLK.) This can be used as the Blue Alarm Indicator (AIS). In Host mode, TAOS is commanded by writing a one to bit D7 of the input data byte. In Hardware mode, TAOS is commanded by setting TAOS High. TAOS can be commanded simultaneously with Local Loopback as shown in Figure 7B, but is inhibited during Remote Loopback. Figure 7: Transmit All Ones Figure 8: Local Loopback **Local Loopback.** See Figure 8. Local Loopback (LLOOP) is designed to exercise the maximum number of functional blocks. During LLOOP operation, the RTIP/RRING inputs from the line are disconnected. Instead, the transmit out- puts are routed back into the receive inputs. This tests the encoders/decoders, jitter attenuator, transmitter, receiver and timing recovery sections. In Host mode, writing a one to bit D6 of the input data byte commands Local Loopback In Hardware mode, Local Loopback is commanded by setting LLOOP High. If TAOS and LLOOP are both active, the All Ones pattern is transmitted onto the line while the TPOS/TNEG input data loops back to the RPOS/RNEG outputs through the jitter attenuator. Remote Loopback. See Figure 9. In Remote Loopback (RLOOP) mode, the transmit data and clock inputs (TCLK and TPOS/TNEG or TDATA) are ignored, and the in-line encoders and decoders are bypassed. The RPOS/RNEG or RDATA outputs are looped back through the transmit circuits and output on TTIP and TRING at the RCLK frequency. Receiver circuits are unaffected by the RLOOP command and continue to output the RCLK and RPOS/RNEG or RDATA signals received from the twisted-pair line. In Host mode, writing a one to bit D5 of the input data byte commands Remote Loopback. In Hardware mode, Remote Loopback is commanded by setting RLOOP High. Figure 9: Remote Loopback **Network Loopback Detection.** In Host mode, to start the Network Loopback detection mode, write a one to each of RLOOP, LLOOP, and TAOS simultaneously and write all 0s in the next cycle. In Hardware mode, hold RLOOP, LLOOP and TAOS High simultaneously for 200 ns, then pull them all Low. Alternatively, tying RLOOP to RCLK will enable NLOOP. With NLOOP detection enabled, the receiver monitors the input data for the NLOOP enable data pattern (00001). When either pattern repeats for five seconds, the device begins remote loopback operation. The LXT318 responds to either framed or unframed NLOOP patterns. Once the device begins NLOOP operation, the function is identical to remote loopback. When it detects the disable pattern (001) for five seconds or if RLOOP is enabled, the chip resets NLOOP. Activating LLOOP interrupts NLOOP temporarily, but it does not reset NLOOP. # **APPLICATION INFORMATION** #### NOTE This application information is for design aid only. # LATN DECODING CIRCUITS AND EXTERNAL COMPONENTS The line attenuation (LATN) output is encoded as a simple serial bit stream for use in line monitoring applications. Figure 10 is a typical decoding circuit for the LATN output. Table 6 provides the decoded output for each equalizer setting. It uses a 2-bit synchronous counter (half of a 4-bit counter) with synchronous reset, and a pair of flip-flops. Figure 10:Typical LATN Decoding Circuit Table 6: Line Attenuation Decoding | L2 | L1 | Line Attenuation | |----|----|------------------| | 0 | 0 | 0.0 dB | | 0 | 1 | -9.5 dB | | 1 | 0 | -19.5 dB | | 1 | 1 | -28.5 dB | # POWER REQUIREMENTS The LXT318 is a low-power CMOS devices. It operates from a single +5 V power supply which can be connected externally to both the transmitter and receiver. However, the two inputs must be within $\pm .3$ V of each other, and decoupled to their respective grounds separately, as shown in Figure 11. Isolation between the transmit and receive circuits is provided internally. # JITTER ATTENUATION CIRCUITRY EX-TERNAL CRYSTAL SPECIFICATIONS Table 7 shows the minimum specifications for the external crystal used by the LXT318 jitter attenuation loop. Table 7: LXT318 Crystal Specifications (External) | Parameter | Specification | |------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Frequency | 8.192 MHz | | Frequency stability | ±20 ppm @ 25° C<br>±25 ppm @ -40° to +85° C<br>(ref 25° C reading) | | Pullability<br>(Pull range may be<br>slightly asymmetri-<br>cal) | CL = 19 pF to 37 pF, crystal<br>should pull -95 ppm to -115 ppm<br>from nominal frequency<br>CL = 19 pF to 11.6 pF, crystal<br>should pull +95 ppm to +130<br>ppm from nominal frequency | | Effective series resistance | 30 Ω maximum | | Crystal cut | AT | | Resonance | Parallel | | Drive level | 2.0 mW maximum | | Mode of operation | Fundamental | | Crystal holder | HC49 (R3W), Co = 7 pF maximum<br>CM = 17 fF typical; | # **LXT318 Host Mode Applications** Figure 11 shows a typical E1 NTU application with the LXT318 operating in the Host mode (MODE pin tied High). The E1/CRC Framer provides the digital interface with the host controller. Both devices are controlled through the serial interface. In the Host mode, the LOS alarm is reported via the serial port so the LOS pin is not used (although it still reports valid LOS status.) The 8.192 MHz crystal across XTALIN and XTALOUT enables the JAL which is switched to the transmit side by the ground on JASEL. The power supply inputs are tied to a common bus with appropriate decoupling capacitors (68 mF and $0.1~\mu F$ ) installed on each side. The line interfaces are relatively simple. A 120 $\Omega$ resistor (for TWP applications) across the input of a 1:1 transformer is used on the receive side, and a pair of 15 $\Omega$ resistors are installed in series with the 1:2 transmit transformer. Figure 11:Typical LXT318 Host Mode E1/NTU Application (120 Ω Twisted Pair) # **LXT318 Hardware Mode Applications** Figure 12 shows a typical 2.048 Mbps application with the LXT318 operating in the Hardware mode. This configuration is illustrated with a single power supply bus. CMOS control logic is used to set the TAOS, LLOOP and RLOOP diagnostic modes individually. The RCLK output is tapped to clock the MODE pin, enabling HDB3 encoding. The receive and transmit line interfaces are identical to the Host mode application shown in Figure 11. Figure 12:Typical LXT318 Hardware Mode Application (120 Ω Twisted Pair) Figure 13:Typical LXT318 Hardware Mode Application (75 Ω Coax) # **TEST SPECIFICATIONS** ## NOTE The minimum and maximum values in Tables 8 through 14 and Figures 18 through 22 represent the performance specifications of the LXT318 and are guaranteed by test, except where noted by design. **Table 8: Absolute Maximum Ratings** | Parameters | Symbol | Min | Max | Units | |-------------------------------------|----------|------------|-----------|-------| | DC supply (referenced to GND) | RV+, TV+ | _ | 6.0 | V | | Input voltage, any pin | Vin | RGND, -0.3 | RV+, +0.3 | V | | Input current, any pin <sup>1</sup> | Iin | -10 | 10 | mA | | Storage temperature | Tstg | -65 | 150 | ° C | ## **CAUTION** Operation at or beyond these limits may permanently damage the device. Normal operation not guaranteed at these extremes. **Table 9: Operating Conditions and Characteristics** | Parameter | Symbol | Min | Typ¹ | Max | Units | Test Conditions | |--------------------------------|----------|------|------|------|-------|--------------------------------------------------| | DC supply <sup>2</sup> | RV+, TV+ | 4.75 | 5.0 | 5.25 | V | | | Ambient operating temperature | TA | -40 | - | +85 | °C | | | Power dissipation <sup>3</sup> | PD | - | 300 | 400 | mW | 100% ones density & maximum line length @ 5.25 V | <sup>1.</sup> Typical figures are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. Table 10: Digital Characteristics (TA = -40 to 85 °C, V+ = $5.0 \text{ V} \pm 5\%$ , GND = 0 V) | Parameter | Sym | Min | Тур | Max | Units | Test Conditions | |----------------------------------------------------------------|-----|-----|-----|------|-------|---------------------------------| | High level input voltage <sup>1,2</sup> (pins 1-5, 10, 23-28) | Vih | 2.0 | _ | _ | V | | | Low level input voltage <sup>1,2</sup> (pins 1-5, 10, 23-28) | VIL | _ | _ | 0.8 | V | | | High level input voltage <sup>1,2</sup> (pins 6-8, 12, 23, 25) | Voh | 2.4 | _ | _ | V | $IOUT = -400 \mu A$ | | Low level input voltage <sup>1,2</sup> (pins 6-8, 12, 23, 25) | Vol | _ | _ | 0.4 | V | IOUT = 1.6 mA | | Input leakage current | ILL | 0 | _ | ±10 | μΑ | | | Three-state leakage current <sup>1</sup> (pin 25) | I3L | 0 | _ | ±10 | μΑ | | | Driver power down current <sup>3</sup> | IPD | _ | _ | ±1.2 | mA | Direct connection to Vcc or GND | <sup>1.</sup> Functionality of pins 23 and 25 depends on mode. See Host/Hardware Mode descriptions. <sup>3.</sup> TTIP, TRING only in Idle or Power Down Mode. <sup>1.</sup> Transient Currents of up to 100 mA will not cause SCR latch-up. TTIP TRING, TV+, TGND can withstand continuous current of 100 mA. <sup>2.</sup> TV+ must not differ from RV+ by more than 0.3 V. <sup>3.</sup> Power dissipation while driving 25 $\Omega$ load over operating temperature range. Includes device and load. Digital input levels are within 10% of the supply rails and digital outputs are driving a 50 pF capacitive load. <sup>2.</sup> Output drivers will output CMOS logic levels into CMOS loads. Table 11: Analog Characteristics (TA = -40 to 85 °C, V+ = $5.0 \text{ V} \pm 5\%$ , GND = 0 V) | Parameter | | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |--------------------------------------------------------|----------------------------------------|-----|------------------|------|-------|------------------------| | Recommended output load at TTIP and TRING | | 50 | 120 | 200 | Ω | | | AMI output pulse amplitudes | | 2.7 | 3.0 | 3.3 | V | Measured at the output | | Jitter added by the transmitter <sup>2</sup> | 20 Hz - 100kHz <sup>3</sup> | _ | _ | 0.05 | UI | | | Input jitter tolerance | 20 Hz - 100kHz | 0.2 | 0.3 | _ | UI | 0 - 43 dB line | | | 10 Hz | 100 | 500 | _ | UI | | | Jitter attenuation curve corner frequency <sup>4</sup> | | _ | 3 | _ | Hz | | | Receive signal attenuation range | | 0 | 43 | _ | dB | | | Allowable consecutive zeros bef | Allowable consecutive zeros before LOS | | 175 | 190 | _ | | | Transmitter return loss <sup>3</sup> | 51 kHz - 102 kHz | _ | 18 | _ | dB | | | | 102 kHz - 2.048 MHz | _ | 24 | _ | dB | | | | 2.048 MHz - 3.072 MHz | _ | 22 | _ | dB | | | Receiver return loss <sup>3, 5</sup> | 51 kHz - 102 kHz | _ | 20 | _ | dB | | | | 102 kHz - 2.048 MHz | _ | 24 | - | dB | | | | 2.048 MHz - 3.072 MHz | _ | 22 | _ | dB | | <sup>1.</sup> Typical figures are at 25 °C and are for design aid only, not guaranteed and not subject to production testing. <sup>2.</sup> Input signal to TCLK is jitter free. <sup>3.</sup> Guaranteed by characterization; not subject to production testing. <sup>4.</sup> Circuit attenuates jitter at 20 dB/decade above the corner frequency. <sup>5.</sup> Measured with 1:1 transformer terminated with 120 $\Omega$ resistance. Table 12: LXT318 Master Clock and Transmit Timing Characteristics (See Figure 14) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | Notes | |--------------------------------------------------------------------------------------------------------------------|-------|-----|------------------|------|-------|-------| | Master clock frequency | MCLK | _ | 2.048 | _ | MHz | | | Master clock tolerance | MCLKt | _ | ±100 | _ | ppm | | | Master clock duty cycle | MCLKd | 40 | _ | 60 | % | | | Crystal frequency | fc | _ | 8.192 | _ | MHz | | | Transmit clock frequency | TCLK | _ | 2.048 | _ | MHz | | | Transmit clock tolerance | TCLKt | _ | _ | ±100 | ppm | | | Transmit clock duty cycle | TCLKd | 10 | - | 90 | % | | | TPOS/TNEG to TCLK setup time | tsut | 50 | - | _ | ns | | | TCLK to TPOS/TNEG hold time | tHT | 50 | _ | _ | ns | | | 1. Typical figures are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. | | | | | | | Figure 14:LXT318 Transmit Clock Timing Figure 15: LXT318 Receive Clock Timing Table 13: LXT318 Receive Timing Characteristics (See Figure 15) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | Notes | |----------------------------------------|--------------|-----|------------------|-----|-------|-------| | Receive clock duty cycle <sup>2</sup> | RCLKd | 40 | 50 | 60 | % | | | Receive clock pulse width <sup>2</sup> | tpw | - | 488 | - | ns | | | Receive clock pulse width High | tрwн | - | 244 | - | ns | | | Receive clock pulse width Low | <b>t</b> PWL | 220 | 244 | 268 | ns | | | RPOS/RNEG to RCLK rising setup time | tsur | - | 194 | - | ns | | | RCLK rising to RPOS/RNEG hold time | thr | - | 194 | - | ns | | $<sup>1. \</sup> Typical \ figures \ are \ at \ 25^{\circ} \ C \ and \ are \ for \ design \ aid \ only; \ not \ guaranteed \ and \ not \ subject \ to \ production \ testing.$ <sup>2.</sup> RCLK duty cycle widths will vary depending on extent of received pulse jitter displacement. Max and min RCLK duty cycles are for worst case jitter conditions (0.4 UI clock displacement for 2.048 Mbps.) Table 14: LXT318 Serial I/O Timing Characteristics (See Figures 16 and 17) | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | Parameter | |--------------------------------------------------------------------------------------------------------------------|--------|-----|------------------|-----|-------|--------------------| | Rise/fall time—any digital output | trf | _ | _ | 100 | ns | Load 1.6 mA, 50 pF | | SDI to SCLK setup time | tDC | 50 | _ | _ | ns | | | SCLK to SDI hold time | tCDH | 50 | _ | _ | ns | | | SCLK low time | tCL | 240 | _ | _ | ns | | | SCLK high time | tCH | 240 | _ | _ | ns | | | SCLK rise and fall time | tr, tf | _ | _ | 50 | ns | | | CS falling edge to SCLK rising edge | tCC | 50 | _ | _ | ns | | | Last SCLK edge to $\overline{\text{CS}}$ rising edge | tCCH | 150 | - | - | ns | | | CS inactive time | tCWH | 250 | _ | _ | ns | | | SCLK to SDO valid time | tCDV | _ | _ | 200 | ns | | | SCLK falling edge or $\overline{\text{CS}}$ rising edge to SDO high-Z | | _ | 100 | _ | ns | | | 1. Typical figures are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. | | | | | | | Figure 16: LXT318 Serial Data Input Timing Diagram Figure 17: LXT318 Serial Data Output Timing Diagram Figure 18: LXT318 Jitter Tolerance @ 43 dB (Typical) Figure 19: LXT318 Jitter Attenuation (Typical) Figure 20: Input and Maximum Output Jitter Specified by TBR12/13 Figure 22: 2.048 Mbps Pulse Mask Table 15: 2.048 Mbps Pulse Mask Parameters | Parameter | TPW | Units | |---------------------------------------------------------------------------|--------------|-------| | Test load impedance | 120 | Ω | | Nominal peak mark voltage | 3.0 | V | | Nominal peak space voltage | $0 \pm 0.30$ | V | | Nominal pulse width | 244 | ns | | Ratio of positive and negative pulse amplitude at center of pulse | 95-105 | % | | Ratio of positive and negative pulse amplitudes at nominal half amplitude | 95-105 | % |