# 256K x 32 x 2 (16-Mbit) SYNCHRONOUS GRAPHICS RAM ## ADVANCE INFORMATION SEPTEMBER 1998 ### **FEATURES** - 256,144 words x 32 bits x 2-bank organization - All inputs are sampled at the positive going edge of the system clock - Dual internal bank control - Single 3.3V ± 3V power supply - Programmable mode register - Burst length (1, 2, 4, 8, and full page) - CAS latency (2 and 3) - Burst type: Sequential and Interleave - Burst Read single-bit Write Operation - · Refresh capability - Auto, self-refresh - 2,048 refresh cycles/32 ms - · LVTTL compatible inputs and outputs - 100-pin PQFP (14mm x 20mm) #### **GRAPHIC FEATURES** - · SMRS cycle - Load mask register - Load color register - Write per bit (old mask) - Block write (eight columns) ### **DESCRIPTION** The ISSI IS42G32256 is a high-speed 16-Mbit CMOS Synchronous Graphics RAM organized as 256K words x 32 bits x 2 banks. With SGRAM, all input and output signals are synchronized with the rising edge of the system clock. Programmable Mode Register and Special Registers provide a choice of Read or Write burst lengths of 1, 2, 4, or 8 locations or a Full Page with burst termination options. The SGRAM performance is enhanced with the Write-per-bit (WPB) and eight columns of Block Write functions. The IS42G32256 is ideal for high-performance, high-bandwidth applications including workstation graphics, set top box, games, and PC-2D/3D graphic applications. **Table 1. Key Timing Parameters** | Symbol | Parameter | -7 | -8 | -10 | Units | |--------|----------------------|-----|-----|-----|-------| | tcĸ | Clock Cycle Time | 7 | 8 | 10 | ns | | | Access Time @ CL = 3 | 6 | 6.5 | 7 | ns | | | Operating Frequency | 143 | 125 | 100 | MHz | This document contains ADVANCE INFORMATION data. ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors which may appear in this publication. © Copyright 1998, Integrated Silicon Solution, Inc. Figure 1. IS42G32256 Functional Block Diagram Figure 2. IS42G32256 Pin Configuration, 100-pin PQFP **ISSI**® **Table 2. Pin Descriptions** | Symbol | Pin Number | I/O | Name and Function | |-----------|---------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A9 | 30-34, 47-51 | I | Address: Row/Column addresses are multi-<br>plexed on the same pins. Row address: RA0-<br>RA9 Column address: CA0-CA7 | | A10/BP | 29 | I | Bank Select Address: Selects bank to be activated during row address latch time. Selects bank for read/write during column address latch time. | | CAS | 26 | I | <b>Column Address Strobe:</b> Latches column addresses on the positive going edge of the CLK with $\overline{\text{CAS}}$ low. Enables column access. | | CKE | 54 | I | Clock Enable: Masks system clock to freeze operation from the next clock cycle. CKE should be enabled at least one clock + tcks prior to new command. Disable input buffers for power down in standby. | | CLK | 55 | I | <b>System Clock:</b> Active on the positive going edge to sample all inputs. | | CS | 28 | I | <b>Chip Select:</b> Disables or enables device operation by masking or enabling all inputs except CLK, CKE and DQMx. | | DQ0-DQ31 | 1, 3-4, 6-7, 9-10,<br>12-13, 17-18, 20-21, 60-61,<br>63-64, 68-69, 71-72, 74-75,<br>77-78, 81-81, 83-84, 97-98, 100 | I/O | <b>Data Input/Output:</b> Data Inputs/Outputs are multiplexed on the same pins. | | DQM0-DQM3 | 23-24, 56-57 | I/O | Data Input/Output Mask: Makes data output Hi-Z, tsHz after the clock and masks the output. Blocks data input when DQM active. (Byte Masking) | | DSF | 53 | | <b>Define Special Function:</b> Enables write per bit, block write and special mode register set. | | RAS | 27 | I | Row Address Strobe: Latches row addresses on the positive going edge of the CLK with RAS low. Enables row access and precharge. | | WE | 25 | I | Write Enable: Enables write operation and row precharge. | | Vccq | 2, 8, 14, 22, 59, 67, 73, 76, 79 | | Supplies voltage for data output | | Vcc | 15, 35, 65, 96 | | Power Supply Voltage | | GNDa | 5, 11, 19, 62, 70, 82, 99 | | Ground for Da | | GND | 16, 46, 66, 85 | | Ground | | NC | 36-45, 52, 58, 86-95 | | No connect | **Table 3. Frequency vs. AC Parameter Relationships** IS42G32256: 7 ns (Unit: number of clocks) | Frequency | CAS<br>Latency | trc<br><b>63 ns</b> | tras<br>42 ns | t <sub>RP</sub><br>21 ns | t <sub>RRD</sub><br>14 ns | trcd<br><b>20 ns</b> | tccb<br>7 ns | tcpl<br>7 ns | trdl<br>7 ns | |------------------|----------------|---------------------|---------------|--------------------------|---------------------------|----------------------|--------------|--------------|--------------| | 143 MHz (7 ns) | 3 | 9 | 6 | 3 | 2 | 3 | 1 | 1 | 1 | | 125 MHz (8 ns) | 3 | 8 | 6 | 3 | 2 | 3 | 1 | 1 | 1 | | 100 MHz (10 ns) | 2 | 7 | 5 | 3 | 2 | 2 | 1 | 1 | 1 | | 83 MHz (12 ns) | 2 | 6 | 4 | 2 | 2 | 2 | 1 | 1 | 1 | | 75 MHz (13.4 ns) | 2 | 5 | 4 | 2 | 2 | 2 | 1 | 1 | 1 | | 66 MHz (15 ns) | 2 | 5 | 3 | 2 | 1 | 2 | 1 | 1 | 1 | IS42G32256: 8 ns (Unit: number of clocks) | Frequency | CAS<br>Latency | trc<br><b>70 ns</b> | tras<br>48 ns | t <sub>RP</sub><br>24 ns | t <sub>RRD</sub><br>16 ns | trcd<br>20 ns | tccb<br>8 ns | tcdl<br>8 ns | trdl<br>8 ns | |------------------|----------------|---------------------|---------------|--------------------------|---------------------------|---------------|--------------|--------------|--------------| | 125 MHz (8 ns) | 3 | 9 | 6 | 3 | 2 | 3 | 1 | 1 | 1 | | 100 MHz (10 ns) | 3 | 8 | 5 | 3 | 2 | 2 | 1 | 1 | 1 | | 83 MHz (12 ns) | 2 | 6 | 4 | 2 | 2 | 2 | 1 | 1 | 1 | | 75 MHz (13.4 ns) | 2 | 6 | 4 | 2 | 2 | 2 | 1 | 1 | 1 | | 66 MHz (15 ns) | 2 | 5 | 4 | 2 | 2 | 2 | 1 | 1 | 1 | | 50 MHz (20 ns) | 2 | 4 | 3 | 2 | 1 | 1 | 1 | 1 | 1 | IS42G32256: 10 ns (Unit: number of clocks) | Frequency | CAS<br>Latency | trc<br><b>80 ns</b> | tras<br>50 ns | t <sub>RP</sub><br>26 ns | t <sub>RRD</sub><br><b>20 ns</b> | trcd<br><b>20 ns</b> | tccb<br>10 ns | tcdl<br>10 ns | trdL<br>10 ns | |-----------------|----------------|---------------------|---------------|--------------------------|----------------------------------|----------------------|---------------|---------------|---------------| | 100 MHz (10 ns) | 3 | 8 | 5 | 3 | 2 | 2 | 2 | 1 | 1 | | 83 MHz (12 ns) | 3 | 7 | 5 | 3 | 2 | 2 | 2 | 1 | 1 | | 71 MHz (14 ns) | 2 | 6 | 4 | 2 | 2 | 2 | 2 | 1 | 1 | | 66 MHz (15 ns) | 2 | 6 | 4 | 2 | 2 | 2 | 2 | 1 | 1 | | 50 MHz (20 ns) | 2 | 4 | 3 | 2 | 1 | 1 | 1 | 1 | 1 | | 40 MHz (25 ns) | 2 | 4 | 2 | 2 | 1 | 1 | 1 | 1 | 1 | Table 4. Truth Table | Function | CKEn-1 | CKEn | <u>cs</u> | RAS | CAS | WE | DSF | DQM | A10 | Α9 | A8-A0 | |-------------------------------------------------------------------------------|--------|--------|-----------|--------|--------|--------|--------|--------|--------|------|-------------------| | Mode Register Set <sup>(2,3)</sup> | Н | Х | L | L | L | L | L | Х | 0 | P CC | DE | | Special Mode Register Set(2,3,8) | Н | Х | L | L | L | L | Н | Х | 0 | P CC | DE | | Auto Refresh <sup>(4)</sup> | Н | Н | L | L | L | Н | L | Х | Χ | Χ | Χ | | Self Refresh, Entry <sup>(4)</sup> | Н | L | L | L | L | Н | L | Х | Χ | Χ | Χ | | Self Refresh, Exit <sup>(4)</sup> | L | Н | L | Н | Н | Н | Χ | Х | Χ | Χ | Χ | | | L | Н | Н | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | Bank Active/Row Address<br>Write Per Bit Disable <sup>(5,6)</sup> | Н | Χ | L | L | Н | Н | L | Χ | V | | Row<br>Address | | Bank Active/Row Address<br>Write Per Bit Enable <sup>(5,6,10)</sup> | Н | Х | L | L | Н | Н | Н | Х | V | | Row<br>Address | | Read and Column Address<br>Auto Precharge Disable <sup>(5)</sup> | Н | Х | L | Н | L | Н | L | Х | V | L | Column<br>Address | | Read and Column Address<br>Auto Precharge Enable <sup>(5,6)</sup> | Н | Х | L | Н | L | Н | L | Х | V | Н | Column<br>Address | | Write and Column Address Auto Precharge Disable <sup>(5,6)</sup> | Н | Χ | L | Н | L | L | L | Х | V | L | Column<br>Address | | Write and Column Address Auto Precharge Enable(5,6,7,10) | Н | Х | L | Н | L | L | L | Х | V | Н | Column<br>Address | | Block Write and Column Address<br>Auto Precharge Disable <sup>(5,6)</sup> | Н | Х | L | Н | L | L | Н | Х | V | L | Column<br>Address | | Block Write and Column Address<br>Auto Precharge Enable <sup>(5,6,7,10)</sup> | Н | Χ | L | Н | L | L | Н | Χ | V | Н | Column<br>Address | | Burst Stop <sup>(8)</sup> | Н | Χ | L | Н | Н | L | L | Х | Χ | Χ | Χ | | Precharge Bank Selection | Н | Χ | L | L | Н | L | L | Χ | V | L | Χ | | Precharge Both Banks | Н | Х | L | L | Н | L | L | Х | Х | Н | Χ | | Clock Suspend or | Н | L | L | Н | Н | Н | Χ | Х | Χ | Χ | Χ | | Active Power Down Entry | Н | L | Н | Х | Х | Х | Х | Х | Х | Χ | Х | | Clock Suspend or<br>Active Power Down Exit | L | Н | Х | Х | Х | Х | Х | Χ | Χ | Х | Х | | Precharge Pover Down Mode Entry | H<br>H | L<br>L | L<br>H | H<br>X | H<br>X | H<br>X | X<br>X | X<br>X | X<br>X | X | X<br>X | | Precharge Pover Down Mode Exit | L<br>L | H<br>H | L<br>H | V<br>X | V<br>X | V<br>X | V<br>X | X<br>X | X | X | X<br>X | | DQM <sup>(9)</sup> | Н | Х | Χ | Χ | Х | Х | Χ | V | Х | Χ | Х | | No Operation Command | H<br>H | X<br>X | L<br>H | H<br>X | H<br>X | H<br>X | X | X<br>X | X | X | X | - V = Valid, X = Don't Care, H = Logic High, L = Logic Low - 2. OP Code: Operand Code; A0-A10: Program keys (@MRS); A5, A6: LMR or LCR select. (@SMRS) Color register exists only one per DQi which both banks share. So does Mask Register. Color or mask is loaded into chip through DQ pin. - MRS can be issued only at both banks precharge state. SMRS can be issued only if DQs are idle. A new command can be issued at the next clock of MRS/SMRS. - Auto refresh functions as same as CBR refresh of DRAM. The automatical precharge without row precharge command is meant by "Auto". Auto/Self refresh can be issued only at both precharge state. - A10: bank select address. If "Low" at read, (block) write, row active and precharge, bank A is selected. If "High" at read, (block) write, row active and precharge, bank B is selected. If A9 is "High" at row precharge, A10 is ignored and both banks - 6. It is determined at row active cycle whether normal/block write operates in write per bit mode or not. For A bank write, at A bank row active, for B bank write, at B bank row active. Terminology: Write per bit = I/O mask. (Block) Write with write per bit mode = masked (block) write. - During burst read or write with auto precharge, new read/(block) write command cannot be issued. Another bank read/(block) write command can be issued at tRP after the end of burst. - Burst stop command is valid only at full page burst length. - DQM sampled at positive going edge of a CLK masks the data-in at the very CLK (write DQM latency is 0) but makes Hi-Z state the data-out of 2 CLK cycles after. (Read DQM latency is 2.) - 10. Graphic features added to SDRAMs original features. If SDF is tied to low, graphic functions are disabled and chip operates as a 16M SDRAM with 32 DQs. Table 5. SGRAM vs SDRAM | SDRAM Function | М | RS | Bank A | Active | Write | | | | | |----------------|-----|------|------------------|------------------|-----------------|----------------|--|--|--| | DSF | L | Н | L | Н | L | Н | | | | | SGRAM Function | MRS | SMRS | Bank Active with | Bank Active with | Normal<br>Write | Block<br>Write | | | | | | | | Write per bit | Write per bit | | | | | | | | | | Disable | Enable | | | | | | - 1. If DSF is low, SGRAM functionality is identical to SDRAM functionality. - 2. SGRAM can be used as a unified memory by the appropriate DSF control; SGRAM = Graphic Memory + Main Memory. Table 6. Mode Register Field Table to Program Modes Register Programmed with MRS | - | Addr | ress A10 | | A9 | ) | A8, A7 | | A6, A5, A4 | | | A3 | B A2, | A1, A0 | |----|-----------------------|-------------------------|----|-------|-----|-----------|----|-------------|----|-------------|----|--------------|-----------| | | Func | tion RFU <sup>(1)</sup> | | W.B.I | (2) | TM | | CAS Latency | • | | ВТ | Burs | st Length | | | Test Mode CAS Latency | | | ency | В | urst Type | | | Вι | ırst Length | | | | | A8 | A7 | Туре | A6 | A5 | A4 | Latency | А3 | Туре | A2 | <b>A1</b> | A0 | BT=0 | BT=1 | | 0 | 0 | Mode Register Set | 0 | 0 | 0 | Reserved | 0 | Sequential | 0 | 0 | 0 | 1 | Reserved | | 0 | 1 | Vendor | 0 | 0 | 1 | _ | 1 | Interleave | 0 | 0 | 1 | 2 | Reserved | | 1 | 0 | Use | 0 | 1 | 0 | 2 | | | 0 | 1 | 0 | 4 | 4 | | 1 | 1 | Only | 0 | 1 | 1 | 3 | | | 0 | 1 | 1 | 8 | 8 | | | V | /rite Burst Length | 1 | 0 | 0 | Reserved | 1 | | 1 | 0 | 0 | Reserved | Reserved | | A9 | | Length | 1 | 0 | 1 | Reserved | 1 | | 1 | 0 | 1 | Reserved | Reserved | | 0 | | Burst | 1 | 1 | 0 | Reserved | | | 1 | 1 | 0 | Reserved | Reserved | | 1 | | Single Bit | 1 | 1 | 1 | Reserved | | | 1 | 1 | 1 | 256(Full)(3) | Reserved | #### Special mode Register Programmed with SMRS | Address | A10, A9, A8, A7 | A6 | A5 | A4, A3, A2, A1, A0 | |----------|-----------------|-------------------|-------------------|--------------------| | Function | X | LC <sup>(4)</sup> | LM <sup>(4)</sup> | Х | | | | Load Color | Load Mask | | | | | A6 Function | A5 Function | | | | | 0 Disable | 0 Disable | | Enable Enable #### Notes: - 1. RFU (Reserved for Future Use) should stay "0" during MRS cycle. - 2. If A9 is high during MRS cycle, "Burst Read Single Bit Write" function will be enabled. - 3. The full column burst (256-bit) is available only at Sequential mode of burst type. - 4. If LC and LM both high (1), data of mask and color register will be unknown. #### POWER UP SEQUENCE - 1. Apply power and start clock, attempt to maintain DKE = "H" and the other pins are NOP condition at the inputs. - 2. Maintain stable power, stable clock and NOP input condition for a minimum of 200 μs. - 3. Issue precharge commands for all banks of the devices. - Issue two or more auto-refresh commands. - 5. Issue a mode register set command to initialize the mode register. - 6. Sequence of 4 and 5 may be changed. The device is now ready for normal operation. Table 7. Burst Sequence (Burst Length = 4) | Initial A | Address | | | | | | | | | | |------------|---------|---|------|--------|---|---|-------|-------|---|--| | <b>A</b> 1 | Α0 | | Sequ | ential | | | Inter | leave | | | | 0 | 0 | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | | | 0 | I | 1 | 2 | 3 | 0 | 1 | 0 | 3 | 2 | | | I | 0 | 2 | 3 | 0 | 1 | 2 | 3 | 0 | 1 | | | 1 | 1 | 3 | 0 | 1 | 2 | 3 | 2 | 1 | 0 | | Table 8. Burst Sequence (Burst Length = 8) | Initia | I Add | dress | | | | | | | | | | | | | | | | | <u>.</u> | |--------|-----------|-------|---|---|---|------|-------|----|---|---|---|---|---|---|--------|------|--------------|---|----------| | A2 | <b>A1</b> | A0 | | | • | Sequ | entia | ıl | | | | | | I | Interl | eave | <del>)</del> | | | | 0 | 0 | 0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | C | ) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | 0 | 1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | | 0 | 3 | 2 | 5 | 4 | 7 | 6 | | 0 | 1 | 0 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | | 3 | 0 | 1 | 6 | 7 | 4 | 5 | | 0 | 1 | 1 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | } | 2 | 1 | 0 | 7 | 6 | 5 | 4 | | 1 | 0 | 0 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | 1 | 0 | 1 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | , | 4 | 7 | 6 | 1 | 0 | 3 | 2 | | 1 | 1 | 0 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | ; | 7 | 4 | 5 | 2 | 3 | 0 | 1 | | 1 | 1 | 1 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | • | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Table 10. Pixel to DQ Mapping (at Block Write) | Col | umn Ad | ldress | 3 Byte | 2 Byte | 1 Byte | 0 Byte | | |-----|------------|--------|-------------|-------------|------------|-----------|--| | A2 | <b>A</b> 1 | A0 | I/O31-I/O24 | I/O23-I/O16 | I/O15-I/O8 | 1/07-1/00 | | | 0 | 0 | 0 | DQ24 | DQ 16 | DQ8 | DQ0 | | | 0 | 0 | 1 | DQ25 | DQ 17 | DQ9 | DQ1 | | | 0 | 1 | 0 | DQ26 | DQ18 | DQ10 | DQ2 | | | 0 | 1 | 1 | DQ27 | DQ19 | DQ11 | DQ3 | | | 1 | 0 | 0 | DQ28 | DQ20 | DQ12 | DQ4 | | | 1 | 0 | 1 | DQ29 | DQ21 | DQ13 | DQ5 | | | 1 | 1 | 0 | DQ30 | DQ22 | DQ14 | DQ6 | | | 1 | 1 | 1 | DQ31 | DQ23 | DQ 15 | DQ7 | | ISSI<sup>®</sup> #### **DEVICE OPERATIONS** ## Clock (CLK) The clock input is used as the reference for all SGRAM operations. All operations are synchronized to the positive going edge of the clock. The clock transitions must be monotonic between VIL and VIH. During operation with CKE high all inputs are assumed to be in valid state (low or high) for the duration of setup and hold time around positive edge of the clock for proper functionality and Icc specifications. ## Clock Enable (CKE) The clock enable (CKE) gates the clock onto SGRAM. If CKE goes low synchronously with clock (set-up and hold time same as other inputs), the internal clock suspended from the next clock cycle and the state of output and burst address is frozen as long as the CKE remains low. All other inputs are ignored from the next clock cycle after CKE goes low. When both banks are in the idle state and CKE goes low synchronously with clock, the SGRAM enters the power down mode from the next clock cycle. The SGRAM remains in the power down mode ignoring the other inputs as long as CKE remains low. The power down exit is synchronous as the internal clock is suspended. When CKE goes high at least "tss+ICLOCK" before the high going edge of the clock, then the SGRAM becomes active from the same clock edge accepting all the input commands. ## **Bank Select (A10)** This SGRAM is organized as two independent banks of 262,144 words x 32 bits memory arrays. The A10 inputs are latched at the time of assertion of $\overline{RAS}$ and $\overline{CAS}$ to select the bank to be used for the operation. When A10 is asserted low, bank A is selected. When A10 is latched high, bank B is selected. The banks select Al0 is latched at bank activate, read, write, mode register set and precharge operations. ## Address Inputs (A0-A9) The 18 address bits are required to decode the 262,144 word locations are multiplexed into ten address input pins (A0-A9). The 10-bit row address is latched along with $\overline{RAS}$ and A10 during bank activate command. The 8-bit column address is latched along with $\overline{CAS}$ , $\overline{WE}$ and A10 during read or with command. #### NOP and Device Deselect When RAS, CAS and WE are high, The SGRAM performs no operation (NOP). NOP does not initiate any new operation, but is needed to complete operations which require more than single clock cycle like bank activate, burst read, auto refresh, etc. The device deselect is also a NOP and is entered by asserting $\overline{CS}$ high. $\overline{CS}$ high disables the command decoder so that $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , DSF and all the address inputs are ignored. ## Power-up The following sequence is recommended for Power-up: - Power must be applied to either CKE and DQM inputs to pull them high and other pins are NOP condition at the condition at the inputs before or along with VDD (and VDDQ) supply. - The clock signal must also be asserted at the same time. - 2. After VDD reaches the desired voltage, a minimum pause of 200 microseconds is required with inputs in NOP condition. - 3. Both banks must be precharged now. - Perform a minimum of two auto refresh cycles to stabilize the internal circuitry. - 5. Perform a Mode Register Set cycle to program the CAS latency, burst length and burst type as the default value of mode register is undefined. At the end of one clock cycle from the mode register set cycle, the device is ready for operation. When the above sequence is used for Power-up, all the outputs will be in high-impedance state. The high-impedance of outputs is not guaranteed in any other power-up sequence. Note: Sequence of 4 and 5 may be changed. ## Mode Register Set (MRS) The mode register stores the data for controlling the various operating modes of SGRAM. It programs the CAS latency, burst type, addressing, burst length, test mode and various vendor specific options to make SGRAM useful for variety of different applications. The default value of the mode register is not defined, therefore the mode register must be written after power up to operate the SGRAM. The mode register is written by asserting low on CS, RAS, CAS, WE and DSF (The SGRAM should be in active mode with CKE already high prior to writing the mode register). The state of address pins A0-A9 and A10 in the same cycle as CS, RAS, CAS, WE and DSF going low is the data written in the mode register. One clock cycles is required to complete the write in the mode register. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as both banks are in the idle state. The mode register is divided into various fields depending on functionality. The burst length field uses A0-A2, burst type **ISSI**® uses A3, $\overline{\text{CAS}}$ latency (read latency from column address) A4-A6, A7-A8 and A10 are uses for vendor specific options or test mode use. And the write burst length is programmed using A9. A7-A8 and A10 must be set to low for normal SGRAM operation. Refer to the table for specific codes for various burst length, addressing modes and $\overline{\text{CAS}}$ latencies. #### **Bank Activate** The bank activate command is used to select a random row in an idle bank. By asserting low on RAS and CS with desired row and bank addresses, a row access is initiated. The read or write operation can occur after a time delay of trcd (min) from the time of bank activation. trcd (min) is the internal timing parameter of SGRAM, therefore it is dependent on operating clock frequency. The minimum number of clock cycles required between bank activate and read or write command should be calculated by dividing tRCD (min) with cycle time of the clock and then rounding of the result to the next higher integer. The SGRAM has two internal banks in the same chip and shares part of the internal circuitry to reduce chip area, therefore it restricts the activation of both banks immediately. Also the noise generated during sensing of each bank of SGRAM is high requiring some time for power supplies to recover before another bank can be sensed reliably. trrd (min) specifies the minimum time required between activating different bank. The number of clock cycles required between different bank activation must be calculated similar to trod specification. The minimum time required for the bank to be active to initiate sensing and restoring the complete row of dynamic cells is determined by tras (min). Every SGRAM bank activate command must satisfy tras (min) specification before a precharge command to that active bank can be asserted. The maximum time any bank can be in the active state is determined by tras (max). The number of cycles for both tras (min) and tras (max) can be calculated similar to tred specification. #### **Burst Read** The burst read command is used to access burst of data on consecutive clock cycles from an active row in an active bank. The burst read command is issued by asserting low on $\overline{CS}$ and $\overline{RAS}$ with $\overline{WE}$ being high on the positive edge of the clock. The bank must be active for at least trop (min) before the burst read command is issued. The first output appears in $\overline{CAS}$ latency number of clock cycles after the issue of burst read command. The burst length, burst sequence and latency from the burst read command is determined by the mode register which is already programmed. The burst read can be initiated on any column address of the active row. The address wraps around if the initial address does not start from a boundary such that number of outputs from each I/O are equal to the burst length programmed in the mode register. The output goes into high-impedance at the end of burst, unless a new burst read was initiated to keep the data output gapless. The burst read can be terminated by issuing another burst read or burst write in the same bank or the other active bank or a precharge command to the same bank. The burst stop command is valid for all burst length. #### **Burst Write** The burst write command is similar to burst read command, and is used to write data into the SGRAM on consecutive clock cycles in adjacent addresses depending on burst length and burst sequence. By asserting low on $\overline{CS}$ , $\overline{CAS}$ and $\overline{WE}$ with valid column address, a write burst is initiated. The data inputs are provided for the initial address in the same clock cycle as the burst write command. The input buffer is deselected at the end of the burst length, even though the internal writing may not have been completed yet. The writing can not complete burst length. The burst write can be terminated by issuing a burst read and DQM for blocking data inputs or burst write in the same or the other active bank. The write burst can also be terminated by using DQM for blocking data and precharging the bank "trpl" after the last data input to be written into the active row. See DQM Operation also. ## **DQM Operation** The DQM is used mask input and output operations. It works similar to OE during operation and inhibits writing during write operation. The read latency is two cycles from DQM and zero cycle for write, which means DQM masking occurs two cycles later in read cycle and occurs in the same cycle during write cycle. DQM operation is synchronous with the clock. The DQM signal is important during burst interrupts of write with read or precharge in the SGRAM. Due to asynchronous nature of the internal write, the DQM operation is critical to avoid unwanted or incomplete writes when the complete burst write is required. DQM is also used for device selection and bus control in a memory system. DQM0 controls DQ0 to DQ7, DQM1 controls DQ8 to DQ15, DQM2 controls DQ16 to DQ23, DQM3 controls DQ24 to DQ31. DQM masks the DQs by a byte regardless that the corresponding DQs are in a state of WPB masking or Pixel masking. Please refer to DQM timing diagram also. ## **Precharge** The precharge is performed on an active bank by asserting low on $\overline{CS}$ , $\overline{RAS}$ , $\overline{WE}$ and A9 with valid A10 of the bank to be precharged. The precharge command can be asserted anytime after tras (min) is satisfy from the bank activate command in the desired bank. "trp" is defined as the minimum time required to precharge a bank. The minimum number of clock cycles required to complete row precharge is calculated by dividing "trp" with clock cycle time and rounding up to the next higher integer. Care should be taken to make sure that burst write is completed or DQM is used to inhibit writing before precharge command is asserted. The maximum time any bank can be active is specified by tras (max). Therefore, each bank has to be precharged within tras (max) from the bank activate command. At the end of precharge, the bank enters the idle state and is ready to be activated again. Entry to Power Down, Auto refresh, Self refresh and Mode register Set etc. is possible only when both banks are in idle state. ### **Auto Precharge** The precharge operation can also be performed by using auto precharge. The SGRAM internally generates the timing to satisfy tras (min) and "trp" for the programmed burst length and CAS latency. The auto precharge command is issued at the same time as burst write by asserting high on A9. If burst read or burst write command is issued with low on A9, the bank is left active until a new command is asserted. Once auto precharge command is given, no new command are possible to that particular bank until the bank achieves idle state. ## **Both Banks Precharge** Both banks can be precharged at the same time by using Precharge all command. Asserting low on $\overline{CS}$ , $\overline{RAS}$ and $\overline{WE}$ with high on A9 after all banks have satisfied tras (min) requirement, performs precharge on both banks. At the end of transfer performing precharge all, all banks are in idle state. #### Auto Refresh The storage cells of SGRAM need to be refreshed every 32 ms to maintain data. An auto refresh cycle accomplishes refresh of a single row of storage cells. The internal counter increments automatically on every auto refresh cycle to refresh all the rows. An auto refresh command is issued by asserting low on CS, RAS and CAS with high on CKE and WE. The auto refresh command can only be asserted with both banks being in idle state and the device is not in power down mode (CKE is high in the previous cycle). The time required to complete the auto refresh operation is specified by tRC (min). The minimum number of clock cycles required can be calculated by driving tRC with clock cycle time and them rounding up to the next higher integer. The auto refresh command must be followed by NOPs until the auto refresh operation is completed. Both banks will be in the idle state at the end of auto refresh operation. The auto refresh is the preferred refresh mode when the SGRAM is being used for normal data transactions. The auto refresh cycle can be performed once in 15.6 $\mu$ s or the burst of 2048 auto refresh cycles in 32 ms. #### Self Refresh The self refresh is another refresh mode available in the SGRAM. The self refresh is the preferred refresh mode for data retention and low power operation of SGRAM. In self refresh mode, the SGRAM disables the internal clock and all the input buffers except CKE. The refresh addressing and timing is internally generated to reduce power consumption. The self refresh mode is entered from all banks idle state by asserting low on $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ and CKE with high on $\overline{WE}$ . Once the self refresh mode is entered, only CKE state being low matters, all the other inputs including clock are ignored to remain in the refresh. The self refresh is exited by restarting the external clock and then asserting high on CKE. This must be followed by NOP's for a minimum time of tRC before the SGRAM reaches idle state to begin normal operation. If the system uses burst auto refresh during normal operation, it is recommended to use burst 2048 auto refresh cycles immediately after exiting self refresh. ## **Define Special Function (DSF)** The DSF controls the graphic applications of SGRAM. If DSF is tied to low, SGRAM functions as 256K x 32 x 2 Bank SGRAM. SGRAM can be used as an unified memory by the appropriate DSF command. All the graphic function mode can be entered only by setting DSF high when issuing commands which otherwise would be normal SGRAM commands. SGRAM functions such as $\overline{RAS}$ Active, Write and WCBR change to SGRAM functions such as $\overline{RAS}$ Active with WPB, Block Write and SWCBR respectively that DSF controls. ## Special Mode Register Set (SMRS) There are two kinds of special mode registers in SGRAM. One is color register and the other is mask register. Those usage will be explained at "Write Per Bit" and "Block Write" session. When A5 and DSF goes high in the same cycle as $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ going low, load color register is filled with color data for associated DQ's through the DQ pins. If both A5 and A6 are high at SMRS, data of mask and color cycle is required to complete the write in the mask register and the color register at LMR and LCR respectively. The next color of LMR and LCR, a new commands can be issued. SMRS, compared with MRS, can be issued at the active state under the condition that DQs are idle. As in write operation, SMRS accepts the data needed through DQ pins. Therefore it should be attended not to induce bus contention. The more detailed materials can be obtained by referring corresponding timing diagram. #### Write Per Bit Write per bit (i.e., I/O mask mode) for SGRAM is a function that selectively masks bits of data being written to the devices. The mask is stored in an internal register and applied to each bit of data written when enable. Bank active command with DSF=High enable write per bit for the associated bank. The mask used for write per bit operations is stored in the mask register accessed by SWCBR (Special Mode Register Set Command). When a mask bit=0, the associated data bit is unaltered when a write command is executed and the write per bit has been enable for the bank being written. No additional timing conditions. Write per bit writes can be either masking is the same for write per bit and non-WPB write. #### **Block Write** Block write is a feature allowing the simultaneous writing of consecutive eight columns of data within a RAM device during a single access cycle. During block write the data to be written comes from the internal "color" register and DQ I/O pins are used for independent column selection. The block of column to be written is aligned on 8-column boundaries and is defined by the column address with the three LSBs ignored. Write command with DSF=1 enable block write for the associated bank. The block width is eight columns where column ="n" bits for by "n" part. The color register is the same width as the data port of the chip. It is width via a SWCBR where data present on the DQ pins is to be coupled into the internal color register. The color register provides the data masked by the DQ column select, WPB mask (if enable), and DQM byte mask. Column data masking (Pixel masking) is provided on an individual column basis for each byte of data. The column mask is driven on the DQ pins during a block write command. The DQ column mask function is segmented on a per bit basis (i.e., DQ[0:7] provided the column mask for data bits [0:7], DQ[8:15] provided the column mask for data bits [8:15], DQ0 masks column [0] for data bits [0:7], DQ9 masks column [1] for data bits [8:15], etc.). Block writes are always non-burst independent of the burst length that has been programmed into to the mode register. If write per bit was enabled by the bank active command with DSF=1, then write per bit masking of the color register data is enabled. If write per bit was disabled by a bank active command with DSF=0, the write per bit masking of the color register data is disabled. DQM masking provides independent data byte masking during normal write operations, except that the control is extended to the consecutive eight columns of the block write. Figure 3. Timing Diagram to Illustrate tBWC. (2CLK Clcle Block Write) Table 11. Summary of SGRAM Basic Features and Benefits | Features | 256K x 32 x 2 SGRAM | Benefits | |----------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interface | Synchronous | Better interaction between memory and system without wait-<br>state of asynchronous DRAM.<br>High speed vertical and horizontal drawing.<br>High operation frequency allows performance gain for<br>SCROLL, FILL, and BitBLT. | | Bank | 2 each | Pseudo-infinite row length by on-chip interleaving operation. Hidden row activation precharge. | | Page Depth /1 Row | 256 bit | High-speed vertical and horizontal drawing. | | Total Page Depth | 2048 bytes | High speed vertical and horizontal drawing. | | Burst Length (Read) | 1, 2, 4, 8 Full Page | Programmable burst of 1, 2, 4, 8 and full page transfer per column address. | | Burst Length (Write) | 1 2 4 8 Full Page | Programmable burst of 1, 2, 4, 8 and full page transfer per column address. | | | BRSW | Switch to burst length of 1 at write without MRS. | | Burst Type | Sequential & Interleave | Compatible with Intel and Motorola CPU based system. | | CAS Latency | 2, 3 | Programmable CAS latency. | | Block Write | 8-Column | High speed FILL, CLEAR, Text with color registers. Maximum 32-byte data transfer (e.g., for 8bpp: 32 pixels) with plane and byte masking functions. | | Color Register | 1 each | A and B bank share. | | Mask Register | 1 each | Write-per-bit capability (bit plane masking). A and B bank share. | | | DQM0-3 | Byte masking (pixel masking for 8bpp system) for data-out/in. | | Mask function | Write per bit | Each bit of the mask register directly controls a corresponding bit plane. | | _ | Pixel Mask at Block Write | Byte masking (pixel masking for 8bpp system) for color DQi. | #### BASIC FEATURES AND FUNCTION DESCRIPTION Figure 4. Clock Suspend Figure 5. DQM Operation Figure 6. CAS Interrupt (I) Figure 7. CAS Interrupt (II): Read Interrupted by Write and DQM 2. This precharge command and burst write command should be of the same bank, otherwise it is not precharge interrupt but only another bank precharge of dual banks operation. Figure 8. Write Interrupted by Precharge and DQM Figure 9. Precharge Figure 10. Auto Precharge Figure 11. Burst Stop and Precharge Interrupted Figure 12. MRS and SMRS Figure 13. Clock Suspend Exit and Power Down Exit Figure 14. Auto Refresh and Self Refresh **Table 11. About Burst Type Control** | Basic Mode | Sequential Counting | At MRS, A3="0". See the Burst Sequence Table. (BL=4, 8) BL=1, 2, 4, 8 and full page wrap around. | |-------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Interleave Counting | At MRS A3="1". See the Burst Sequence Table. (BL=4, 8) BL=4, 8. At BL=1, 2 Interleave Counting = Sequential Counting | | Pseudo-Mode | Pseudo-Document | At MRS A3="1". (See to interleave Counting Mode) | | | Sequential Counting | Staring Address LSB 3 bits A 0-2 should be "000" or "111". @BL=8 — if LSB ="000": Increment Counting. — if LSB ="111": Decrement Counting. For Example, (Assume Addresses except LSB 3 bits are all 0, BL=8) — @ write, LSB ="000", Accessed Column in order 0-1-2-3-4-5-6-7 — @ read, LSB ="111", Accessed Column in order 7-6-5-4-3-2-1-0 At BL=4, same applications are possible. As above example, at interleave Counting mode, by confining starting address to some value, Pseudo-Decrement Counting Mode can be realize. See the Burst Sequence Table carefully. | | | Pseudo-Binary Counting | At MRS A3="0". (See to Sequential Counting Mode) A0-2 ="111". (See to Full Page Mode). Using Full Page Mode and Burst Stop Command, Binary Counting Mode can be realized. — @ Sequential Counting, Accessed Column in order 3-4-5-6-7-1-2-3 (BL=8) — @ Pseudo-Binary Counting Accessed Column in order 3-4-5-6-7-8-9-10 (Burst Stop command) Note: The next column address of 256 is 0. | | Random Mode | Random Column | Every cycle Read/Write Command with random column address can | | | Access, tccd = 1 CLK | realize Random Column Access. That is similar to Extended Data Out (EDO) Operation of conventional DRAM. | ## **Table 12. About Burst Length Control** | Basic Mode | 1 | At MRS A2, 1, 0 = "000". At auto precharge, tras should not be violated. | |----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | 2 | At MRS A2, 1, 0 = "001". At auto precharge, tras should not be violated. | | - | 4 | At MRS A2, 1, 0 ="010". | | _ | 8 | At MRS A2, 1, 0 ="011". | | - | Full Page | At MRS A2, 1, 0 ="111". Wrap around mode (infinite burst length) should be stopped by burst stop. RAS interrupt or CAS interrupt. | | Special Mode | BRSW | At MRS A9 ="1". Read Burst =1, 2, 4, 8, full page/write Burst =1. At auto precharge of write, tras should not be violated. | | | Block Write | 8-Column Block Write. LSB A0-2 are ignored. Burst length =1. tras should not be violated. At auto precharge, tras should not be violated. | | Random Mode | Burst Stop | tbdl =1, Valid DQ after burst stop is 1, 2 for CL=2, 3 respectively. Using burst stop command, random mode it is possible only at full page burst length. | | Interrupt Mode | RAS Interrupt | Before the end of burst, Row precharge command of the same bank stops read/write burst with Row precharge. trdl =1 with DQM, valid DQ after burst stop is 1, 2 for CL=2, 3 respectively. During read/write burst with auto precharge, RAS interrupt can not be issued. | | | CAS Interrupts | Before the end of burst, new read/write stops read/write burst and starts new read/write burst or block write. During read write burst with auto precharge, CAS interrupt can not be issued. | #### **Table 13. Mask Function Procedure** #### 1. Normal Write I/O masking: By Mask at Write Per Bit Mode, the selected bit planes keep the original data. If bit plane 0, 3, 7, 9, 19, 22, 24, and 31 keep the original value. - a. STEP - I. SMRS(LMR): Load mask [31-0]="0111, 1110, 1011, 0111, 1111, 1101, 0111, 0110" - II. Row Active with DSF "H": Write Per Bit Mode Enable - III. Perform Normal Write - b. Illustration | I/O (=DQ) | 31 24 | 23 16 | 15 8 | 7 0 | |------------------|----------|----------|----------|----------| | External Data-in | 11111111 | 11111111 | 00000000 | 00000000 | | DQMi | DQM3=0 | DQM2=0 | DQM1=0 | DQM0=1 | | Mask Register | 01111110 | 10110111 | 11111101 | 01110110 | | Before Write | 00000000 | 00000000 | 11111111 | 11111111 | | After Write | 01111110 | 10110111 | 0000010 | 11111111 | DQM byte masking #### 2. Block Write Pixel masking: By Pixel Data issued through DQ pin, the selected pixels keep the original data. See Pixel To DQ Mapping Table. If Pixel 0, 4, 9, 13, 18, 22, 27, and 31 keep the original white color. #### Assume 8bpp White = "0000, 0000", Red = "1010, 0011", Green = "1110, 0001", Yellow = "0000, 1111", Blue = "1100, 0011" - a. STEP - I. SMRS(LCR): Load color (for 8bpp, through x32 DQ color0-3 are loaded into color registers). Load (color3, color2, color1, color0) = (Blue, Green, Yellow, Red) "1100,0011,1110,0001,0000,1111,1010,0011" - II. Row Active with DSF "L": I/O Mask by Write Per Bit Mode Disable - III. Block write with DQ[31-0] = "0111, 0111, 1011, 1011, 1101, 1101, 1110" #### Table 13. Mask Function Procedure (continued) #### b. Illustration | I/O (=DQ) <sup>(1)</sup> | 31 24 | 23 16 | 15 8 | 7 0 | |--------------------------|-------------------|--------------|---------------|-------------| | DQMi | DQM3=0 | DQM2=0 | DQM1=0 | DQM0= 1 | | Color Register | Color3=Blue | Color2=Green | Color1=Yellow | Color0=Red | | Before Block Write 8 | & DQ (Pixel data) | | | | | 000 | White DQ24=H | White DQ16=H | White DQ8=H | White DQ0=L | | 001 | White DQ25=H | White DQ17=H | White DQ9=L | White DQ1=H | | 010 | White DQ26=H | White DQ18=L | White DQ10=H | White DQ2=H | | 011 | White DQ27=L | White DQ19=H | White DQ11=H | White DQ3=H | | 100 | White DQ28=H | White DQ20=H | White DQ12=H | White DQ4=L | | 101 | White DQ29=H | White DQ21=H | White DQ13=L | White DQ5=H | | 110 | White DQ30=H | White DQ22=L | White DQ14=H | White DQ6=H | | 111 | White DQ31=L | White DQ23=H | White DQ15=H | White DQ7=H | | After Block Write | | | | | | 000 | Blue | Green | Yellow | White | | 001 | Blue | Green | White | White | | 010 | Blue | White | Yellow | White | | 011 | White | Green | Yellow | White | | 100 | Blue | Green | Yellow | White | | 101 | Blue | Green | White | White | | 110 | Blue | White | Yellow | White | | 111 | White | Green | Yellow | White | #### Note: - 1. At normal write, ONE column is selected among columns decoded by A2-0 (000-111). At block write, instead of ignored address A2-0, DQ0-31 control each pixel. - 3. Pixel and I/O masking: By Mask at Write Per Bit Mode, the selected bit planes keep the original data. By Pixel Data issued through DQ pin, the selected pixels keep the original data. See Pixel To DQ Mapping Table. ### Assume 8bpp, White = "0000, 0000", Red = "1010, 0011", Green = "1110, 0001", Yellow = "0000, 1111", Blue = '1100, 0011" - STEF - I. SMRS(LCR): Load color (for 8bpp, through x 32 DQ color0-3 are loaded into color registers) Load (color3, color2, color1, color0, ) = (Blue, Green, Yellow, Red) ="1100, 0011, 1110, 0001, 0000, 1111, 1010, 0011" - II. SMRS(LMR) Load mask. Mask[31-0] = "1111, 1111, 1101, 1101, 0100, 0010, 0111, 0110" Byte 3: No I/O Masking; Byte 2: I/O Masking; Byte 1: I/O and Pixel Masking; Byte 0: DQM Byte Masking - III. Row Active with DSF "H": I/O mask by Write Per Bit Mode Enable - IV. Block Write with DQ [31-0] = "0111, 0111,1111, 1111, 0101, 0101, 1110, 1110" (Pixel Mask) ## Table 13. Mask Function Procedure (continued) #### b. Illustration | | I/O (=DQ) <sup>(1)</sup> | | 31 | 24 | 23 | 16 | 15 | 8 | 7 | 0 | |-----|--------------------------|---------|----------------|-------|--------|---------------|--------------|---------------|----------|--------------| | С | olor Register | • | Blue | | | reen | | ellow | | ed | | | | | 110000 | 11 | 111 | 00001 | | 001111 | 1010 | 00011 | | | DQMi | | DQM3= | :0 | DQ | M2=0 | DO | QM1=0 | DQI | <b>Л</b> 0=1 | | N | lask Registei | • | 11111111 | | 110 | 11101 | 01000010 | | 01110110 | | | i | Before Write | | Yellow | | | ellow | | Green | | hite | | | | | 000011 | 11 | | 01111 | | 100001 | | 00000 | | | After Write | | Blue<br>110000 | 1.4 | | Blue<br>00011 | | Red<br>100011 | | hite | | | | | 110000 | 11 | 110 | | 10 | | 0000 | 00000 | | | | | | | | | | | | | | | | | <u> </u> | | | <u> </u> | | <del>*</del> | | 7 | | | I/O (=DQ) <sup>(1)</sup> | | 31 | 24 | 23 | 16 | 15 | 8 | 7 | 0 | | | DQMi | | DQM3= | :0 | DQ | M2=0 | DO | QM1=0 | DQI | <b>Л</b> 0=1 | | C | olor Register | • | Color3=B | lue | Color | 2=Green | Color | 1=Yellow | Color | 0=Red | | Bef | ore Block Wr | ite & [ | OQ (Pixel da | ta) | | | | | | | | | 000 | | Yellow DQ | 24=H | Yellow | DQ16=H | Green DQ8=H | | White | DQ0=L | | | 001 | | Yellow DQ | 25=H | Yellow | Yellow DQ17=H | | Green DQ9=L | | DQ1=H | | | 010 | | Yellow DQ | 26=H | Yellow | DQ18=H | Green DQ10=H | | White | DQ2=H | | | 011 | | Yellow DQ | 27=L | Yellow | DQ19=H | Greer | n DQ11=L | White | DQ3=H | | | 100 | | Yellow DQ | 28=H | Yellow | DQ20=H | Green DQ12=H | | White | DQ4=L | | | 101 | | Yellow DQ | 29=H | Yellow | DQ21=H | Greer | n DQ13=L | White | DQ5=H | | | 110 | | Yellow DQ | 30=H | Yellow | DQ22=H | Greer | DQ14=H | White | DQ6=H | | | 111 | | Yellow DQ | 31=L | Yellow | DQ23=H | Greer | n DQ15=L | White | DQ7=H | | Aft | er Block Writ | te | | | | | | | | | | | 000 | | Blue | | E | Blue | | Red | W | hite | | | 001 | | Blue | | Е | Blue | C | Green | WI | hite | | | 010 | | Blue | | Е | Blue | | Red | W | hite | | 011 | Yellow | Blue | | White | | | | | | | | | 100 | | Blue | | | Blue | | Red | | hite | | | 101 | | Blue | | | Blue | | Green | | hite | | | 110 | | Blue | | | Blue | | Red | | hite | | | 111 | | Yellow | ' | E | Blue | | Green | W | hite | | | | | | | | | | | | | | | | | <b>\</b> | | | <b>★</b> | | * | 7 | 7 | | | | | PIXEL MA | ASK | I/O | MASK | PIXEL 8 | & I/O MASK | BYTE | MASK | #### Note: - DQM byte masking. At normal write, ONE column is selected among columns decoded by A2-0 (000-111). At block write, instead of ignored address A2-0, DQ0-31 control each pixel. **Table 14. Function Truth Table** | Current<br>State | <u>حو</u> | RAS | $\overline{C}$ | \ <u>\</u> | Dec | BA<br>(A10) | ADDR | Action | |------------------|--------------|-----|----------------|------------|-----|-------------|--------|----------------------------------------------------------------| | | | | | | | | | | | IDLE | <u> </u> | X | X | X_ | X | X | X | NOP | | | <u> </u> | H | <u>H</u> | <u>H</u> | | | X | NOP | | | _ <u>L</u> | H | H . | L | X | X | X | ILLEGAL <sup>(2)</sup> | | | _ <u>L</u> | Н | L | X | X | BA | CA | ILLEGAL <sup>(2)</sup> | | | <u>L</u> | L | Н | Н | L | BA | RA | Row Active; Latch Row Address; Non-I/O Mask | | | <u>L</u> | L | Н | Н | Н | BA | RA | Row Active; Latch Row Address; I/O Mask | | | L | L | Н | L | L | X | PA | Auto Refresh or Self Refresh <sup>(4)</sup> | | | L | L | Н | L | Н | BA | X | NOP | | | L | L | L | Н | L | Х | Х | Auto Refresh or Self Refresh <sup>(5)</sup> | | | L | L | L | Н | Н | BA | Χ | ILLEGAL | | | L | L | L | L | L | OP | Code | Mode Register Access <sup>(5)</sup> | | | L | L | L | L | Н | OP | Code | Special Mode Register Access <sup>(6)</sup> | | Row | Н | Χ | Χ | Χ | Χ | Χ | Χ | NOP | | Active | L | Н | Н | Н | Χ | Χ | Χ | NOP | | | L | Н | Н | L | Χ | Х | Χ | ILLEGAL <sup>(2)</sup> | | | L | Н | L | Н | L | BA | CA, AP | Begin Read; Latch CA; Determine AP | | | L | Н | L | Н | Н | Х | Χ | ILLEGAL | | | L | Н | L | L | L | BA | CA, AP | Begin Write; Latch CA; Determine AP | | | L | Н | L | L | Н | BA | CA, AP | Begin Write; Latch CA; Determine AP | | | L | L | Н | Н | Χ | BA | RA | ILLEGAL <sup>(2)</sup> | | | L | L | Н | L | L | ВА | RA | Precharge | | | L | L | Н | L | Н | Х | Х | ILLEGAL | | | L | L | L | Н | Χ | Х | Х | ILLEGAL | | | L | L | L | L | L | Х | Х | ILLEGAL | | | L | L | L | L | Н | OP | Code | Special Mode Register Access <sup>(6)</sup> | | Read | Н | Х | Х | Х | Χ | Х | Х | NOP (Continue Burst to End → • Row Active) | | | L | Н | Н | Н | Χ | Х | Χ | NOP (Continue Burst to End → • Row Active) | | | L | Н | Н | L | L | Х | Х | Term burst → Row active | | | L | Н | Н | L | Н | Х | Χ | ILLEGAL | | | L | Н | L | Н | L | BA | CA,AP | Term burst, Begin Read; Latch CA; Determine AP(3) | | | L | Н | L | Н | H | X | X | ILLEGAL | | | | H | L | L | L | BA | CA, AP | Term burst, Begin Write; Latch CA; Determine AP <sup>(3)</sup> | | | Ē | | | L | | BA | CA, AP | Term burst. Begin Write; Latch CA; Determine AP <sup>(3)</sup> | | | _ <u>_</u> _ | L | | <u>-</u> | X | BA | RA | ILLEGAL <sup>(2)</sup> | | | _ <u>_</u> | L | Н. | <br>L. | L | BA | PA | Term Burst, Precharge timing for Reads <sup>(3)</sup> | | | Ē | L | Н. | | | X | X | ILLEGAL | | | Ē | L | Ë | X | X | X | X | ILLEGAL | 26 Table 14. Function Truth Table (continued) | Current<br>State | <del>CS</del> | RAS | CAS | WE | DSF | BA<br>(A10) | ADDR | Action | |------------------|---------------|-----|-----|----|-----|-------------|--------|-------------------------------------------------------------------| | Write | Н | Х | Х | Х | Х | X | Х | NOP (Continue Burst to End → • Row Active) | | _ | L | Н | Н | Н | Х | Х | Χ | NOP (Continue Burst to End → • Row Active) | | _ | L | Н | Н | L | L | Х | Х | Term burst → • Row Active | | _ | L | Н | Н | L | Н | Х | Х | ILLEGAL | | _ | L | Н | L | Н | L | ВА | CA, AP | Term burst, Begin Read; Latch CA; Determine AP <sup>(3)</sup> | | _ | L | Н | L | Н | Н | Х | Χ | ILLEGAL | | _ | L | Н | L | L | L | ВА | CA, AP | Term burst, Begin Write; Latch CA; Determine AP <sup>(3)</sup> | | _ | L | Н | L | L | Н | ВА | CA, AP | Term burst, Begin Write; Latch CA; Determine AP(3) | | _ | L | L | Н | Н | Χ | ВА | RA | ILLEGAL <sup>(2)</sup> | | _ | L | L | Н | L | L | ВА | RA | Term Burst: Precharge timing for Writes <sup>(3)</sup> | | _ | L | L | Н | Н | Н | Х | Χ | ILLEGAL | | _ | L | L | L | Х | Χ | Х | Χ | ILLEGAL | | Read | Н | Х | Х | Χ | Х | Х | Х | NOP (Continue Burst to End → Precharge) | | with | L | Н | Н | Н | Χ | Х | Χ | NOP (Continue Burst to End → Precharge) | | Auto | L | Н | Н | L | Χ | Х | Χ | ILLEGAL | | Precharge | L | Н | L | Н | Χ | ВА | CA, AP | ILLEGAL <sup>(2)</sup> | | - | L | Н | L | L | Χ | ВА | CA, AP | ILLEGAL <sup>(2)</sup> | | _ | L | L | Н | Х | Х | ВА | RA, PA | ILLEGAL | | _ | L | L | L | Х | Χ | Х | Х | ILLEGAL <sup>(2)</sup> | | Write | Н | Χ | Χ | Х | Χ | Х | Х | NOP (Continue Burst to End → Precharge) | | with | L | Н | Н | Н | Χ | Х | Χ | NOP (Continue Burst to End → Precharge) | | Auto | L | Н | Н | L | Χ | Х | Χ | ILLEGAL | | Precharge - | L | Н | L | Н | Χ | ВА | CA, AP | ILLEGAL <sup>(2)</sup> | | _ | L | Н | L | L | Χ | ВА | CA, AP | ILLEGAL <sup>(2)</sup> | | _ | L | L | Н | Х | Χ | ВА | RA, PA | ILLEGAL | | _ | L | L | L | Х | Χ | Х | Χ | ILLEGAL <sup>(2)</sup> | | Pre- | Н | Χ | Χ | Х | Χ | Х | Х | NOP → Idle after trp | | charging | L | Н | Н | Н | Χ | Х | Х | NOP → Idle after trp | | | L | Н | Н | L | Χ | Х | Χ | ILLEGAL | | _ | L | Н | L | Х | Χ | ВА | CA, AP | ILLEGAL <sup>(2)</sup> | | _ | L | L | Н | Н | Χ | ВА | RA | ILLEGAL <sup>(2)</sup> | | _ | L | L | Н | L | Х | ВА | PA | $NOP \rightarrow Idle after trp^{(2)}$ | | _ | L | L | L | Х | Χ | Х | Х | ILLEGAL <sup>(4)</sup> | | Block | Н | Χ | Χ | Х | Х | Х | Х | NOP → Row Active after tbwc | | Write | L | Н | Н | Н | Х | Х | Χ | NOP → Row Active after tbwc | | Recovering | L | Н | Н | L | Х | Х | Χ | ILLEGAL | | 2 | L | Н | L | Χ | Х | BA | CA, AP | ILLEGAL <sup>(2)</sup> | | - | L | L | Н | Н | X | BA | RA | ILLEGAL <sup>(2)</sup> | | - | L | L | Н | L | Х | BA | PA | Term Block Write: Precharge timing for Block Write <sup>(2)</sup> | | _ | L | L | L | X | X | X | X | ILLEGAL <sup>(2)</sup> | Table 14. Function Truth Table (continued) | Current | | | | | | ВА | | | |--------------|-----------|------------|-----|----|-----|-------|-------|-----------------------------| | State | <u>CS</u> | <b>RAS</b> | CAS | WE | DSF | (A10) | ADDR | Action | | Row | Н | Χ | Χ | Χ | Χ | Х | Χ | NOP → Row Active after tRCD | | Activating | L | Н | Н | Н | Χ | Χ | Χ | NOP → Row Active after tRCD | | | L | Н | Н | L | Χ | Χ | Χ | ILLEGAL <sup>(2)</sup> | | _ | L | Н | L | Χ | Χ | BA | CA,AP | ILLEGAL <sup>(2)</sup> | | _ | L | L | Н | Н | Χ | ВА | RA | ILLEGAL <sup>(2)</sup> | | _ | L | L | Н | L | Χ | BA | PA | ILLEGAL <sup>(2)</sup> | | | L | L | L | Χ | Χ | Χ | Χ | ILLEGAL <sup>(2)</sup> | | Refreshing | Н | Х | Χ | Χ | Χ | Χ | Χ | NOP → Idle after tRC | | _ | L | Н | Н | Χ | Χ | Χ | Χ | NOP → Idle after tRc | | _ | L | Н | L | Χ | Χ | Χ | Х | ILLEGAL | | _ | L | L | Н | Χ | Χ | Х | Х | ILLEGAL | | <del>-</del> | L | L | L | Χ | Χ | Х | Χ | ILLEGAL | #### Abbreviations: RA = Row Address (A0-A9) NOP = No Operation Command BA = Bank Address (A10) PA = Precharge All (A9) CA = Column Address (A0-A7) AP = Auto Precharge (A9) #### Notes - 1. All entries assume the CKE was active (High) during the preceding clock cycle and the current clock cycle. - 2. Illegal to bank in specified state; Function may be legal in the bank indicated by BA, depending on the state of that bank. - 3. Must satisfy bus contention, bus turn around, and/or write recovery requirements. - 4. NOP to bank precharging or in idle state. May precharge bank indicated by BA (and PA). - 5. Illegal if any bank is not idle. - 6. Legal only if all banks are in idle or row active state. **Table 15. Function Truth Table for CKE** | Current<br>State | CKE<br>(n-1) | CKE<br>n | <del>CS</del> | RAS | CAS | WE | DSF | ADDR | Action | |------------------|--------------|----------|---------------|-----|-----|----|-----|------|----------------------------------------------------| | Self Refresh | | | | | | | | | | | | Н | Х | Х | Х | Х | Х | Х | Х | INVALID | | _ | L | Н | Н | Х | Х | Χ | Х | Х | Exit Self Refresh → • • • after tRC <sup>(1)</sup> | | _ | L | Н | L | Н | Н | Н | Х | Х | Exit Self Refresh → • • • after tRC <sup>(1)</sup> | | | L | Н | L | Н | Н | L | Х | Х | ILLEGAL | | _ | L | Н | L | Н | L | Χ | Х | Х | ILLEGAL | | _ | L | Н | L | L | Х | Х | Х | Х | ILLEGAL | | _ | L | L | Х | Х | Х | Х | Х | Х | NOP (Maintain Self Refresh) | | Both Bank P | rechar | ge Pow | er Dov | wn | | | | | | | | Н | Х | Х | Х | Х | Х | Х | Х | INVALID | | | L | Н | Н | Х | X | Χ | Х | Χ | Exit Power Down $\rightarrow$ ABI <sup>(2)</sup> | | _ | L | Н | L | Н | Н | Н | Х | Х | Exit Power Down → ABI <sup>(2)</sup> | | _ | L | Н | L | Н | Н | L | Х | Х | ILLEGAL | | | L | Н | L | Н | L | Х | Х | Х | ILLEGAL | | _ | L | Н | L | L | Х | Χ | Х | Х | ILLEGAL | | | L | L | Х | Χ | Χ | Х | Х | Х | NOP (Maintain Low Power Mode) | | All Banks Idl | е | | | | | | | | | | _ | Н | Н | Х | Χ | Χ | Х | Х | Х | Refer to Table 14 | | | Н | L | Н | Х | Х | Χ | Х | Χ | Enter Power Down <sup>(3)</sup> | | | Н | L | L | Н | Н | Н | Х | Х | Enter Power Down <sup>(3)</sup> | | _ | Н | L | L | Н | Н | L | Х | Х | ILLEGAL | | _ | Н | L | L | Н | L | Х | Х | Х | ILLEGAL | | | Н | L | L | L | Н | Х | Х | Х | ILLEGAL | | _ | Н | L | L | L | L | Н | Х | Х | Enter Self Refresh | | _ | Н | L | L | L | L | L | Х | Х | ILLEGAL | | _ | L | L | Х | Х | Х | Х | Х | Х | NOP | | Any State O | ther Th | an Liste | ed Abo | ove | | | | | | | _ | Н | Н | Х | Χ | Χ | Х | Х | Х | Refer to Operations in Table 14 | | _ | Н | L | Х | Χ | Χ | Х | Х | Х | Begin Clock Suspend next cycle <sup>(4)</sup> | | _ | L | Н | Х | Χ | Χ | Χ | Χ | Х | Exit Clock Suspend next cycle <sup>(4)</sup> | | _ | L | L | Х | Χ | Χ | Х | Х | Х | Maintain Clock Suspend | #### **Abbreviations:** ABI = All Banks Idle #### Notes - 1. After CKEs low-to-high transition to exit self refresh mode. And a time of transition to be elapse after CKEs low-to-high transition to issue a new command. - 2. CKE low to high transition is asynchronous as if restart internal clock. - A minimum setup time "tss + one clock" must be satisfy before any command other than exit. - 3. Power down and self refresh can be entered only from the all banks idle state. - 4. Must be a legal command. Table 16. Absolute Maximun Ratings(1) | Symbol | Parameters | Rating | Unit | |----------|------------------------------------------|--------------|------| | VCC MAX | Maximum Supply Voltage | -1.0 to +4.6 | V | | VCCQ MAX | Maximum Supply Voltage for Output Buffer | -1.0 to +4.6 | V | | Vin | Input Voltage | -1.0 to +4.6 | V | | Vouт | Output Voltage | -1.0 to +4.6 | V | | PD MAX | Allowable Power Dissipation | 1 | W | | Ics | Output Shorted Current | 50 | mA | | Topr | Operating Temperature | 0 to +70 | °C | | Тѕтс | Storage Temperature | -55 to +150 | °C | Table 17. DC Recommended Operating Conditions<sup>(2)</sup> (At $T_A = 0$ to $+70^{\circ}$ C) | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------|--------------------|------|------|-----------|------| | Vcc, Vccq | Supply Voltage | 3.0 | 3.3 | 3.6 | V | | Vih | Input High Voltage | 2.0 | | Vcc + 0.3 | V | | VIL | Input Low Voltage | -0.3 | _ | +0.8 | V | - Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. All voltages are referenced to GND. - 3. VIH (max) = 5.5V for pulse width $\leq 5$ ns. - 4. VIL (min) = 1.5V for pulse width $\leq 5$ ns. Table 18. Capacitance Characteristics (At TA = 0 to +25°C, Vcc = Vccq = $3.3V \pm 0.3V$ , f = 1 MHz) | Symbol | Parameter | Тур. | Max. | Unit | |--------|------------------------------------------------------------|------|------|------| | Cin1 | Input Capacitance: A0-A10 | _ | 4 | рF | | CIN2 | Input Capacitance: CLK, CKE, CS, RAS, CAS, WE, DSF, DQM0-3 | _ | 4 | pF | | CI/O | Data Input/Output Capacitance: DQ0-DQ31 | _ | 5 | pF | Table 19. DC Electrical Characteristics (Recommended Operation Conditions unless otherwise noted.) | Symbol | Parameter | Test Condition | | Speed | Min. | Max. | Unit | |-----------------|-----------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------|---------------------|-------------|-------------------|------| | lı∟ | Input Leakage Current | | $0V \le VIN \le VCC$ , with pins other than the tested pin at $0V$ | | <b>–</b> 5 | 5 | μΑ | | loL | Output Leakage Current | Output is disabled<br>0V ≤ Vouт ≤ Vcc | • | | <b>–</b> 5 | 5 | μΑ | | Vон | Output High Voltage Level | Iо∪т = −2 mA | | | 2.4 | _ | V | | Vol | Output Low Voltage Level | Iоит = +2 mA | | | _ | 0.4 | V | | Icc1 | Operating Current <sup>(1,2)</sup> | • | One Bank Operation, Burst Length=1 trc ≥ trc (min), loL = 0 mA tck > tck (min) | | _ | 145<br>180<br>170 | mA | | ICC2P<br>ICC2PS | Precharge Standby Current (In Power-Down Mode) | CKE ≤ V <sub>IL</sub> (max) | tcκ = tcκ (min)<br>tcκ = ∞ | | _ | 3<br>2 | mA | | ICC2N<br>ICC2NS | Precharge Standby Current (In Non Power-Down Mode) | CKE ≥ V <sub>IH</sub> (min) | tcκ = tcκ (min)<br>tcκ = ∞ | | _ | 30<br>15 | mA | | Icc3P<br>Icc3PS | Active Standby Current (In Power-Down Mode) | CKE ≤ V <sub>IL</sub> (max) | tcκ = tcκ (min)<br>tcκ = ∞ | | _ | 3<br>2 | mA | | Icc3N<br>Icc3NS | Active Standby Current (In Non Power-Down Mode) | CKE ≥ VIH (min) | tck = tck (min)<br>$tck = \infty$ | | _ | 50<br>30 | mA | | Icc4 | Operating Current<br>(In Burst Mode) <sup>(1)</sup> | tcκ = tcκ (min)<br>loL = 0 mA<br>All banks activated | CAS latency = 3 | -7<br>-8<br>-10 | _ | 195<br>170<br>140 | mA | | | | | CAS latency = 2 | -7<br>-8<br>-10 | _ | 195<br>170<br>140 | mA | | Icc5 | Auto-Refresh Current | trc = trc (min) | | -7<br>-8<br>-10 | _ | 195<br>170<br>140 | mA | | Icc6 | Self-Refresh Current | CKE ≤ 0.2V | | | _ | 2 | mA | | Icc7 | Operating Current<br>(one Bank Block Write) | trc ≥ trc (min) | IoL = 0 mA, tbwc (mi | in) -7<br>-8<br>-10 | _<br>_<br>_ | 190<br>180<br>170 | mA | These are the values at the minimum cycle time. Since the currents are transient, these values decrease as the cycle time increases. Also note that a bypass capacitor of at least 0.01 μF should be inserted between Vcc and GND for each memory chip to suppress power supply voltage noise (voltage drops) due to these transient currents. <sup>2.</sup> Icc1 and Icc4 depend on the output load. The maximum values for Icc1 and Icc4 are obtained with the output open state. Table 20. AC Characteristics (1,2,3) | | | | | 7 | | -8 | | 10 | | |---------------|---------------------------------------------|---------------------------------------------|--------|---------|-------|---------|-------|---------|-------| | Symbol | Parameter | | Min. | Max. | Min. | Max. | Min. | Max. | Units | | tcĸ | Clock Cycle Time | CAS Latency = 3 | 7 | _ | 8 | _ | 10 | _ | ns | | | • | $\overline{CAS}$ Latency = 2 | 10 | _ | 12 | _ | 13 | _ | | | tac | Access Time From CLK(4) | CAS Latency = 3 | _ | 6 | _ | 6.5 | _ | 7 | ns | | | | CAS Latency = 2 | | 7 | | 8 | | 9 | | | tchi | CLK HIGH Level Width | | 2.5 | _ | 3 | | 3.5 | _ | ns | | tcl | CLK LOW Level Width | | 2.5 | | 3 | | 3.5 | | ns | | tон | Output Data Hold Time | $\overline{CAS}$ Latency = 3 | 2.5 | _ | 2.5 | _ | 2.5 | _ | ns | | | | $\frac{\text{CAS}}{\text{CAS}}$ Latency = 2 | 2.5 | _ | 2.5 | _ | 2.5 | _ | | | | | CAS Latency = 1 | 2.5 | | 2.5 | | 2.5 | | | | tlz | Output LOW Impedance Time | | 0 | | 0 | _ | 0 | | ns | | tHZ | Output HIGH Impedance Time(5) | CAS Latency = 3 | 4 | 6 | 4 | 8 | 4 | 10 | ns | | | | CAS Latency = 2 | 4 | 10 | 4 | 12 | 4 | 14 | | | tds | Input Data Setup Time | | 2 | | 2.5 | _ | 3 | | ns | | <u>t</u> DH | Input Data Hold Time | | 1 | | 1 | | 1 | | ns | | tas | Address Setup Time | | 2 | | 2.5 | | 3 | | ns | | <b>t</b> ah | Address Hold Time | | 1 | | 1 | | 1 | | ns | | tcks | CKE Setup Time | | 2 | _ | 2.5 | _ | 3 | _ | ns | | tckH | CKE Hold Time | | 1 | _ | 1 | _ | 1 | _ | ns | | tcka | CKE to CLK Recovery Delay Time | | 1CLK+3 | 3 — | 1CLK+ | 3 — | 1CLK+ | 3 — | ns | | tcs | Command Setup Time (CS, RAS, C | CAS, WE, DQM, DSF) | 2 | _ | 2.5 | _ | 3 | _ | ns | | tch | Command Hold Time (CS, RAS, CA | AS, WE, DQM, DSF) | 1 | _ | 1 | _ | 1 | _ | ns | | trc | Command Period (REF to REF / A | CT to ACT) | 63 | _ | 72 | _ | 90 | _ | ns | | tras | Command Period (ACT to PRE) | | 45 | 100,000 | 48 | 102,000 | 50 | 102,000 | ns | | trp | Command Period (PRE to ACT) | | 21 | _ | 24 | _ | 26 | _ | ns | | trcd | CAS to RAS Delay | | 20 | _ | 20 | _ | 20 | _ | ns | | trrd | Command Period (ACT [0] to ACT[ | 1]) | 14 | _ | 16 | | 20 | _ | ns | | tdpl | Last Data In To Precharge | CAS Latency = 3 | 14 | _ | 16 | _ | 20 | _ | ns | | | Command Delay Time | $\overline{\text{CAS}}$ Latency = 2 | 14 | _ | 16 | _ | 20 | _ | | | <b>t</b> DAL | Last Data In To Active / Refresh | CAS Latency = 3 | 35 | _ | 40 | _ | 50 | _ | ns | | | Command Delay time | $\overline{CAS}$ Latency = 2 | 35 | _ | 40 | _ | 50 | _ | | | | (Auto-Precharge, same bank) | | | | | | | | | | <b>t</b> BDPL | Block Write to Precharge Command Delay Time | | 14 | _ | 16 | _ | 20 | _ | ns | | tBWC | Block Write Cycle Time | | 14 | | 16 | _ | 20 | _ | ns | | tτ | Transition Time | | 1 | 30 | 1 | 30 | 1 | 30 | ns | | tref | Refresh Cycle Time | | _ | 32 | _ | 32 | _ | 32 | ns | When power is first applied, memory operation should be started 100 μs after Vcc and VccQ reach their stipulated voltages. Also note that the power-on sequence must be executed before starting memory operation. <sup>2.</sup> Measured with $t_T = 1$ ns. <sup>3.</sup> The reference level is 1.4V when measuring input signal timing. Rise and fall times are measured between VIH (min.) and VIL (max.). <sup>4.</sup> Access time is measured at 1.4V with the load shown in the figure below. <sup>5.</sup> The time thz (max.) is defined as the time required for the output voltage to transition by ± 200 mV from VoH (min.) or VoL (max.) when the output is in the high impedance state. Figure 21. Operating Frequency / Latency Relationships | Symbol | Parameter | -7 | | -8 | | -1 | 0 | Units | |--------------|-------------------------------------------------------------------------------|-----|-----|-----|----|-----|----|-------| | CL | | 3 | 2 | 3 | 2 | 3 | 2 | | | tck | Clock Cycle Time | 7 | 10 | 8 | 12 | 10 | 15 | ns | | _ | Operating Frequency | 143 | 100 | 125 | 83 | 100 | 66 | MHz | | tcac | CAS Latency | 3 | 2 | 3 | 2 | 3 | 2 | cycle | | trcd | Active Command to Read/Write Command Delay Time | 3 | 2 | 3 | 2 | 3 | 2 | cycle | | trac | RAS Latency (trcd + tcac) | 6 | 4 | 6 | 4 | 6 | 4 | cycle | | trc | Command Period (REF to REF/ACT to ACT) | 9 | 6 | 9 | 6 | 9 | 6 | cycle | | tras | Command Period (ACT to PRE) | 6 | 4 | 6 | 4 | 6 | 4 | cycle | | trp | Command Period (PRE to ACT) | 3 | 2 | 3 | 2 | 3 | 2 | cycle | | trrd | Command Period (ACT[0] to ACT [1]) | 2 | 2 | 3 | 2 | 2 | 3 | cycle | | tccd | Column Command Delay Time<br>(READ, READA, WRIT, WRITA) | 1 | 1 | 1 | 1 | 1 | 1 | cycle | | tDPL | Last Data In to Precharge Command Delay Time | 2 | 2 | 2 | 2 | 2 | 2 | cycle | | <b>t</b> DAL | Last Data In to Active/Refresh Command Delay Time (Auto-Precharge, Same Bank) | 5 | 4 | 5 | 4 | 5 | 4 | cycle | | trbd | Burst Stop Command to Output in HIGH-Z Delay Time (Read) | 3 | 2 | 3 | 2 | 3 | 2 | cycle | | twbd | Burst Stop Command to Input in Invalid Delay Time (Write) | 0 | 0 | 0 | 0 | 0 | 0 | cycle | | trql | Precharge Command to Output in HIGH-Z Delay Time (Read) | 3 | 2 | 3 | 2 | 3 | 2 | cycle | | twdl | Precharge Command to Input in Invalid Delay Time (Write) | 0 | 0 | 0 | 0 | 0 | 0 | cycle | | tBDAL | Block Write to Active Command (Auto Precharge, Same Bank) | 6 | 5 | 6 | 5 | 6 | 5 | cycle | | tEP | Last Data Out to Precharge Command | -2 | -1 | -2 | -1 | -2 | -1 | cycle | | tsmcd | Special Mode Register Set to Command | 1 | 1 | 1 | 1 | 1 | 1 | cycle | | trr | Register Set Command to Register Set Command | 2 | 2 | 2 | 2 | 2 | 2 | cycle | | tpqL | Last Output to Auto-Precharge Start Time (Read) | -2 | -1 | -2 | -1 | -2 | -1 | cycle | | tqmd | DQM to Output Delay Time (Read) | 2 | 2 | 2 | 2 | 2 | 2 | cycle | | tomo | DQM to Input Delay Time (Write) | 0 | 0 | 0 | 0 | 0 | 0 | cycle | | tMCD | Mode Register Set to Command Delay Time | 1 | 1 | 1 | 1 | 1 | 1 | cycle | ## **AC TIMING WAVEFORMS** Figure 18. Power On Sequence and Auto Refresh Figure 19. Single Bit Read-Write-Read Cycle (Same Page) at $\overline{\text{CAS}}$ Latency = 3, Burst Length = 1 - All inputs can be "Don't Care" when \$\overline{CS}\$ is high at the CLK high going edge. Bank active and read/write are controlled by A10. | A10 | Active and Read/Wri | |-----|---------------------| | 0 | Bank A | | 1 | Bank B | 3. Enable and disable auto precharge function are controlled by A9 in read/write command. | A9 | A10 | Operation | |----|-----|--------------------------------------------------------------| | 0 | 0 | Disable auto precharge, leave bank A active at end of burst. | | 0 | 1 | Disable auto precharge, leave bank B active at end of burst. | | 1 | 0 | Enable auto precharge, precharge bank A at end of burst. | | 1 | 1 | Enable auto precharge, precharge bank B at end of burst. | 4. A9 and A10 control bank precharge when precharge command is asserted. | Α9 | A10 | Precharge | |----|-----|-----------| | 0 | 0 | Bank A | | 0 | 1 | Bank B | | 1 | X | Both Bank | 5. Enable and disable Write-per Bit function are controlled by DSF in Row Active command. | A10 | DSF | Operation | |-----|-----|---------------------------------------------------------------| | 0 | L | Bank A row active, disable write per bit function for bank A. | | 0 | Н | Bank A row active, enable write per bit function for bank A. | | 1 | L | Bank B row active, disable write per bit function for bank B. | | 1 | Н | Bank B row active, enable write per bit function for bank B. | 6. Block write/normal write is controlled by DSF. | DSF | Operation | Minimum cycle time | |-----|--------------|--------------------| | L | Normal write | tccd | | Н | Block write | tbwc | Figure 19. Single Bit Read-Write-Read Cycle (Same Page) at $\overline{\text{CAS}}$ Latency = 3, Burst Length = 1 (continued) - 1. Minimum cycle time is required to complete internal DRAM operation. - 2. Row precharge can interrupt burst on any cycle. [CAS Length = 1] valid output data available after Row enters precharge. Last valid output will be Hi-Z after tshz from the clock. - 3. Access time from Row address. tcc x (trcd = CAS Latency = 1) + tsac. - 4. Output will be Hi-Z after the end of burst (1, 2, 4, and 8). At Full page bit burst, burst is wrap-around. Figure 20. Read and Write Cycle at Same Bank at Burst Length = 4 - 1. To write data before burst read ends, DQM should be asserted three cycles prior to write command to avoid bus contention. - 2. Row precharge will interrupt writing. Last data input, tRDL before Row precharge, will be written. - 3. DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be masked internally. Figure 21. Page Read and Write Cycle Same Bank at Burst Length = 4 Figure 22. Block Write Cycle (with Auto Precharge) Figure 23. SMRS and Block/Normal Write at Burst Length = 4 Figure 24. Page Read Cycle at Different Bank at Burst Length = 4 Figure 25. Page Write Cycle at Different Bank at Burst Length = 4 Figure 26. Read and Write Cycle at Different Bank at Burst Length = 4 Figure 27. Read and Write Cycle with Auto Precharge at Burst Length = 4 Figure 28. Read and Write Cycle with Auto Precharge II at Burst Length = 4 Figure 29. Read and Write Cycle with Auto Precharge ••• at Burst Length = 4 - 1. At full page mode, burst is wrap-around at the end of burst. So auto precharge is impossible. - 2. About the valid DQs after burst stop, it is same as the case of RAS interrupt. both cases are illustrated above timing diagram. See the label 1,2 on them. But at burst write, Burst stop and RAS interrupt should be compared carefully. Refer to the timing diagram of "Full Page Write Burst Stop Cycle". - 3. Burst stop is valid at full page mode. Figure 30. Read Interupted by Precharge Command and Read Burst Stop Cycle (at Full Page Only) - 1. BRSW mode is enabled by setting A9 "High" at MRS (Mode Register Set). At the BRSW Mode, the burst length at write is fixed to "1" regardless of programmed burst length. - 2. When BRSW write command with auto precharge is executed, keep it in mind that tras should not be violated. Auto precharge is executed at the burst-end cycle, so in the case of BRSW write command. The next cycle is also starts the precharge. - 3. WPB function is also possible at BRSW mode. Figure 32. Burst Read Single Bit Write Cycle at Burst Length = 2, BRSW Figure 33. Clock Suspension and DQM Operation Cycle at CAS Latency = 2, Burst Length = 4 Figure 34. Active/Precharge Power Down Mode at CAS Latency = 2, Burst Length = 4 ## TO ENTER SELF REFRESH MODE - 1. $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , and $\overline{\text{CAS}}$ with CKE should be low at the same clock cycle. - 2. After one clock cycle, all the inputs including the system clock can be "Don't Care" except for CKE. - 3. The device remains in the self refresh mode as long as CKE stays "Low". Once the device enters self refresh mode minimum tras is required before exit from self refresh. #### TO EXIT SELF REFRESH MODE - 4. System clock restart and be stable before returning CKE high. 5. CS starts from high. - 6. Minimum tRc is required after CKE going high to complete self refresh exit. - 7. 2K cycle of burst auto refresh is required before self refresh entry and after self refresh exit if system uses burst refresh. Figure 35. Self Refresh Entry and Exit Cycle Mode Register Set cycle and auto refresh cycle. - CS, raS, CAS, and WE activation and DSF of low at the same clock with address key will set internal mode register. - Minimum one clock cycle should be met before new RAS activation. - 3. Please refer to Mode Register Set table. Figure 36. Mode Register Set Cycle Figure 37. Auto Refresh Cycle # ORDERING INFORMATION Commercial Range: 0°C to 70°C | Frequency | Speed (ns) Cycle Time | Order Part No. | Package | |-----------|-----------------------|-----------------|---------| | 143 MHz | - 7 | IS42G32256-7PQ | PQFP | | 125 MHz | - 8 | IS42G32256-8PQ | PQFP | | 100 MHz | -10 | IS42G32256-10PQ | PQFP | # Integrated Silicon Solution, Inc. 2231 Lawson Lane Santa Clara, CA 95054 Fax: (408) 588-0806 Toll Free: 1-800-379-4774 Email: sales@issi.com http://www.issi.com