- Members of the Texas Instruments Widebus $+^{\text {TM }}$ Family
- State-of-the-Art EPIC-IIBTM BiCMOS Design Significantly Reduces Power Dissipation
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- Typical Volp (Output Ground Bounce) $<0.8 \mathrm{~V}$ at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
- High-Impedance State During Power Up and Power Down
- Released as DSCC SMD 5962-9557801NXD
- Distributed $\mathrm{V}_{\mathrm{CC}}$ and GND Pin Configuration Minimizes High-Speed Switching Noise
- High-Drive Outputs ( $-32-\mathrm{mA} \mathrm{I}_{\mathrm{OH}}, 64-\mathrm{mA} \mathrm{I}_{\mathrm{OL}}$ )
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Package Options Include 100-Pin Plastic Thin Quad Flat (PZ) Package With $14 \times 14$-mm Body Using $0.5-\mathrm{mm}$ Lead Pitch and Space-Saving 100-Pin Ceramic Quad Flat (HS) Package ${ }^{\dagger}$

$\dagger$ The HS package is not production released.

SN54ABTH32543... HS PACKAGE $\dagger$
(TOP VIEW)

$\dagger$ For HS package availability, please contact the factory or your local TI Field Sales Office.

## description

The 'ABTH32543 are 36 -bit registered transceivers that contain two sets of D-type latches for temporary storage of data flowing in either direction. These devices can be used as two 18-bit transceivers or one 36 -bit transceiver. Separate latch-enable ( $\overline{\mathrm{LEAB}}$ or $\overline{\mathrm{LEBA}}$ ) and output-enable ( $\overline{\mathrm{OEAB}}$ or $\overline{\mathrm{OEBA}}$ ) inputs are provided for each register to permit independent control in either direction of data flow.
The A-to-B enable ( $\overline{\mathrm{CEAB}})$ input must be low to enter data from $A$ or to output data from $B$. If $\overline{\mathrm{CEAB}}$ is low and $\overline{\mathrm{LEAB}}$ is low, the $A$-to- $B$ latches are transparent; a subsequent low-to-high transition of $\overline{\mathrm{LEAB}}$ puts the $A$ latches in the storage mode. With $\overline{C E A B}$ and $\overline{O E A B}$ both low, the 3 -state $B$ outputs are active and reflect the data present at the output of the $A$ latches. Data flow from $B$ to $A$ is similar but requires using the $\overline{C E B A}, \overline{L E B A}$, and $\overline{O E B A}$ inputs.

## description (continued)

When $\mathrm{V}_{\mathrm{Cc}}$ is between 0 and 2.1 V , the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above $2.1 \mathrm{~V}, \overline{\mathrm{OE}}$ should be tied to $\mathrm{V}_{\mathrm{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The SN54ABTH32543 is characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. The SN74ABTH32543 is characterized for operation from $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$.

| $c$ | FUNCTION TABLE |
| :---: | :---: | :---: | :---: |
| (each 18-bit section) |  |

† A-to-B data flow is shown; B-to-A flow control is the same except that it use $\overline{\mathrm{CEBA}}, \overline{\mathrm{LEBA}}$, and $\overline{\mathrm{OEBA}}$.
$\ddagger$ Output level before the indicated steady-state input conditions were established

## 36-BIT REGISTERED BUS TRANSCEIVERS

## WITH 3-STATE OUTPUTS

logic diagram (positive logic)


Pin numbers shown are for the PZ package.

INSTRUMENTS

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$ 


recommended operating conditions (see Note 3)

|  |  |  | SN54ABTH32543 |  | SN74ABTH32543 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 4.5 | 5.5 | 4.5 | 5.5 | V |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage |  | 2 |  | 2 |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{I}}$ | Input voltage |  | 0 | $\mathrm{V}_{\mathrm{CC}}$ | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| ${ }^{\mathrm{OH}}$ | High-level output current |  |  | -24 |  | -32 | mA |
| lOL | Low-level output current |  |  | 48 |  | 64 | mA |
| $\Delta t / \Delta v$ | Input transition rise or fall rate | Outputs enabled |  | 10 |  | 10 | $\mathrm{ns} / \mathrm{V}$ |
| $\Delta t / \Delta \mathrm{V}_{\mathrm{CC}}$ | Power-up ramp rate |  | 200 |  | 200 |  | $\mu \mathrm{s} / \mathrm{V}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature |  | -55 | 125 | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

NOTE 3: Unused control pins must be held high or low to prevent them from floating.
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS |  | SN54ABTH32543 |  |  | SN74ABTH32543 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP $\dagger$ | MAX | MIN | TYP† | MAX |  |
| $\mathrm{V}_{\text {IK }}$ |  |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$, | $\mathrm{I}=-18 \mathrm{~mA}$ |  |  | -1.2 |  |  | -1.2 | V |
| VOH |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$, | $\mathrm{IOH}=-3 \mathrm{~mA}$ | 2.5 |  |  | 2.5 |  |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, | $\mathrm{I} \mathrm{OH}=-3 \mathrm{~mA}$ | 3 |  |  | 3 |  |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{IOH}=-24 \mathrm{~mA}$ | 2 |  |  |  |  |  |  |
|  |  | $\mathrm{IOH}=-32 \mathrm{~mA}$ |  |  |  | 2 |  |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ |  |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{IOL}=48 \mathrm{~mA}$ |  |  | 0.55 |  |  | 0.55 | V |
|  |  | $\mathrm{IOL}=64 \mathrm{~mA}$ |  |  |  |  |  |  | 0.55 |  |  |
| $\mathrm{V}_{\text {hys }}$ |  |  |  | 100 |  |  | 100 |  |  | mV |  |
| 1 | Control inputs | $\mathrm{V}_{\mathrm{CC}}=0$ to $5.5 \mathrm{~V}, \quad \mathrm{~V}_{\text {I }}=\mathrm{V}_{\mathrm{CC}}$ or GND |  |  |  |  |  |  | $\pm 1$ | $\mu \mathrm{A}$ |  |
|  | A or B ports | $\mathrm{V}_{\mathrm{CC}}=2.1 \mathrm{~V}$ to 5.5 V , | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {CC }}$ or GND |  |  |  |  |  | $\pm 20$ |  |  |
|  | Control inputs | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND | $\pm 1$ |  |  |  |  |  |  |  |
|  | A or B ports |  |  |  |  | $\pm 20$ |  |  |  |  |  |
| $1 /$ (hold) | A or B ports | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | $\mathrm{V}_{1}=0.8 \mathrm{~V}$ |  |  |  | 100 |  |  | $\mu \mathrm{A}$ |  |
|  |  |  | $\mathrm{V}_{\mathrm{I}}=2 \mathrm{~V}$ |  |  |  | -100 |  |  |  |  |
| IozPU ${ }^{\ddagger}$ |  | $\mathrm{V}_{\mathrm{CC}}=0$ to $2.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V}$ to $2.7 \mathrm{~V}, \overline{\mathrm{OE}}=\mathrm{X}$ |  |  |  | $\pm 50$ |  |  | $\pm 50$ | $\mu \mathrm{A}$ |  |
| ${ }^{\text {OZZPD }}{ }^{\ddagger}$ |  | $\mathrm{V}_{\mathrm{CC}}=2.1 \mathrm{~V}$ to $0, \mathrm{~V}_{\mathrm{O}}=0.5$ | V to $2.7 \mathrm{~V}, \overline{\mathrm{OE}}=\mathrm{X}$ |  |  | $\pm 50$ |  |  | $\pm 50$ | $\mu \mathrm{A}$ |  |
| $l_{\text {off }}$ |  | $\mathrm{V}_{\mathrm{CC}}=0$, | $\mathrm{V}_{\text {I }}$ or $\mathrm{V}_{\mathrm{O}} \leq 4.5 \mathrm{~V}$ |  |  |  |  |  | $\pm 100$ | $\mu \mathrm{A}$ |  |
| ICEX |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=5.5 \mathrm{~V}$ | Outputs high |  |  | 50 |  |  | 50 | $\mu \mathrm{A}$ |  |
| IO§ |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \quad \mathrm{~V}_{\mathrm{O}}=2.5 \mathrm{~V}$ |  | -50 | -100 | -180 | -50 | -100 | -180 | mA |  |
| ICC |  | $\begin{aligned} & V_{C C}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=0, \\ & \mathrm{~V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \end{aligned}$ | Outputs high |  |  | 3 |  |  | 3 | mA |  |
|  |  | Outputs low |  |  | 20 |  |  | 20 |  |  |
|  |  | Outputs disabled |  |  | 2 |  |  | 2 |  |  |
| $\left.{ }^{\text {a }} \mathrm{CC}\right]^{\text {d }}$ |  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, One input at 3.4 V , Other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND |  |  |  | 1 |  |  | 1 | mA |
| $\mathrm{C}_{i}$ | Control inputs |  | $\mathrm{V}_{\mathrm{I}}=2.5 \mathrm{~V}$ or 0.5 V |  |  | 3.5 |  |  | 3.5 |  | pF |
| $\mathrm{C}_{\mathrm{io}}$ | A or B ports | $\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ or 0.5 V |  |  | 9.5 |  |  | 9.5 |  | pF |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\ddagger$ This parameter is specified by characterization.
§ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
IT This is the increase in supply current for each input that is at the specified TTL voltage level rather than $\mathrm{V}_{\mathrm{CC}}$ or GND.
timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{\#} \end{aligned}$ |  | SN54ABTH32543 |  | SN74ABTH32543 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{t}_{\mathrm{w}}$ | Pulse duration, $\overline{\mathrm{LEAB}}$ or $\overline{\mathrm{LEBA}}$ low |  | 3.3 |  | 3.3 |  | 3.3 |  | ns |
| $t_{\text {su }}$ | Setup time | Data before $\overline{\overline{L E A B}} \uparrow$ or $\overline{\mathrm{LEBA}} \uparrow$ | 2.1 |  | 2.6 |  | 2.1 |  | ns |
|  |  | Data before $\overline{\overline{C E A B}} \uparrow$ or $\overline{\overline{\mathrm{EEBA}}} \uparrow$ | 1.7 |  | 2 |  | 1.7 |  |  |
| $t_{\text {h }}$ | Hold time | Data after $\overline{\overline{L E A B}} \uparrow$ or $\overline{\overline{L E B A}} \uparrow$ | 0.6 |  | 1.1 |  | 0.6 |  | ns |
|  |  | Data after $\overline{\mathrm{CEAB}} \uparrow$ or $\overline{\mathrm{CEBA}} \uparrow$ | 0.9 |  | 1.2 |  | 0.9 |  |  |

[^0]switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER | FROM (INPUT) | TO (OUTPUT) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \dagger \\ & \hline \end{aligned}$ |  |  | SN54ABTH32543 |  | SN74ABTH32543 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | MAX | MIN | MAX |  |
| tPLH | A or B | B or A | 1 | 3.5 | 5.2 | 0.5 | 6.3 | 1 | 5.9 | ns |
| tPHL |  |  | 1 | 3.5 | 5.1 | 0.5 | 5.9 | 1 | 5.7 |  |
| tplH | $\overline{\mathrm{LE}}$ | A or B | 1.9 | 4.6 | 6.3 | 0.8 | 7.9 | 1.9 | 7.5 | ns |
| tpHL |  |  | 1.9 | 4.3 | 5.9 | 0.8 | 6.9 | 1.9 | 6.6 |  |
| tpZH | $\overline{\mathrm{CE}}$ | A or B | 1.7 | 4.3 | 6.7 | 0.8 | 8.3 | 1.7 | 8 | ns |
| tPZL |  |  | 2.6 | 5.2 | 8 | 1 | 8.8 | 2.6 | 8.8 |  |
| tPHZ | $\overline{C E}$ | A or B | 1.6 | 3.8 | 6.6 | 0.5 | 7.4 | 1.6 | 7.1 | ns |
| tpLZ |  |  | 2.4 | 4.6 | 7 | 1 | 7.9 | 2.4 | 7.5 |  |
| tpZH | $\overline{\mathrm{OE}}$ | A or B | 1.4 | 3.8 | 6.1 | 0.5 | 7.6 | 1.4 | 7.3 | ns |
| tpZL |  |  | 2.3 | 4.7 | 7.4 | 1 | 8.2 | 2.3 | 8.1 |  |
| tPHZ | $\overline{\mathrm{OE}}$ | A or B | 1.3 | 3.4 | 6.1 | 0.5 | 6.7 | 1.3 | 6.5 | ns |
| tplZ |  |  | 2 | 4.2 | 6.6 | 0.8 | 7.2 | 2 | 6.9 |  |

† These limits apply only to the SN74ABTH32543.

## PARAMETER MEASUREMENT INFORMATION



| TEST | S1 |
| :---: | :---: |
| tPLH/tPHL | Open |
| tpLZ/tPZL | 7 V |
| tPHZ/tPZH | Open |



VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES


NOTES: A. $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega, \mathrm{t}_{\mathrm{r}} \leq 2.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2.5 \mathrm{~ns}$.
D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms

## IMPORTANT NOTICE

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. Tl's publication of information regarding any third party's products or services does not constitute Tl's approval, warranty or endorsement thereof.


[^0]:    \# These limits apply only to the SN74ABTH32543.

