# MIDRANGE INPUT SYNCHRONOUS BUCK CONTROLLER WITH VOLTAGE FEED-FORWARD #### **FEATURES** - Operation Over 4.5-V to 28-V Input Range - Fixed-Frequency Voltage-Mode Controller - Integrated Unity Gain Amplifier for Remote Output Sensing - Predictive Gate Drive<sup>™</sup> Generation II for Improved Efficiency - <1% Internal 700-mV Reference</p> - Input Voltage Feed Forward Control - Prebiased Output Compatible - Internal Gate Drive Outputs for High-Side and Synchronous N-Channel MOSFETs - Switching Frequency Programmable to 1 MHz - 20-Pin QFN Package - Thermal Shutdown Protection - Software Design Tool and EVM Available #### **APPLICATIONS** - Power Modules - Networking/Telecom - Industrial - Servers #### **DESCRIPTION** The TPS40074 is a mid voltage, wide input (4.5-V to 28-V), synchronous, step-down controller, offering design flexibility for a variety of user programmable functions, including; soft start, UVLO, operating frequency, voltage feed-forward and high-side FET sensed short circuit protection. The TPS40074 incorporates MOSFET gate drivers for external N-channel high side and synchronous rectifier (SR) MOSFETs. The gate drive logic incorporates second generation predictive anti-cross conduction circuitry to prevent simultaneous high side and synchronous rectifier conduction, while minimizing to eliminating current flow in the body diode of the SR FET. The TPS40074 allows for starting into pre-biased outputs by not allowing the synchronous rectifier FET to turn on until the commanded voltage during soft start is greater than the existing pre-bias voltage. The TPS40074 uses voltage feed-forward control techniques to provide good line regulation over a wide input voltage range, and fast response to input line transients. Voltage feed-forward also provides nearly constant power stage gain with input variation to ease loop compensation of wide input range designs. The externally programmable short circuit protection provides fault current limiting, as well as hiccup mode operation for low power dissipation in the presence of a shorted output. The TPS40074 is packaged in a 20-pin QFN package for better thermal performance at higher voltages and frequencies, as well as reduced footprint. #### SIMPLIFIED APPLICATION DIAGRAM Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### ORDERING INFORMATION | T <sub>A</sub> | PACKAGE | PART NUMBER | | | |----------------|--------------------|-----------------------------|--|--| | 40°C to 85°C | Digetic OEN (DUI.) | TPS40074RHLT <sup>(1)</sup> | | | | 40°C to 85°C | Plastic QFN (RHL) | TPS40074RHLR <sup>(2)</sup> | | | - (1) The TPS40074 is available taped and reeled only. Add an T suffix (i.e. TPS40074RHLT) to the orderable part number for quantities of 250 units per small reel. . - (2) Add an R suffix (i.e. TPS40074RHLR) to the orderable part number for quantities of 3,000 units per smalllarge reel. #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range unless otherwise noted (1) | | | | TPS40074 | UNIT | |------------------|-----------------------------------------|-----------------------|------------|------| | | | VDD, ILIM | 30 | | | | | FB, KFF, PGD, SYNC | -0.3 to 6 | | | $V_{DD}$ | / <sub>DD</sub> Input voltage range | SW | -0.3 to 40 | | | | | SA+, SA- | -0.3 to 11 | | | | | SW, transient < 50 ns | -2.5 | V | | | | COMP, RT, SS | -0.3 to 6 | | | ., | 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | BOOST, HDRV | 50 | | | $V_{OUT}$ | Output voltage range | DBP, SAO, LDRV | 10.5 | | | | | LVBP | 6 | | | I <sub>OUT</sub> | Output current source | LDRV, HDRV | 1.5 | | | | 0.15.15.00.15.15 | LDRV, HDRV | 2.0 | A | | I <sub>OUT</sub> | Output current sink | KFF | 10 | | | | | RT | 1 | mA | | | Output current | LVBP | 1.5 | | | T <sub>J</sub> | Operating junction temperature range | | -40 to 125 | | | T <sub>stg</sub> | Storage temperature | | –55 to 150 | - °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **RECOMMENDED OPERATING CONDITIONS** | | | MIN | NOM MAX | UNIT | |----------------|--------------------------------|-----|---------|------| | $V_{DD}$ | Input voltage | 4.5 | 28 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | 85 | °C | ## RHL PACKAGE (BOTTOM VIEW) ## **ELECTRICAL CHARACTERISTICS** $T_A = -40^{\circ} C$ to 85°C, $V_{IN} = 12~V_{dc},~R_T = 90.9~k\Omega,~I_{KFF} = 300~\mu A,~f_{SW} = 500~kHz,~all~parameters~at~zero~power~dissipation~(unless otherwise noted)$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------|-------|-------|-------|--------| | INPUT SU | JPPLY | | | | | | | $V_{DD}$ | Input voltage range, VIN | | 4.5 | | 28 | V | | OPERATI | NG CURRENT | | | | | | | $I_{DD}$ | Quiescent current | Output drivers not switching | | 2.5 | 3.5 | mA | | LVBP | | | | | | | | $V_{LVBP}$ | Output voltage | $T_A = T_J = 25^{\circ}C$ | 3.9 | 4.2 | 4.5 | V | | OSCILLA <sup>®</sup> | TOR/RAMP GENERATOR | | | | | | | fosc | Accuracy | | 450 | 500 | 550 | kHz | | $V_{RT}$ | RT voltage | | 2.23 | 2.40 | 2.58 | V | | t <sub>ON(min)</sub> | Minimum output pulse time(1) | C <sub>HDRV</sub> = 0 nF | | | 150 | ns | | V <sub>IH</sub> | High-level input voltage, SYNC | | 2 | | 5 | V | | V <sub>IL</sub> | Low-level input voltage, SYNC | | | | 0.8 | V | | I <sub>SYNC</sub> | Input current, SYNC | | | 5 | 10 | μΑ | | Martin and Lords | | V <sub>FB</sub> = 0 V, 100 kHz ≤ f <sub>SW</sub> ≤ 500 kHz | 84% | | 95% | | | | Maximum duty cycle | V <sub>FB</sub> = 0 V, f <sub>SW</sub> = 1 MHz | 76% | | 93% | | | V <sub>KFF</sub> | Feed-forward voltage | | 0.35 | 0.40 | 0.45 | V | | I <sub>KFF</sub> | Feed-forward current operating range (1) | | 20 | | 1100 | μΑ | | SOFT STA | ART | | | | | | | I <sub>SS</sub> | Charge current | | 7 | 12 | 17 | μΑ | | t <sub>DSCH</sub> | Discharge time | C <sub>SS</sub> = 3.9 nF | 25 | | 75 | | | t <sub>SS</sub> | Soft-start time | $C_{SS}$ = 3.9 nF, $V_{SS}$ rising from 0.7 V to 1.6 V | 210 | 290 | 500 | μs | | | Command zero output voltage <sup>(2)(1)</sup> | | 300 | | | mV | | DBP | | 1 | J | | | | | ., | | V <sub>DD</sub> > 10 V | 7 | 8 | 9 | ., | | $V_{DBP}$ | Output voltage | V <sub>VDD</sub> = 4.5 V, I <sub>OUT</sub> = 25 mA | 4.0 | 4.3 | | V | | ERROR A | AMPLIFIER | | | | | | | | | $T_A = T_J = 25$ °C | 0.698 | 0.700 | 0.704 | | | $V_{FB}$ | Feedback regulation voltage total variation | $0^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq 85^{\circ}\text{C}$ | 0.690 | 0.700 | 0.707 | l ,, | | | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} = \text{T}_{\text{J}} \le 85^{\circ}\text{C}$ | 0.690 | 0.700 | 0.715 | V | | V <sub>SS(offset)</sub> | Soft-start offset from VSS <sup>(1)</sup> | Offset from V <sub>SS</sub> to error amplifier | | 1 | | | | GBWP | Gain bandwidth <sup>(1)</sup> | | 5 | 10 | | MHz | | A <sub>VOL</sub> | Open loop gain | | 50 | | | dB | | I <sub>SRC</sub> | Output source current | | 2.5 | 4.5 | | | | I <sub>SINK</sub> | Output sink current | | 2.5 | 6 | | mA | | I <sub>BIAS</sub> | Input bias current | V <sub>FB</sub> = 0.7 V | -250 | | 0 | nA | | | CIRCUIT CURRENT PROTECTION | • | | | | • | | I <sub>ILIM</sub> | Current sink into ILIM pin | | 115 | 135 | 150 | μΑ | | V <sub>ILIM(ofst)</sub> | Current limit offset voltage | V <sub>ILIM</sub> = 11.5 V, (V <sub>SW</sub> - V <sub>ILIM</sub> ) V <sub>VDD</sub> = 12 V | -50 | -30 | -10 | mV | | t <sub>HSC</sub> | Minimum HDRV pulse width | During short circuit | | 135 | 225 | ns | | | Propagation delay to output <sup>(1)</sup> | | | 50 | | ns | | t <sub>BLANK</sub> | Blanking time <sup>(1)</sup> | | | 50 | | ns | | t <sub>OFF</sub> | Off time during a fault (SS cycle times) | | | 7 | | cycles | <sup>(1)</sup> Ensured by design. Not production tested. For zero output voltage only. Does not assure lack of activity on HDRV or LDRV. (2) ## **ELECTRICAL CHARACTERISTICS (continued)** $T_A = -40^{\circ} C$ to $85^{\circ} C$ , $V_{IN} = 12~V_{dc}$ , $R_T = 90.9~k\Omega$ , $I_{KFF} = 300~\mu A$ , $f_{SW} = 500~kHz$ , all parameters at zero power dissipation (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |------------------------|--------------------------------------------------|--------------------------------------------------------------------------------|-------|-------|----------|------|--|--| | $V_{SW}$ | Switching level to end precondition (3) | (V <sub>VDD</sub> - V <sub>SW</sub> ) | | 2 | | V | | | | t <sub>PC</sub> | Precondition time (3) | | | | 100 | ns | | | | V <sub>ILIM(pre)</sub> | Current limit precondition voltage threshold (3) | | | 6.8 | | V | | | | OUTPUT | DRIVERS | | | | | • | | | | t <sub>HFALL</sub> | High-side driver fall time (3) | C 0000 -F (UDD)/ C/M | | 36 | | | | | | t <sub>HRISE</sub> | High-side driver rise time (3) | C <sub>HDRV</sub> = 2200 pF, (HDRV - SW) | | 48 | | ns | | | | t <sub>HFALL</sub> | High-side driver fall time (3) | C <sub>HDRV</sub> = 2200 pF, (HDRV - SW) | | 72 | | | | | | t <sub>HRISE</sub> | High-side driver rise time (3) | V <sub>VDD</sub> = 4.5 V | | 96 | | ns | | | | t <sub>LFALL</sub> | Low-side driver fall time (3) | C 0000 v.F | | 24 | | | | | | t <sub>LRISE</sub> | Low-side driver rise time (3) | C <sub>LDRV</sub> = 2200 pF | | 48 | | ns | | | | t <sub>LFALL</sub> | Low-side driver fall time (3) | 0 0000 5 1/ 45 1/ | | 48 | | | | | | t <sub>LRISE</sub> | Low-side driver rise time (3) | $C_{LDRV} = 2200 \text{ pF}, V_{DD} = 4.5 \text{ V}$ | | 96 | | ns | | | | ., | 15.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1. | I <sub>HDRV</sub> = -0.01 A, (V <sub>BOOST</sub> - V <sub>HDRV</sub> ) | | 0.7 | 1.0 | ., | | | | $V_{OH}$ | High-level output voltage, HDRV | I <sub>HDRV</sub> = -0.1 A, (V <sub>BOOST</sub> - V <sub>HDRV</sub> ) | | 0.95 | 1.35 | V | | | | . , | | (V <sub>HDRV</sub> - V <sub>SW</sub> ), I <sub>HDRV</sub> = 0.01A | | 0.06 | 0.10 | | | | | $V_{OL}$ | Low-level output voltage, HDRV | (V <sub>HDRV</sub> - V <sub>SW</sub> ), I <sub>HDRV</sub> = 0.1 A | | 0.65 | 1.00 | V | | | | | | (V <sub>DBP</sub> - V <sub>LDRV</sub> ), I <sub>LDRV</sub> = -0.01A | | 0.65 | 1.00 | ., | | | | $V_{OH}$ | High-level output voltage, LDRV | (V <sub>DBP</sub> - V <sub>LDRV</sub> ), I <sub>LDRV</sub> = -0.1 A | | 0.875 | 1.300 | V | | | | | | I <sub>LDRV</sub> = 0.01 A | | 0.03 | 0.05 | ., | | | | $V_{OL}$ | Low-level output voltage, LDRV | I <sub>LDRV</sub> = 0.1 A | | 0.3 | .3 0.5 V | | | | | BOOST F | REGULATOR | | J | | | 1 | | | | V <sub>BOOST</sub> | Output voltage | V <sub>VDD</sub> = 12 V | 15.2 | 17.0 | | V | | | | UVLO | | | J | | | | | | | V <sub>UVLO</sub> | Programmable UVLO threshold voltage | $R_{KFF} = 90.9 \text{ k}\Omega$ , turn-on, $V_{VDD}$ rising | 6.2 | 7.2 | 8.2 | | | | | | Programmable UVLO hysteresis | R <sub>KFF</sub> = 90.9 kΩ | 1.10 | 1.55 | 2.00 | V | | | | | Fixed UVLO threshold voltage | Turn-on, V <sub>VDD</sub> rising | 4.15 | 4.30 | 4.45 | | | | | | Fixed UVLO hysteresis | 1,000 | 275 | 365 | | mV | | | | POWER | | | J. | | | l | | | | V <sub>PGD</sub> | Powergood voltage | I <sub>PGD</sub> = 1 mA | | 370 | 550 | | | | | V <sub>FBH</sub> | High-level output voltage, FB | | | 770 | | mV | | | | V <sub>FBL</sub> | Low-level output voltage, FB | | | 630 | | | | | | | MPLIFIER | | J. | | | l | | | | V <sub>IO</sub> | Input offset voltage | V <sub>SA+</sub> = V <sub>SA-</sub> = 1.25 V, Offset referenced to SA+ and SA- | -9 | | 9 | mV | | | | A <sub>DIFF</sub> | Differential gain | V <sub>SA+</sub> - V <sub>SA-</sub> = 4.5 V | 0.995 | 1.000 | 1.005 | | | | | V <sub>ICM</sub> | Input common mode range (4) | | 0 | | 6 | V | | | | R <sub>G</sub> | Internal resistance for setting gain | | 14 | 20 | 26 | kΩ | | | | I <sub>OH</sub> | Output source current | | 2 | 10 | 15 | | | | | I <sub>OL</sub> | Output sink current | | 15 | 25 | 35 | mA | | | | GBWP | Gain bandwidth <sup>(3)</sup> | | | 2 | | MHz | | | | THERMA | L SHUTDOWN | • | | | | 1 | | | | | Shutdown temperature threshold (3) | | | 165 | | | | | | | Hysteresis <sup>(3)</sup> | | | 15 | | °C | | | - (3) Ensured by design. Not production tested. (4) 3 V at internal amplifier terminals, 6 V at SA+ and SA- pins. #### **Table 1. TERMINAL FUNCTIONS** | TERMINAL | | | | |----------|----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME NO. | | I/O | DESCRIPTION | | BOOST | 11 | ı | The BOOST voltage is 8-V greater than the input voltage. The peak voltage on BOOST is equal to the SW node voltage plus the voltage present at DBP less the bootstrap diode drop. This drop can be 1.4 V for the internal bootstrap diode or 300 mV for an external schottkey diode. The voltage differential between this pin and SW is the available drive voltage for the high-side FET. | | СОМР | 6 | 0 | Output of the error amplifier, input to the PWM comparator. A feedback network is connected from this pin to the FB pin to compensate the overall loop. This pin is internally clamped to a 3.4-V maximum output drive capability for quicker recovery from a saturated feedback loop situation. | | DBP | 9 | 0 | 8-V regulator output used for the gate drive of the N-channel synchronous rectifier and as the supply for charging the bootstrap capacitor. This pin should be bypassed to ground with a 1.0- $\mu$ F ceramic capacitor. | | FB | 5 | I | Inverting input to the error amplifier. In normal operation the voltage on this pin is equal to the internal reference voltage, 0.7 V. | | GND | 3 | - | Ground reference for the device. | | HDRV | 12 | 0 | Floating gate drive for the high-side N-channel MOSFET. This pin switches from BOOST (MOSFET on) to SW (MOSFET off). | | ILIM | 14 | I | Short circuit protection programming pin. This pin is used to set the overcurrent threshold. An internal current sink from this pin to ground sets a voltage drop across an external resistor connected from this pin to VDD. The voltage on this pin is compared to the voltage drop $(V_{VDD} - V_{SW})$ across the high side N-channel MOSFET during conduction. Just prior to the beginning of a switching cycle this pin is pulled to approximately $V_{VDD}/2$ and released when SW is within 2 V of $V_{VDD}$ or after a timeout (the precondition time) - whichever occurs first. Placing a capacitor across the resistor from ILIM to VDD allows the ILIM threshold to decrease during the switch on time, effectively programming the ILIM blanking time. See <i>Applications Information</i> section. | | KFF | 15 | ı | A resistor is connected from this pin to VDD programs the amount of input voltage feed-forward. The current fed into this pin is used to control the slope of the PWM ramp and program undervoltage lockout. Nominal voltage at this pin is maintained at 400 mV. | | LDRV | 8 | 0 | Gate drive for the N-channel synchronous rectifier. This pin switches from DBP (MOSFET on) to PGND (MOSFET off). | | LVBP | 17 | 0 | 4.2-V reference used for internal device logic and analog functions. This pin should be bypassed to GND with a 0.1-µF ceramic capacitor. External loads less than 1 mA and electrically quiet may be applied. | | PGD | 18 | 0 | This is an open drain output that pulls to ground when soft start is active, or when the FB pin is outside a ±10% band around the 700 mV reference voltage. | | PGND | 7 | | Power ground reference for the device. There should be a low-impedance path from this pin to the source(s) of the lower MOSFET(s). | | RT | 16 | I | A resistor is connected from this pin to GND to set the switching frequency. | | SA+ | 20 | I | Noninverting input of the remote voltage sense amplifier. | | SA- | 1 | I | Inverting input of the remote voltage sense amplifier. | | SAO | 2 | 0 | Output of the remote voltage sense amplifier. | | SS | 4 | I | Soft-start programming pin. A capacitor connected from this pin to GND programs the soft-start time. The capacitor is charged with an internal current source of 12 $\mu$ A. The resulting voltage ramp on the SS pin is used as a second non-inverting input to the error amplifier. The voltage at this error amplifier input is approximately 1 V less that that on the SS pin. Output voltage regulation is controlled by the SS voltage ramp until the voltage on the SS pin reaches the internal offset voltage of 1 V plus the internal reference voltage of 700 mV. If SS is below the internal offset voltage of 1 V (300 mV minimum ensured), the resulting output voltage is zero. Also provides timing for fault recovery attempts. | | sw | 10 | I | This pin is connected to the switched node of the converter and used for overcurrent sensing as well as gate drive timing. This pin is also the return path from the high-side FET for the floating high-side FET driver. | | SYNC | 19 | I | Logic input for pulse train to synchronize oscillator. | | VDD | 13 | I | Supply voltage for the device. | #### SIMPLIFIED BLOCK DIAGRAM #### **APPLICATION INFORMATION** The TPS40074 allows the user to construct synchronous voltage mode buck converters with inputs ranging from 4.5 V to 28 V and outputs as low as 700 mV. Predictive gate drive circuitry optimizes switching delays for increased efficiency and improved converter output power capability. Voltage feed-forward is employed to ease loop compensation for wide input range designs and provide better line transient response. An on-board unity gain differential amplifier is provided for remote sensing in applications that require the tightest load regulation. The TPS40074 incorporates circuitry to allow startup into a pre-existing output voltage without sinking current from the source of the pre-existing output voltage. This avoids damaging sensitive loads at startup. The controller can be synchronized to an external clock source or can free run at a user programmable frequency. An integrated power good indicator is available for logic (open drain) output of the condition of the output of the converter. #### MINIMUM PULSE WIDTH The TPS40074 has limitations on the minimum pulse width that can be used to design a converter. Reliable operation is guaranteed for nominal pulse widths of 150 ns and above. This places some restrictions on the conversion ratio that can be achieved at a given switching frequency. Figure 2 shows minimum output voltage for a given input voltage and frequency. #### **SLEW RATE LIMIT ON VDD** The regulator that supplies power for the drivers on the TPS40074 requires a limited rising slew rate on VDD for proper operation if the input voltage is above 10 V. If the slew rate is too great, this regulator can over shoot and damage to the part can occur. To ensure that the part operates properly, limit the slew rate to no more than 0.12 $V/\mu s$ as the voltage at VDD crosses 8 V. If necessary, an R-C filter can be used on the VDD pin of the device. Connect the resistor from the VDD pin to the input supply of the converter. Connect the capacitor from the VDD pin to PGND. There should not be excessive (more than a 200-mV) voltage drop across the resistor in normal operation. This places some constraints on the R-C values that can be used. Figure 1 is a schematic fragment that shows the connection of the R-C slew rate limit circuit. Equation 1 and Equation 2 give values for R and C that limits the slew rate in the worst case condition. Figure 1. Limiting the Slew Rate 8 $$R < \frac{0.2 \text{ V}}{f_{SW} \times Q_{g(TOT)} + I_{IDD}}$$ $$V_{VMM} - 8 \text{ V}$$ (1) $$C > \frac{V_{VIN} - 8 V}{R \times SR}$$ (2) where - $\bullet \quad V_{VIN} \text{ is the final value of the input voltage ramp} \\$ - f<sub>SW</sub> is the switching frequency - Q<sub>q(TOT)</sub> is the combined total gate charge for both upper and lower MOSFETs (from MOSFET data sheet) - I<sub>IDD</sub> is the TPS40074 input current (3.5 mA maximum) - SR is the maximum allowed slew rate [12 ×10<sup>4</sup>] (V/s) ## SETTING THE SWITCHING FREQUENCY (PROGRAMMING THE CLOCK OSCILLATOR) The TPS40074 has independent clock oscillator and PWM ramp generator circuits. The clock oscillator serves as the master clock to the ramp generator circuit. Connecting a single resistor from RT to ground sets the switching frequency of the clock oscillator. The clock frequency is related to $R_T$ by: $$R_{T} = \left(\frac{1}{f_{SW}(kHz) \times 17.82 \times 10^{-6}} - 23\right) k\Omega$$ (3) Figure 2. #### PROGRAMMING THE RAMP GENERATOR CIRCUIT AND UVLO FUNCTION The ramp generator circuit provides the actual ramp used by the PWM comparator and provides voltage feed-forward by varying the PWM ramp slope as the line voltage changes. As the input voltage to the converter increases, the slope of the PWM ramp increase by a proportionate amount. The programmable UVLO circuit works by monitoring the level reached by the PWM ramp during a clock cycle. The PWM ramp must reach approximately 1 V in amplitude during a clock cycle, or the converter is not be allowed to start. This programmable UVLO point is set via a single resistor ( $R_{\rm KFF}$ ) connected from KFF to VDD. $R_{\rm KFF}$ , $V_{\rm START}$ and $R_{\rm RT}$ are related by (approximately) $$V_{UVLO(on)} = 0.018 \times R_{KFF} + 5 \times \frac{R_{KFF}}{R_{T}} + 0.5$$ (4) where - $\bullet \quad V_{UVLO(on)} \text{ is in volts} \\$ - $R_{KFF}$ and $R_T$ are in $k\Omega$ This yields typical numbers for the programmed startup voltage. The minimum and maximum values may vary up $\pm 15\%$ from this number. Figure 5 through Figure 7 show the typical relationship of $V_{UVLO(on)}$ , $V_{UVLO(off)}$ and $R_{KFF}$ at three common frequencies. ### UNDERVOLTAGE LOCKOUT THRESHOLDS ## UNDERVOLTAGE LOCKOUT THRESHOLDS #### Figure 6. #### **UNDERVOLTAGE LOCKOUT THRESHOLDS** Figure 7. The programmable UVLO circuit incorporates 20% hysteresis from the start voltage to the shutdown voltage. For example, if the startup voltage is programmed to be 10 V, the controller starts when $V_{DD}$ reaches 10 V and shuts down when $V_{DD}$ falls below 8 V. The maximum duty cycle begins to decrease as the input voltage rises to twice the startup voltage. Below this point, the maximum duty cycle is as specified in the electrical table. Note that with this scheme, the theoretical maximum output voltage that the converter can produce is approximately two times the programmed startup voltage. For design, set the programmed startup voltage equal to or greater than the desired output voltage divided by maximum duty cycle (85% for frequencies 500 kHz and below). For example, a 5-V output converter should not have a programmed startup voltage below 5.9 V. Figure 8 shows the theoretical maximum duty cycle (typical) for various programmed startup voltages Figure 9 shows the effect of changing input voltage on the duty cycle, and how that change takes place. The pulse width modulator (PWM) ramp input is generated using a current that is proportional to the current into the KFF pin. The TPS40074 holds this pin at a constant 400 mV, so connecting a resistor from KFF to the input power supply causes a current to flow into the KFF pin that is proportional to the input voltage. The slope of the ramp signal to the PWM is therefore proportional to the input voltage. This allows the duty cycle to change with variations in Vin without requiring much response from the error amplifier, resulting in very good line transient response. Another benefit is essentially constant PWM gain over the entire input voltage operating range. This makes the output control loop easier to design for a wide input range converter. Figure 9. Voltage Feed-Forward and PWM Duty Cycle Waveforms #### PROGRAMMING SOFT START TPS40074 uses a closed-loop approach to ensure a controlled ramp on the output during start-up. Soft-start is programmed by connecting an external capacitor ( $C_{SS}$ ) from the SS pin to GND. This capacitor is charged by a fixed current, generating a ramp signal. The voltage on SS is level shifted down approximately 1 V and fed into a separate non-inverting input to the error amplifier. The loop is closed on the lower of the level shifted SS voltage or the 700-mV internal reference voltage. Once the level shifted SS voltage rises above the internal reference voltage, output voltage regulation is based on the internal reference. To ensure a controlled ramp-up of the output voltage the soft-start time should be greater than the L- $C_{OUT}$ time constant or: $$t_{START} \ge 2\pi \times \sqrt{L \times C_{OUT}}$$ (seconds) (5) #### where - L is the value of the filter inductor - C<sub>OLIT</sub> is the value of the output capacitance - t<sub>START</sub> is the output ramp up-time For a desired soft-start time, the soft-start capacitance, C<sub>SS</sub>, can be found from: $$C_{SS} \times t_{SS} = \frac{I_{SS}}{V_{FB}} \tag{6}$$ Please note: There is a direct correlation between $t_{START}$ and the input current required during start-up. The lower $t_{START}$ is, the higher the input current required during start-up since the output capacitance must be charged faster. #### PROGRAMMING SHORT CIRCUIT PROTECTION The TPS40074 uses a two-tier approach to short circuit protection. The first tier is a pulse-by-pulse protection scheme. Short circuit protection is implemented by sensing the voltage drop across the high-side MOSFET while it is turned on. The MOSFET drain to source voltage is compared to the voltage dropped across a resistor (R<sub>ILIM</sub>) connected from VDD to the ILIM pin. The voltage drop across this resistor is produced by a constant current sink. If the voltage drop across the MOSFET exceeds the voltage drop across the ILIM resistor the switching pulse is immediately terminated. The MOSFET remains off until the next switching cycle is initiated. In addition, just prior to the high-side MOSFET turning on, the ILIM pin is pulled down to approximately half of VDD. The ILIM pin is allowed to return to its nominal value after one of two events occur: - 1. The SW node rises to within approximately 2 V of VDD - 2. An internal timeout occurs, approximately 125-ns after ILIM is initially pulled down If the SW node rises to within approximately 2-V of VDD, the device allows ILIM to go back to its nominal value. This is illustrated in Figure 10 A. T1 is the delay time from the internal PWM signal being asserted and the rise of SW. This includes the driver delay of 50 ns typical, and the turn on time of the high-side MOSFET. The MOSFET used should have a turn on time less than 75 ns. T2 is the reaction time of the sensing circuit that allows ILIM to start to return to its nominal value, typically 20ns. The second event that can cause ILIM to return to its nominal value is for an internal timeout to expire. This is illustrated in Figure 10 B as T3. Here SW never rises to VDD-2, for whatever reason, and the internal timer times out. This allows the ILIM pin to start its transition back to its nominal value. Prior to ILIM starting back to its nominal value, short circuit sensing is not enabled. In normal operation, this insures that the SW node is at a higher voltage than ILIM when short circuit sensing starts, avoiding false trips while allowing for a quicker blanking delay than would ordinarily be possible. Placing a capacitor across $R_{\text{ILIM}}$ sets an exponential approach to the normal voltage at the ILIM pin. This exponential "decay" of the short circuit threshold can be used to compensate for ringing on the SW node after its rising edge and to help compensate for slower turn-on MOSFETs. Choosing the proper capacitance requires care. If the capacitance is too large, the voltage at ILIM does not approach the desired short circuit level quickly enough, resulting in an apparent shift in short circuit threshold as pulse width changes. The comparator that looks at ILIM and SW to determine if a short circuit condition exists has a clamp on its SW input. This clamp makes the SW node never appear to fall more than 1.4 V (approximately, could be as much as 2 V at $-40^{\circ}\text{C}$ ) below VDD. While ILIM is more than 1.4 V below VDD short circuit sensing is effectively disabled, giving a programmable absolute blanking time. As a general rule, it is best to make the time constant of the R-C at the ILIM pin 20% or less of the nominal pulse width of the converter (See Equation 11) Figure 10. Voltage Feed-Forward and PWM Duty Cycle Waveforms The second tier protection incorporates a fault counter. The fault counter is incremented on each cycle with an overcurrent pulse and decremented on a clock cycle without an overcurrent pulse. When the counter reaches seven (7) a fault condition is declared by the controller. When this happens, the output drivers turn both MOSFETs off. Seven soft-start cycles are initiated (without activity on the HDRV and LDRV outputs) and the PWM is disabled during this period. The counter is decremented on each soft-start cycle. When the counter is decremented to zero the PWM is re-enabled and the controller attempts to restart. If the fault has been removed the output starts up normally. If the output fault is still present the counter counts seven overcurrent pulses and re-enters the second tier fault mode. Refer to Figure 11 for typical fault protection waveforms. The minimum short circuit limit threshold ( $I_{SCP}$ ) depends on $t_{START}$ , $C_{OUT}$ , $V_{OUT}$ , and the load current at turn-on ( $I_{LOAD}$ ). $$I_{SCP} > \frac{C_{OUT} \times V_{OUT}}{t_{START}} + I_{LOAD} (A)$$ (7) The short circuit limit programming resistor (R<sub>ILIM</sub>) is calculated from: $$R_{ILIM} = \frac{I_{SCP} \times R_{DS(onMAX)} + V_{ILIM (ofst)}}{I_{ILIM}} \Omega$$ (8) where - $I_{ILIM}$ is the current into the ILIM pin (135 $\mu$ A typical) - $V_{ILIM(ofst)}$ is the offset voltage of the ILIM comparator (-30 mV typical) - I<sub>SCP</sub> is the short-circuit protection current - R<sub>DS(on)MAX</sub> is the drain-to-source resistance of the high-side MOSFET To find the range of the short circuit threshold values use the following equations. $$I_{SCP(max)} = \frac{I_{ILIM(max)} \times R_{ILIM} + 50 \text{ mV}}{R_{DS(onMIN)}} A$$ $$I_{SCP(min)} = \frac{I_{ILIM(min)} \times R_{ILIM} + 10 \text{ mV}}{R_{DS(onMAX)}} A$$ (9) The ILIM capacitor maximum value can be found from: $$C_{\text{ILIM(max)}} = \frac{V_{\text{OUT}} \times 0.2}{V_{\text{IN}} \times R_{\text{ILIM}} \times f_{\text{SW}}} \quad \text{(Farads)}$$ (11) Note that this is a recommended maximum value. If a smaller value can be used, it should be to improve protection. For most applications, consider using half the maximum value shown in Equation 11. Figure 11. Typical Fault Protection Waveforms #### **BOOST AND DBP BYPASS CAPACITANCE** The BOOST capacitance provides a local, low-impedance flying source for the high-side driver. The BOOST capacitor should be a good quality, high-frequency ceramic capacitor. A minimum value of 100-nF is suggested. The DBP capacitor has to provide energy storage for switching both the synchronous MOSFET and the high-side MOSFET (via the BOOST capacitor). The suggested value for this capacitor is $1-\mu$ F ceramic, minimum. #### **INTERNAL REGULATORS** The internal regulators are linear regulators that provide controlled voltages for the drivers and the internal circuitry to operate from. The low-side driver operates directly from the 8-V regulator supply while the high-side driver bootstrap capacitor is charged from this supply. The actual voltage delivered to the high-side driver is the voltage on the DBP pin less any drop from the bootstrap diode. If the internal bootstrap diode is used, the drop across that diode is nominally 1.4 V at room temperature. This regulator has two modes of operation. At voltages below 8.5 V on VDD, the regulator is in a low dropout mode of operation and tries to provide as little impedance as possible from VDD to DBP. When VDD is above 10 V, the regulator regulates DBP to 8 V. Between these two voltages, the regulator is in whatever state it was in when VDD entered this region. The LVBP pin is connected to a 4.2-V regulator that supplies power for the internal control circuitry. Small amounts of current can be drawn from these pins for other external circuit functions, as long as power dissipation in the controller chip remains at acceptable levels and junction temperature does not exceed 125°C. Any external load connected to LVBP should be electrically quiet to avoid degrading performance of the TPS40074. Typical output voltages for these two regulators are shown in Figure 12 and Figure 13. #### **DIFFERENTIAL SENSE AMPLIFIER** The TPS40074 has an on board differential amplifier intended for use as a remote sensing amplifier for the output voltage. Use of this amplifier for remote sensing eliminates load regulation issues due to voltage drops that occur between the converter and the actual point of load. The amplifier is powered from the DBP pin and can be used to monitor output voltages up to 6 V with a DBP voltage of 8 V. For lower DBP voltages, the sense amplifier can be used to monitor output voltages up to 2-V below the DBP voltage. The internal resistors used to configure the amplifier for unity gain match each other closely, but their absolute values can vary as much as 30%, so adding external resistance to alter the gain is not accurate in a production environment. #### **SYNCHRONIZATION** The SYNC pin accepts logic level signals and is used to synchronize the TPS40074 to an external clock source. Synchronization occurs on the rising edge of the signal at the SYNC pin. There is a fixed delay of approximately 300 ns from the rising edge of the waveform at SYNC to the HDRV output turning on the high-side FET. The pin may be left floating in this function is not used, or it may be connected to GND. The frequency of the external clock must be greater than the free running frequency of the device as set by the resistor on the RT pin (R<sub>RT</sub>). This pin requires a totem pole drive, or open collector/drain if pull up resistor to either LVBP or a separate supply between 2.5 V and 5 V is used. Synchronization does not affect the modulator gain due to the voltage feed forward circuitry. The programmable UVLO thresholds are affected by synchronization. The thresholds are shifted by the ratio of the sync frequency to the free running frequency of the converter. For example, synchronizing to a frequency 20% higher than the free running frequency results in the programmable UVLO thresholds shifting up 20% from their calculated free run values. The synchronization frequency should be kept less than 1.5 times the free run frequency for best performance, although higher multiples can be used. #### **POWERGOOD OPERATION** The PGD pin is an open drain output that actively pulls to GND if any of the following conditions are met (assuming that the input voltage is above 4.5 V) - Soft-start is active (V<sub>VSS</sub> < 3.5 V)</li> - V<sub>FB</sub> < 0.63 V</li> - $V_{FB} > 0.77 V$ - Programmable UVLO condition not satisfied (V<sub>IN</sub> below programmed level) - Overcurrent condition exists - Die temperature is greater than 165°C #### **PRE-BIASED OUTPUTS** Some applications require that the converter not sink current during startup if a pre-existing voltage exists at the output. Since synchronous buck converters inherently sink current some method of overcoming this characteristic must be employed. Applications that require this operation are typically power rails for a multi supply processor or ASIC. The method used in this controller, is to not allow the low side or rectifier FET to turn on until there the output voltage commanded by the start up ramp is higher than the pre-existing output voltage. This is detected by monitoring the internal pulse width modulator (PWM) for its first output pulse. Since this controller uses a closed loop startup, the first output pulse from the PWM does not occur until the output voltage is commanded to be higher than the pre-existing voltage. This effectively limits the controller to sourcing current only during the startup sequence. If the pre-existing voltage is higher that the intended regulation point for the output of the converter, the converter starts and sinks current when the soft-start time has completed #### **TPS40074 POWER DISSIPATION** The power dissipation in the TPS40074 is largely dependent on the MOSFET driver currents and the input voltage. The driver current is proportional to the total gate charge, Qg, of the external MOSFETs. Driver power (neglecting external gate resistance) can be calculated from: $$P_{D} = Q_{g} \times V_{DR} \times f_{SW} \quad (Watts/driver)$$ (12) where V<sub>DR</sub> is the driver output voltage The total power dissipation in the TPS40074, assuming the same MOSFET is selected for both the high-side and synchronous rectifier is described in Equation 13. $$P_{T} = \left(\frac{2 \times P_{D}}{V_{DR}} + I_{Q}\right) \times V_{IN} \quad \text{(Watts)}$$ or $$P_{T} = (2 \times Q_{g} \times f_{SW} + I_{Q}) \times V_{IN} \quad \text{(Watts)}$$ where I<sub>Q</sub> is the quiescent operating current (neglecting drivers) The maximum power capability of the TPS40074 PowerPAD package is dependent on the layout as well as air flow. The thermal impedance from junction to air ambient assuming 2-oz. copper trace and thermal pad with solder and no air flow is $\theta_{\text{JA}} = 60 \, ^{\circ}\text{C/W}$ The maximum allowable package power dissipation is related to ambient temperature by Equation 15. $$P_{T} = \frac{T_{J} - T_{A}}{\theta_{JA}} \text{ (Watts)}$$ (15) Substituting Equation 15 into Equation 14 and solving for $f_{SW}$ yields the maximum operating frequency for the TPS4007x. The result is described in Equation 16. $$f_{SW} = \frac{\left(\left[\frac{(T_J - T_A)}{(\theta_{JA} \times V_{IN})}\right] - I_Q\right)}{\left(2 \times Q_g\right)} \quad (Hz)$$ #### **BOOST DIODE** The TPS40074 has internal diodes to charge the boost capacitor connected from SW to BOOST. The drop across this diode is rather large at 1.4-V nominal at room temperature resulting in the drive voltage to the high-side MOSFET being reduced by this amount from the DBP voltage. If this drop is too large for a particular application, an external diode may be connected from DBP (anode) to BOOST (cathode). This provides significantly improved gate drive for the high-side MOSFET, especially at lower input voltages. #### LOW VOLTAGE OPERATION If the programmable UVLO is set to less than 6.5 V nominal, connect a 330-k $\Omega$ resistor across the soft-start capacitor. This eliminates a race condition inside the device that can lead to an output voltage overshoot on power down of the part. # APPLICATION INFORMATION (continued) GROUNDING AND BOARD LAYOUT The TPS40074 provides separate signal ground (GND) and power ground (PGND) pins. Care should be given to proper separation of the circuit grounds. Each ground should consist of a plane to minimize its impedance if possible. The high power *noisy* circuits such as the output, synchronous rectifier, MOSFET driver decoupling capacitor (DBP), and the input capacitor should be connected to PGND plane. Sensitive nodes such as the FB resistor divider and RT should be connected to the GND plane. The GND plane should only make a single point connection to the PGND plane. It is suggested that the GND pin be tied to the copper area for the PowerPAD underneath the chip. Tie the PGND to the PowerPAD copper area as well and make the connection to the power circuit ground from the PGND pin. Reference the output voltage divider to the GND pin. Component placement should ensure that bypass capacitors (LVPB and DBP) are located as close as possible to their respective power and ground pins. Also, sensitive circuits such as FB, RT and ILIM should not be located near high dv/dt nodes such as HDRV, LDRV, BOOST, and the switch node (SW). Failure to follow careful layout practices results in sub-optimal operation. #### SYNCHRONOUS RECTIFIER CONTROL Table 2 describes the state of the rectifier MOSFET control under various operating conditions. **Table 2. Synchronous Rectifier MOSFET States** | SYNCHRONOUS RECTIFIER OPERATION DURING | | | | | | | | |-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|---------------------------------------------------------------|--|--|--|--| | SOFT-START NORMAL (FAULT RECOVERY IS SAME OVERVOLTAGE AS SOFT-START) | | | | | | | | | Off until first high-side pulse is detected, then on when high-side MOSFET is off | Turns off at the start of a new cycle. Turns on when the high-side MOSFET is turned off | OFF | Turns OFF only at start of next cycle ON if duty cycle is > 0 | | | | | #### **DESIGN EXAMPLE** #### 1. SPECIFICATIONS | PARAMETER | | PARAMETER TEST CONDITIONS | | TYP | MAX | UNIT | |---------------------|----------------------------------|--------------------------------------------------|------|------|------|------| | INPUT CUI | RRENT | · | | | | | | V <sub>IN</sub> | Input voltage | | 10.8 | 12.0 | 13.2 | | | Vo | Output voltage | I <sub>OUT</sub> = 10 A | | 1.5 | 5 | V | | | Regulation | | 1.47 | | 1.53 | | | V <sub>RIPPLE</sub> | Output ripple voltage | I <sub>O(max)</sub> = 15 A | | 30 | | | | V <sub>OVER</sub> | Output overshoot | I <sub>STEP</sub> = 8 A | | 50 | | mV | | V <sub>UNDER</sub> | Output undershoot | I <sub>STEP</sub> = 8 A | | 50 | | | | I <sub>LOAD</sub> | Output current | | 0 | | 15 | _ | | I <sub>SCP</sub> | Short circuit current trip point | | 16 | | 30 | A | | η | Efficiency | V <sub>IN</sub> = 12 V, I <sub>LOAD</sub> = 15 A | | 85% | | | | f <sub>SW</sub> | Switching frequency | | | 400 | | kHz | #### 2. SCHEMATIC Figure 14. TPS40074 Reference Design Schematic #### 3. COMPONENT SELECTION #### 3. 1 Power Train Components Designers familiar with the buck converter can skip to section 3.2 Component Selection for TPS40074. #### 3.1.1 Output Inductor, Lo The output inductor is one of the most important components to select. It stores the energy necessary to keep the output regulated when the switch MOSFET is turned off. The value of the output inductor dictates the peak and RMS currents in the converter. These currents are important when selecting other components. Equation 17 can be used to calculate a value for L. $$L = \frac{V_{O}}{V_{IN(max)}} \times \frac{\left(V_{IN(max)} - V_{O}\right)}{f_{SW} \times \Delta I}$$ (17) $\Delta$ I is the allowable ripple in the inductor. Selecting $\Delta$ I also sets the output current when the converter goes into discontinuous mode (DCM) operation. Since this converter utilizes MOSFETs for the rectifier, DCM is not a major concern. Select $\Delta$ I to be between 20% and 30% of maximum I<sub>LOAD</sub>. For this design, $\Delta$ I of 3 A was selected. The calculated L is 1.1 $\mu$ H. A standard inductor with value of 1.0 $\mu$ H was chosen. This increases $\Delta$ I by about 10% to 3.3 A. With this $\Delta I$ value, calculate the RMS and peak current flowing in $L_O$ . Note this peak current is also seen by the switching MOSFET and synchronous rectifier. $$I_{LOAD\_RMS} = \sqrt{I_{LOAD}^2 + \frac{\Delta I^2}{12}} = 15.03 \text{ A}$$ (18) $$I_{PK} = I_{LOAD} + \frac{\Delta I^2}{2} = 16.65 \text{ A}$$ (19) #### 3.1.2 Output Capacitor, Co, ELCO and MLCC Several parameters must be considered when selecting the output capacitor. The capacitance value should be selected based on the output overshoot, $V_{\text{OVER}}$ , and undershoot, $V_{\text{UNDER}}$ , during a transient load, $I_{\text{STEP}}$ , on the converter. The equivalent series resistance (ESR) is chosen to allow the converter meet the output ripple specification, $V_{\text{RIPPLE}}$ . The voltage rating must be greater than the maximum output voltage. Other parameters to consider are: equivalent series inductance which is important in fast transient load situations. Also size and technology can be factors when choosing the output capacitor. In this design a large capacitance electrolytic type capacitor, $C_0$ ELCO, is used to meet the overshoot and under shoot specifications. Its ESR is chosen to meet the output ripple specification. While a smaller multiple layer ceramic capacitor, $C_0$ MLCC, is used to filter high frequency noise. The minimum required capacitance and maximum ESR can be calculated using the equations below. $$C_{O} > \frac{L \times I_{STEP}^{2}}{2 \times V_{UNDER} \times D_{MAX} \times (V_{IN} - V_{O})}$$ (20) $$C_{O} > \frac{L \times I_{STEP}^{2}}{2 \times V_{OVER} \times V_{O}}$$ (21) $$ESR < \frac{V_{RIPPLE}}{\Delta I}$$ (22) Using Equation 20 through Equation 22, the capacitance for $C_0$ should be greater than 495 $\mu$ F and its ESR should be less than 9.1m $\Omega$ . The 1000 $\mu$ F/25 V capacitor from Rubycon's MBZ or Panasonic's series EEU-FL was chosen. Its ESR is 19 m $\Omega$ , so two in parallel are used. The slightly higher ESR is offset by the four times increase in capacitance. A 2.2 $\mu$ F/16 V MLCC is also added in parallel to reduce high frequency noise. #### 3.1.3. Input Capacitor, CIN, ELCO and MLCC The input capacitor is selected to handle the ripple current of the buck stage. Also a relative large capacitance is used to keep the ripple voltage on the supply line low. This is especially important where the supply line is high impedance. It is recommended that the supply line be kept low impedance. The input capacitor ripple current can be calculated using Equation 23. $$I_{\text{CAP(RMS)}} = \sqrt{\left[\left(I_{\text{LOAD(max)}} - I_{\text{IN(avg)}}^{2}\right) + \frac{\Delta I^{2}}{12}\right] \times D + I_{\text{IN(avg)}}^{2} \times (1 - D)}$$ (23) where I<sub>IN(avg)</sub> is the average input current This is calculated simply by multiplying the output DC current by the duty cycle. The ripple current in the input capacitor is 5.05 A. A 1206 MLCC using X7R material has a typical dissipation factor of 5%. For a 2.2 $\mu$ F capacitor at 400 kHz the ESR is approximately 7.2 m $\Omega$ . If two capacitors are used in parallel the power dissipation in each capacitor is less than 46 mW. A 470 $\mu$ F/16 V electrolytic capacitor is added to maintain the voltage on the input rail. #### 3.1.4 Switching MOSFET, QSW The following key parameters must be met by the selected MOSFET. - Drain source voltage, V<sub>DS</sub>, must be able to withstand the input voltage plus spikes that may be on the switching node. For this design a V<sub>DS</sub> rating of 25 V to 30 V is recommended. - Drain current, I<sub>D</sub>, at 25°C, must be greater than that calculated using Equation 24. For this design, I<sub>D</sub> should be greater than 5 A. $$I_{D} = \sqrt{\frac{V_{O}}{V_{IN(min)}} \times \left(I_{LOAD(max)}^{2} + \frac{\Delta I^{2}}{12}\right)}$$ (24) • Gate source voltage, $V_{\rm GS}$ must be able to withstand the gate voltage from the control device . For the TPS40074 this is 9 V. Once the above boundary parameters are defined the next step in selecting the switching MOSFET is to select the key performance parameters. Efficiency is the performance characteristic which drives the other selection criteria. Target efficiency for this design is 90%. Based on 1.5-V output and 15 A this equates to a power loss in the converter of 2.5 W. Using this figure a target of 0.5 W dissipated in the switching MOSFET was chosen. Equation 25 through Equation 28 can be used to calculate the power loss, $P_{QSW}$ , in the switching MOSFET $$P_{QSW} = P_{QSW(CON)} + P_{QSW(SW)} + P_{QSW(GATE)}$$ (25) $$P_{QSW(CON)} = R_{DS(on)} \times I_D^2 = R_{DS(on)} \times \frac{V_O}{V_{IN}} \times \left(I_{LOAD}^2 + \frac{\Delta I^2}{12}\right)$$ (26) $$P_{\text{QSW(SW)}} = V_{\text{IN}} \times f_{\text{SW}} \times \left[ \frac{\left(I_{\text{LOAD}} + \frac{\Delta I}{2}\right) \times \left(Q_{\text{gs1}} + Q_{\text{gd}}\right)}{I_{\text{g}}} + \frac{Q_{\text{OSS(SW)}} + Q_{\text{OSS(SR)}}}{2} \right]$$ (27) $$P_{QSW(GATE)} = Q_{g(TOT)} \times V_g \times F_{SW}$$ (28) #### where - P<sub>QSW(CON)</sub> = conduction losses - P<sub>OSW(SW)</sub> = switching losses - P<sub>QSW(GATE)</sub> = gate drive losses - Q<sub>gd</sub> = drain source charge or miller charge - Q<sub>qs1</sub> = gate source post threshold charge - I<sub>q</sub> = gate drive current - Q<sub>OSS(SW)</sub> = switching MOSFET output charge - Q<sub>OSS(SR)</sub> = synchronous MOSFET output charge - Qg<sub>(TOT)</sub> = total gate charge from zero volts to the gate voltage - Vg = gate voltage If the total estimated loss is split evenly between conduction and switching losses, Equation 25 and Equation 26 yields preliminary values for $R_{DS(on)}$ and $(Q_{gs1} + Q_{gd})$ . Note output losses due to $Q_{OSS}$ and gate losses have been ignored here. Once a MOSFET is selected these parameters can be added. The switching MOSFET for this design should have an $R_{DS(on)}$ of less than 9 m $\Omega$ . The sum of $Q_{gd}$ and $Q_{gs}$ should be approximately 4 nC. It is not always possible to get a MOSFET which meets both these criteria so a comprise may have to be made. Also by selecting different MOSFETs close to this criteria and calculating power loss the final selection can be made. It was found that the PH6325L MOSFET from Philips semiconductor gave reasonable results. This device has an $R_{DS(on)}$ of 6.3 m $\Omega$ and a (Qgs1+Qgd) of 5.9 nC. The estimated conduction losses are 0.178 W and the switching losses are 0.270 W. This gives a total estimated power loss of 0.448 W versus 0.5 W for our initial boundary condition. Note this does not include gate losses of approximately 10 mW and output losses of less than 1 mW. #### 3.1.5 Rectifier MOSFET, QSR Similar criteria can be used for the rectifier MOSFET. There is one significant difference. Due to the body diode conducting, the rectifier MOSFET switches with near zero voltage across its drain and source so effectively with near zero switching losses. However, there are some losses in the body diode. These are minimized by reducing the delay time between the transition from the switching MOSFET turn off to rectifier MOSFET turn on and vice versa. The TPS40074 incorporates TI's proprietary predictive gate drive which helps reduce this delay to between 10 ns and 20 ns. The calculations for the losses in the rectifier MOSFET are show in Equation 29 through Equation 32. $$P_{QSR} = P_{QSR(CON)} + P_{DIODE} + P_{QSR(GATE)}$$ (29) $$P_{QSR(CON)} = R_{DS(on} + \left(1 - \frac{V_O}{V_{IN}} - (t_1 + t_2) \times f_{SW}\right) \times \left(I_{LOAD}^2 + \frac{\Delta I^2}{12}\right)$$ (30) $$P_{DIODE} = V_f \times I_{LOAD} \times (t_1 + t_2) \times f_{SW}$$ (31) $$P_{QSR(GATE)} = Q_{g(TOTAL)} \times V_g \times f_{SW}$$ (32) #### where - P<sub>DIODE</sub> = body diode losses - t<sub>1</sub> = body diode conduction prior to turn on of channel = 10 ns for predictive gate drive - t<sub>2</sub> = body diode conduction after turn off of channel = 10 ns for predictive gate drive - V<sub>f</sub> = body diode forward voltage Estimating the body diode losses based on a forward voltage of 1.2 V gives 0.142 W. The gate losses are unknown at this time so assume 0.1 W gate losses. This leaves 0.258 W for conduction losses. Using this figure a target $R_{DS(on)}$ of 1.1 m $\Omega$ was calculated. This is an extremely low value. It is not possible to meet this without paralleling multiple MOSFETs. Paralleling MOSFETs increases the gate capacitance and slows down switching speeds. This increases body diode and gate losses. The PH2625L from Philips was chosen. Using the parameters from its data sheet the actual expected power losses were calculated. Conduction loss is 0.527 W, body diode loss is 0.142 W and the gate loss was 0.174 W. This totals 0.843 W associated with the rectifier MOSFET. This is somewhat greater than the initial allowance. Because of this the converter may not hit its efficiency figure at the maximum load. Two other criteria should be verified before finalizing on the rectifier MOSFET. One is the requirement to ensure that predictive gate drive functions correctly. The maximum turn off delay of the PH2625L is 67 ns. The minimum turn on delay of the PH6325L is 25 ns. These devices easily meet the 100 ns difference requirement. Secondly the ratio between $C_{gs}$ and $C_{gd}$ should be greater than 1. The $C_{gs}$ of the PH2625L is 2133 pF and the Cgd is 1622 pF, so the $C_{gs}$ : $C_{gd}$ ratio is 1.3:1. This helps reduce the risk of dv/dt induced turn on of the rectifier MOSFET. If this is likely to be a problem a small resistor may be added in series with the boost capacitor, $C_{BOOST}$ . #### 3.2 Component Selection for TPS40074 #### 3.2.1 Timing Resistor, R<sub>T</sub> The timing resistor is calculated using the following equation. $$R_{T} = \frac{1}{f_{SW} \times 17.82 \times 10^{-6}} - 23 \tag{33}$$ This gives a resistor value of 89.2 k $\Omega$ . Using the E24 range of resistor values a 118-k $\Omega$ resistor was selected. The nominal frequency using this resistor is 398 kHz. #### 3.2.2 Feed Forward and UVLO Resistor, $R_{\text{KFF}}$ A resistor connected to the KFF pin of the device feeds into the ramp generator. This resistor provides current into the ramp generator proportional to the input voltage. The ramp is then adjusted to compensate for different input voltages. Is provides the voltage feed forward feature of the TPS40074. The same resistor also sets the under voltage lock out point. The input start voltage should be used to calculate a value for $R_{KFF}$ . For this converter the minimum input voltage is 10.8 V however due to tolerances in the device, a start voltage of 15% less than the minimum input voltage is selected. The start voltage for $R_{KFF}$ calculation is 9.18 V. Using Equation 34 $R_{KFF}$ can be selected. $$R_{KFF} = \frac{\left(V_{UVLO(on)} - 0.5\right)}{\left(0.018 + \left(\frac{5}{R_T}\right)\right)}$$ (34) This equation gives a $R_{KFF}$ value of 136 $k\Omega$ . The closest lower standard value should be selected. For this design and using E24 resistor range 133 $k\Omega$ was chosen. This yields a typical start voltage of 8.52 V. #### 3.2.3 Soft Start Capacitor It is good practice to limit the rise time of the output voltage. This helps prevent output overshoot and possible damage to the load. The selection of the soft start time is arbitrary, but it must meet one condition; it should be greater than the time constant of the output filter, L and $C_0$ . This time is given by Equation 35 $$t_{START} \ge 2\pi \times \sqrt{L \times C_O}$$ (35) The soft start time must be greater than 0.281ms. A time of 5 ms was chosen, this time also helps keep the initial input current during start up low. The value of $C_{SS}$ can be calculated using Equation 36. $$C_{SS} \ge \frac{12 \times 10^{-6}}{0.7} \times t_{START} \tag{36}$$ $C_{SS}$ should be greater than 0.09 $\mu$ F, a 0.1 $\mu$ F MLCC was chosen. The calculated start time using this capacitor is 5.8 ms. #### 3.2.4 Short Circuit Protection, RILIM and CILIM Short circuit protection is programmed using the $R_{ILIM}$ resistor. Selection of this resistor depends on the $R_{DS(on)}$ of the switching MOSFET selected and the required short circuit current trip point, $I_{SCP}$ . The minimum $I_{SCP}$ is limited by the inductor peak current, the output voltage, the output capacitor and the soft start time. Their relationship is given by Equation 37. A short circuit current trip point greater than that calculated by this equation should be used. $$I_{SCP} \ge \frac{C_O \times V_{OUT}}{t_{START}} + I_{LOAD} \times \frac{\Delta I}{2}$$ (37) The minimum short circuit current trip point for this design is 16.35 A. This value is used in Equation 38 to calculate the minimum $R_{ILIM}$ value. $$R_{ILIM} \ge \frac{I_{SCP} \times R_{DS(on)MAX} + V_{ILIM(min)}}{I_{SINK(max)}}$$ (38) $R_{ILIM}$ is calculated to be 1.14 $k\Omega$ . The closest standard value greater than 1.14 $k\Omega$ is chose, this is 1.15 $k\Omega$ . To verify that the short circuit current requirements are met the minimum and maximum short circuit current can be calculated using Equation 39 and Equation 40. $$I_{SCP(min)} = \frac{I_{SINK(min)} \times R_{ILIM(min)} - V_{ILIM(max)}}{R_{DS(on)MIN}}$$ (39) $$I_{SCP(max)} = \frac{I_{SINK(max)} \times R_{ILIM(max)} - V_{ILIM(min)}}{R_{DS(on)MAX}}$$ (40) The minimum $I_{SCP}$ is 17.09 A and the maximum is 29.45 A. It is recommended to add a small capacitor, $C_{ILIM}$ , across $R_{ILIM}$ . The value of this capacitor should be less than that calculated in Equation 41. $$C_{\text{ILIM(max)}} = \frac{V_{\text{O}} \times 0.2}{V_{\text{IN}} \times R_{\text{ILIM}} \times f_{\text{SW}}}$$ (41) This equation yields a maximum C<sub>IIIM</sub> of 44 pF. A value half this is chosen, 22 pF. #### 3.2.5 Voltage Decoupling Capacitors, CDBP, CLVBP and CVDD Several pins on the TPS40074 have DC voltages. It is recommended to add small decoupling capacitors to these pins. Below is a list of the recommended values. - $C_{DBP} = 1.0 \,\mu F$ - $C_{LVBP} = 0.1 \, \mu F$ - $C_{VDD} = 4.7 \, \mu F$ #### 3.2.6 Boost Voltage, CBOOST and DBOOST (optional) A capacitor charge pump or boost circuit is required to drive an N-channel MOSFET in the switch location of a buck converter . The TPS40074 contains the elements for this boost circuit. The designer just has to add a capacitor, $C_{BOOST}$ , from the switch node of the buck power stage to the BOOST pin of the device. Selection of this capacitor is based on the total gate charge of the switching MOSFET and the allowable ripple on the boost voltage, $\Delta V_{BOOST}$ . A ripple of 0.15 V is assumed for this design. Using these two parameters and Equation 42 the minimum value for $C_{BOOST}$ can be calculated. $$C_{BOOST} > \frac{Q_{g(TOTAL)}}{\Delta V_{BOOST}}$$ (42) The total gate charge of the switching MOSFET is 13.3 nC. A minimum $C_{BOOST}$ of 0.089 $\mu$ F is required. A 0.1 $\mu$ F capacitor was chosen. This capacitor must be able to withstand the maximum voltage on DBP (10 V in this instance). A 50 V capacitor is used for expediancy. To reduce losses in the TPS40074 and to increase the available gate voltage for the switching MOSFET an external diode can be added between the DBP pin and the BOOST pin of the device. A small signal schottky should be used here, such as the BAT54. ## 3.3 Closing the Feedback Loop, R<sub>Z1</sub>, R<sub>P1</sub>, R<sub>P22</sub>, R<sub>SET1</sub>, R<sub>SET2</sub>, C<sub>Z2</sub>, C<sub>P2</sub> and C<sub>PZ1</sub> A graphical method is used to select the compensation components. This is a standard feedforward buck converter. Its PWM gain is shown in Equation 43. $$K_{PWM} \cong \frac{V_{UVLO}}{1 V}$$ (43) The gain of the output L-C filter is given by Equation 44 $$K_{LC} = \frac{\left(1 + s \times ESR \times C_{O}\right)}{1 + s \times \left(\frac{L}{R_{LOAD}}\right) + s^{2} \times L \times C_{O}}$$ (44) The PWM and LC gain is, shown in Equation 45. $$G_{e}(s) = K_{PWM} \times K_{LC} = \frac{V_{UVLO}}{1 \text{ V}} \times \frac{\left(1 + s \times ESR \times C_{O}\right)}{1 + s \times \left(\frac{L}{R_{LOAD}}\right) + s^{2} \times L \times C_{O}}$$ (45) To describe this in a Bode plot, the DC gain must be expressed in dB. The DC gain is equal to $K_{PWM}$ . To express this in dB we take its LOG and multiple by 20. For this converter the DC gain is shown in Equation 46. DCGAIN = $$20 \times LOG\left(\frac{V_{UVLO}}{1 \text{ V}}\right) = 20 \times LOG(8.752) = 18.8 \text{ dB}$$ (46) The pole and zero frequencies should be calculated, also. A double pole is associated with the L-C and a zero is associated with the ESR of the output capacitor. The frequency at where these occur can be calculated using the following two equations. $$f_{LC\_Pole} = \frac{1}{2\pi \times \sqrt{L \times C_O}} = 3559 \text{ Hz}$$ (47) $$f_{ESR\_Zero} = \frac{1}{2\pi \times ESR \times C_O} = 8377 \text{ Hz}$$ (48) The resulting bode plot is shown in Figure 15. Figure 15. PWM and LC Filter Gain The next step is to establish the required compensation gain to achieve the desired overall system response. The target response is to have the crossover frequency between 1/10 to 1/4 times the switching frequency. To have a phase margin greater than 45° and a gain margin greater than 6 dB. A Type III compensation network, as shown in Figure 16, was used for this design. This network gives the best overall flexibility for compensating the converter. Figure 16. Type III Conpensation with TPS40074 A typical bode plot to this type of compensation network is shown in Figure 17. Figure 17. Type III Compensation Bode Plot The high frequency gain and the break (pole and zero) frequencies are calculated using the following equations. $$V_{O} = V_{FB} \times \frac{R_{Z1} + R_{SET}}{R_{SET}}$$ $$(49)$$ $$R_{SET} = \frac{R_{SET1} \times R_{SET2}}{R_{SET1} + R_{SET2}}$$ (50) GAIN = $$\frac{R_{PZ2}}{\left(\frac{R_{Z1} \times R_{P1}}{R_{Z1} + R_{P1}}\right)}$$ (51) $$f_{P1} = \frac{1}{2\pi \times R_{P1} \times C_{PZ1}}$$ (52) $$f_{P2} = \frac{C_{P2} + C_{Z2}}{2\pi \times R_{PZ2} \times C_{P2} \times C_{Z2}} \cong \frac{1}{2\pi \times R_{PZ2} \times C_{P2}}$$ (53) $$f_{Z1} = \frac{1}{2\pi \times R_{Z1} \times C_{PZ1}}$$ (54) $$f_{Z2} = \frac{1}{2\pi \times \left(R_{PZ2} + R_{P1}\right) \times C_{Z2}} \cong \frac{1}{2\pi \times R_{PZ2} \times C_{Z2}}$$ (55) Using this PWM and L-C bode plot the following actions ensure stability. - 1. Place two zero's close to the double pole, i.e. $f_{71} = f_{72} = 3559$ Hz - 2. Place a pole at one octave below the desired crossover frequency. The crossover frequency was selected as one quarter the switching frequency, $f_{CO} = 100 \text{ kHz}$ , $f_{P1} = 50 \text{ kHz}$ - 3. Place the second pole about an octave above $f_{co}$ . This ensures that the overall system gain falls off quickly to give good gain margin, $f_{P2} = 200 \text{ kHz}$ - 4. The high-frequency gain is sufficient to ensure 0 dB at the required crossover frequency, GAIN = $-1 \times$ GAIN of PWM and LC at the crossover frequency, GAIN = 17.6 dB, or 7.586 Desired frequency response and resultant overall system response can be seen in Figure 18. Figure 18. Overall System Bode Plot Using these values and the equations above the resistors and capacitors around the compensation network can be calculated. - 1. Set $R_{71}$ = 10 kΩ. - 2. Calculate R<sub>SET</sub> using Equation 49; R<sub>SET</sub> = 8750 $\Omega$ . Two resistors in parallel, R<sub>SET1</sub> and R<sub>SET2</sub>, are used to make up R<sub>SET</sub>. R<sub>SET1</sub> = 9.53 k $\Omega$ , R<sub>SET2</sub> = 105 k $\Omega$ . - 3. Using Equation 54 and $f_{Z1}$ = 3559 Hz, $C_{PZ1}$ can be calculated to be 4.47 nF; $C_{PZ1}$ = 4.7 nF. - 4. $F_{P1}$ and Equation 52 yields $R_{P1}$ to be 677 $\Omega$ , $R_{P1}$ = 680 $\Omega$ . - 5. The required gain of 17.6 dB (7.586) and Equation 52 sets the value for $R_{PZ1}$ . Note actual gain used for this calculation was 20 dB (10), this ensures that the gain of the transfer function is high enough, $R_{PZ1} = 6.2 \text{ k}\Omega$ . - 6. $C_{Z2}$ is calculated using Equation 55 and the desired frequency for the second zero, $C_{Z2}$ = 6.8 nF. - 7. $C_{P2}$ is calculated using the second pole frequency and Equation 53, $C_{P2}$ = 150 pF. Using MathCAD the above values were used to draw the actual Bode plot for gain and phase. From these plots the crossover frequency, phase margin and gain margin can be recorded. **Table 3. Equivalent Series Resistance** | ESR<br>(Ω) | CROSSOVER FREQUENCY<br>(kHz) | PHASE MARGIN<br>(°) | GAIN MARGIN<br>(dB) | |------------|------------------------------|---------------------|---------------------| | 0 | 23.1 | 72 | > 46 | | 0.0095 | 98.6 | 78.8 | > 33 | ## **ALTERNATE APPLICATIONS** Some alternative application diagrams are shown in Figure 21 through Figure 23. Figure 21. 400 kHz, 12 V to 1.2 V Converter with Powergood Indication <sup>☐</sup> Coiltronics HC2LP-2R2 or Vishay IHLP5050FDRZ2R2M01 Figure 22. 300 kHz Intermediate Bus (5 V to 12 V) to 3.3 V Converter Panasonic EEF-SE0J181R (x2) TDK C4532X5R1C226M (x2) Figure 23. Sequenced Supplies, Synchronized 180° Out of Phase #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB), the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground plane or special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions .com 22-Aug-2005 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | TPS40074RHLR | ACTIVE | QFN | RHL | 20 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | TPS40074RHLT | ACTIVE | QFN | RHL | 20 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | TPS40074RHLTG4 | ACTIVE | QFN | RHL | 20 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## RHL (R-PQFP-N20) ## PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated