SOCS022B - NOVEMBER 1990 **DW PACKAGE** (TOP VIEW) 20 VSS 19 IASR 18 ∏ ABSR 16 ABLVL 15∏ IAOUT 14 ABOUT 13 SAOUT 11 V<sub>ABG</sub>- 12 V<sub>CC</sub> 17 VCC IALVL Ī/N [ 2 3 5 6 **П** 9 IAIN ABIN SAIN **GND** $V_{SS}$ $V_{ABG+}$ $\overline{PD}$ MIDSEL TTL-Compatible Inputs - CCD-Compatible Outputs - Variable-Output Slew Rates With External Resistor Control - Full-Frame Operation - Frame-Transfer Operation - Solid-State Reliability - Adjustable Clock Levels #### description The TMS3473B is a monolithic CMOS integrated circuit designed to drive the parallel image-area gate (IAG), parallel storage-area gate (SAG), and antiblooming gate (ABG) inputs of the Texas Instruments (TI™) virtual-phase CCD image sensors. The TMS3473B interfaces the CCD image sensor to a user-defined timing generator; it receives TTL-input signals from the timing generator and outputs level-shifted and slew-rate-adjusted signals to the image sensor. The TMS3473B allows operation of the CCD image sensor in either the interlace or noninterlace mode. When the TMS3473B $\bar{l}/N$ input is connected to $V_{SS}$ , the interlace mode is selected (see Figure 1); when $\bar{l}/N$ is connected to $V_{CC}$ , the noninterlace mode is selected (see Figure 2). ABOUT follows ABIN and switches between $V_{ABG+}$ and $V_{ABG-}$ . IAOUT and SAOUT follow IAIN and SAIN, respectively, and switch between $V_{CC}$ and $V_{SS}$ . Additionally, ABOUT and IAOUT can each be made to output midlevel voltages. DC inputs to ABLVL and IALVL determine the midlevel voltages that can be output on ABOUT and IAOUT, respectively. A high-logic level on MIDSEL causes ABOUT to output its midlevel voltage; a low-logic level on MIDSEL causes IAOUT to output its midlevel voltage if the interlace mode is selected. Slew-rate adjustment of IAOUT and ABOUT is accomplished by connecting IASR to $V_{CC}$ and ABSR to $V_{ABG+}$ through external resistors. The larger the resistor values, the longer the rise and fall times are. A low-logic level on $\overline{PD}$ causes the TMS3473B to power down and all outputs to assume their low levels (IAOUT and SAOUT to $V_{SS}$ , ABOUT to $V_{ABG}$ ). The TMS3473B is supplied in a 20-pin surface-mount package (DW) and is characterized for operation from –20°C to 45°C. No. This device contains circuits to protect its inputs and outputs against damage due to high static voltages or electrostatic fields. These circuits have been qualified to protect this device against electrostatic discharges (ESD) of up to 2 kV according to MIL-STD-883C, Method 3015; however, precautions should be taken to avoid application of any voltage higher than maximum-rated voltages to these high-impedance circuits. During storage or handling, the device leads should be shorted together or the device should be placed in conductive foam. In a circuit, unused inputs should always be connected to an appropriated logic voltage level, preferably either V<sub>CC</sub> or ground. Specific guidelines for handling devices of this type are contained in the publication *Guidelines for Handling Electrostatic-Discharge-Sensitive* (ESDS) Devices and Assemblies available from Texas Instruments. TI is a trademark of Texas Instruments Incorporated. TEXAS INSTRUMENTS # logic symbol ## **Terminal Functions** | TERMINAL | | 1/0 | DESCRIPTION | | | | |--------------------|-----|-----|-----------------------------------------|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | ABIN | 4 | I | Antiblooming in | | | | | ABLVL | 16 | I | DC antiblooming midlevel voltage | | | | | ABOUT | 14 | 0 | Antiblooming out | | | | | ABSR | 18 | I | Antiblooming slew rate | | | | | GND | 8 | | Ground | | | | | IAIN | 3 | I | Parallel-image-area in | | | | | IALVL | 1 | I | DC parallel-image-area midlevel voltage | | | | | IAOUT | 15 | 0 | Parallel-image-area out | | | | | IASR | 19 | I | Parallel-image-area slew rate | | | | | Ī/N | 2 | I | Interlace/noninterlace select | | | | | MIDSEL | 5 | I | IAOUT/ABOUT midlevel voltage select | | | | | PD | 7 | I | Power down | | | | | SAIN | 6 | I | Parallel storage area in | | | | | SAOUT | 13 | 0 | Parallel storage area out | | | | | V <sub>ABG+</sub> | 9 | I | Positive ABG supply voltage | | | | | V <sub>ABG</sub> - | 11 | I | Negative ABG supply voltage | | | | | v <sub>cc</sub> † | 12 | I | Positive supply voltage | | | | | v <sub>cc</sub> † | 17 | I | Positive supply voltage | | | | | V <sub>SS</sub> † | 10 | I | Negative supply voltage | | | | | V <sub>SS</sub> † | 20 | I | Negative supply voltage | | | | <sup>&</sup>lt;sup>†</sup> All terminals of the same name should be connected together externally. Figure 1. Parallel-Driver Timing Diagram (interlace mode) <sup>‡</sup> A readout occurs if the TMS3473B is driving a full-frame CCD image sensor; a transfer to memory occurs if the TMS3473B is driving a frame-transfer CCD image sensor. SOCS022B - NOVEMBER 1990 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Positive supply voltage, V <sub>CC</sub> (see Note 1) | 4.4 V | |-------------------------------------------------------|----------------------------------------| | | –11.1 V | | | 5.6 V | | | 8 V | | ABG supply voltage differential (VABG+ - VSS) | 15.2 V | | Continuous total power dissipation at (or below | $(V), T_A \le 25^{\circ}C$ : | | | Unmounted device (see Figure 3) 825 mW | | | Mounted device (see Figure 3) 1150 mW | | Operating free-air temperature range, T <sub>A</sub> | –20°C to 45°C | | Storage temperature range, T <sub>STG</sub> | –55°C to 125°C | | Lead temperature 1,6 mm (1/16 inch) from cas | se for 10 seconds | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltage values are with respect to GND. 2. The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for voltage levels only. #### **POWER DISSIPATION** Figure 3 NOTE A: The mounted-device derating curve in Figure 3 is obtained under the following conditions: The board is 50 mm by 50 mm by 1.6 mm thick. The board material is glass epoxy. The copper thickness of all the etch runs is 35 microns. Etch run dimensions - DW package - All 20 etch runs are 0.4 mm by 22 mm. Each chip is soldered to the board. An aluminum cooling fin 10 mm by 10 mm by 1 mm thick is coupled to the chip with thermal paste. # recommended operating conditions (see Note 2) | | | MIN | NOM | MAX | UNIT | | |------------------------------------------------------------------------|---------------------------------|-----------------------|------|-----------------------|--------|--| | Positive supply voltage, V <sub>CC</sub> <sup>†</sup> | | 0 | 1 | 4.4 | V | | | Negative supply voltage, VSS <sup>†</sup> | -11.1 | -10 | -9.7 | V | | | | Positive ABG supply voltage, VABG+† | 1 | 3.5 | 4.4 | V | | | | Negative ABG supply voltage, VABG_† | -11.1 | -7 | -6.2 | V | | | | Power supply voltage differential (V <sub>CC</sub> – V <sub>SS</sub> ) | | | 15.5 | V | | | | DC parallel image area midlevel voltage, IALVL <sup>‡</sup> | Z < 5 kΩ | -6 | -5 | -2 | V | | | DC antiblooming midlevel voltage, ABLVL | Z < 2.5 kΩ | -3.5 | -2.5 | 1 | V | | | High level input voltage V. | ABIN, MIDSEL, PD, IAIN, or SAIN | 2.5 | 5 | | V | | | High-level input voltage, V <sub>IH</sub> | Ī/N | V <sub>CC</sub> - 0.4 | | | | | | Law law law traiters W. | ABIN, MIDSEL, PD, IAIN, or SAIN | | 0 | 0.9 | V | | | Low-level input voltage, V <sub>IL</sub> | Ī/N | | | V <sub>SS</sub> + 0.4 | | | | Innut voltage V | ABLVL | -3.5 | | 1 | V | | | Input voltage, V <sub>I</sub> | IALVL | -6 | | -2 | | | | Francisco f | IAIN, SAIN§ | | | 3.58 | NAL 1- | | | Frequency, f <sub>clock</sub> | ABIN§ | | | 2 | MHz | | | Input resistance, Ri | IALVL, ABLVL | 2.5 | | | kΩ | | | Slope-resistance bias | | | | 50 | kΩ | | | Input capacitance, Ci | ABLVL | 1 | | | μF | | | Operating free-air temperature, T <sub>A</sub> | | | | 45 | °C | | <sup>†</sup> V<sub>CC</sub>, V<sub>SS</sub>, V<sub>ABG+</sub>, and V<sub>ABG</sub> have 100-mA current limits. Adequate decoupling capacitors are required from these terminals to ground. ‡ Proper adjustment is required for interlace-mode operation. § Different CCD image sensors have different maximum clock rates. See the individual CCD image sensor data sheets for these rates. SOCS022B - NOVEMBER 1990 ## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Note 2) | | PAR | AMETER | TEST CONDITIONS† | MIN | MAX | UNIT | | |-------------------|---------------------------|------------------------------|-------------------------------------------|-------------------------|-------------------------|------|--| | VOH | High-level output voltage | ABOUT | I <sub>OH</sub> = 180 mA (peak) | V <sub>ABG+</sub> - 0.2 | V <sub>ABG+</sub> + 0.2 | V | | | | | IAOUT, SAOUT | I <sub>OH</sub> = 730 mA (peak) | V <sub>CC</sub> - 0.5 | V <sub>CC</sub> + 0.5 | V | | | V <sub>OL</sub> | Low-level output voltage | ABOUT | I <sub>OL</sub> = 180 mA (peak) | V <sub>ABG</sub> 0.3 | $V_{ABG-} + 0.3$ | V | | | | | IAOUT, SAOUT | I <sub>OL</sub> = 730 mA (peak) | V <sub>SS</sub> - 0.6 | V <sub>SS</sub> + 0.8 | V | | | I <sub>IH</sub> † | High-level input current | ABIN, IAIN, SAIN, MIDSEL, PD | V <sub>IH</sub> = 5 V | 0 | -50 | | | | | | Ī/N | V <sub>IH</sub> = V <sub>CC</sub> = 2 V | | ±10 | μΑ | | | I <sub>IL</sub> † | Low-level input current | ABIN, IAIN, SAIN, MIDSEL, PD | V <sub>IL</sub> = 0 V | | | | | | | | Ī/N | V <sub>IL</sub> = V <sub>SS</sub> = -10 V | | ±10 | μΑ | | | I <sub>AB</sub> | Antiblooming current | | Average load, See Note 3 | | 20 | mA | | | ISS | Outrack courses of | | No load, $\overline{PD} = 0 \text{ V}$ | | 1.5 | A | | | | Supply current | | Average load, See Note 4 | | mA | | | $<sup>^\</sup>dagger$ These parameters are measured with $V_{SS} = -10.3 \text{ V}$ , $V_{CC} = 2.1 \text{ V}$ , $V_{ABG+} = 4.3 \text{ V}$ , $V_{ABG-} = -7 \text{ V}$ , and with IASR connected to $V_{CC}$ and ABSR connected to $V_{ABG+}$ both through 22-k $\Omega$ resistors. - NOTES: 2. The algebraic convention, in which the least positive (most negative) value is designated minimum, is used in this data sheet for voltage levels only. - 3. The load consists of a TC241 CCD image sensor with ABG clocked at 2 MHz using ABG mode 3 (see the TMS3471C data sheet for details on mode 3). - 4. The load consists of a TC241 CCD image sensor with IAG and SAG clocked at 2.1 MHz. #### switching characteristics | PARAMETER | | TEST CONDITIONS | | MIN | MAX | UNIT | | | |----------------|-----------|-----------------|----------------------------------------------------|----------------------------------------------------------|----------------------------------------|------|-----|----| | t <sub>r</sub> | Rise time | ABOUT | V <sub>CC</sub> = 2.1 V,<br>T <sub>A</sub> = 25°C, | V <sub>ABG+</sub> = 4.3 V,<br>V <sub>SS</sub> = -10.3 V, | V <sub>ABG</sub> = -7 V,<br>See Note 5 | 60 | 140 | ns | | | | IAOUT, SAOUT | | | | 40 | 180 | | | tf | Fall time | ABOUT | | | | 45 | 100 | no | | | | IAOUT, SAOUT | | | | 30 | 110 | ns | NOTE 5: IASR is connected to V<sub>CC</sub> and ABSR is connected to V<sub>ABG+</sub>, both through 22-kΩ resistors. The load consists of a TC241 CCD image sensor with ABG clocked at 2 MHz using ABG mode 3 (see the TMS3471C data sheet for details on mode 3). #### **MECHANICAL DATA** #### DW/R-PDSO-G\*\* ## PLASTIC WIDE-BODY SMALL-OUTLINE PACKAGE #### **20 PIN SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated