- Receiver and Drivers Meet or Exceed the Requirements of ANSI EIA/TIA-644 Standard
  - SN65LVDS105 Receives Low-Voltage TTL (LVTTL) Levels
  - SN65LVDS104 Receives Differential Input Levels, ±100 mV
- Designed for Signaling Rates up to 630 Mbps
- Operates From a Single 3.3-V Supply
- Low-Voltage Differential Signaling With Typical Output Voltage of 350 mV and a 100- $\Omega$  Load
- Propagation Delay Time
  - SN65LVDS105 . . . 2.2 ns (Typ)
  - SN65LVDS104 . . . 3.1 ns (Typ)
- Electrically Compatible With LVDS, PECL, LVPECL, LVTTL, LVCMOS, GTL, BTL, CTT, SSTL, or HSTL Outputs With External Networks
- Driver Outputs Are High Impedance When Disabled or With V<sub>CC</sub> <1.5 V</li>
- Bus-Pin ESD Protection Exceeds 16 kV
- SOIC and TSSOP Packaging

#### description

The SN65LVDS104 and SN65LVDS105 are a differential line receiver and a LVTTL input (respectively) connected to four differential line drivers that implement the electrical characteristics of low-voltage differential signaling (LVDS). LVDS, as specified in EIA/TIA-644 is a data signaling technique that offers low-power, low-noise coupling, and switching speeds to transmit data at speeds up to 655 Mbps at relatively long distances. (Note: The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other system characteristics.)



### logic diagram (positive logic)



The intended application of this device and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately  $100\,\Omega$ . The transmission media may be printed-circuit board traces, backplanes, or cables. Having the drivers integrated into the same substrate, along with the low pulse skew of balanced signaling, allows extremely precise timing alignment of the signals repeated from the input. This is particularly advantageous in distribution or expansion of signals such as clock or serial data stream.

The SN65LVDS104 and SN65LVDS105 are characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## description (continued)

The SN65LVDS104 and SN65LVDS105 are members of a family of LVDS repeaters. A brief overview of the family is provided in the table below.

#### **Selection Guide to LVDS Repeaters**

| DEVICE      | NO. INPUTS | NO. OUTPUTS | PACKAGE    | COMMENT                        |
|-------------|------------|-------------|------------|--------------------------------|
| SN65LVDS22  | 2 LVDS     | 2 LVDS      | 16-pin D   | Dual multiplexed LVDS repeater |
| SN65LVDS104 | 1 LVDS     | 4 LVDS      | 16-pin D   | 4-Port LVDS repeater           |
| SN65LVDS105 | 1 LVTTL    | 4 LVDS      | 16-pin D   | 4-Port TTL-to-LVDS repeater    |
| SN65LVDS108 | 1 LVDS     | 8 LVDS      | 38-pin DBT | 8-Port LVDS repeater           |
| SN65LVDS109 | 2 LVDS     | 8 LVDS      | 38-pin DBT | Dual 4-port LVDS repeater      |
| SN65LVDS116 | 1 LVDS     | 16 LVDS     | 64-pin DGG | 16-Port LVDS repeater          |
| SN65LVDS117 | 2 LVDS     | 16 LVDS     | 64-pin DGG | Dual 8-port LVDS repeater      |

#### **Function Tables**

#### **SN65LVDS104**

#### **SN65LVDS105**

| INPUT                              | OUTPUT |    | IN | PUT  | OUTPUT |    |    |
|------------------------------------|--------|----|----|------|--------|----|----|
| $V_{ID} = V_A - V_B$               | #EN    | #Y | #Z | Α    | #EN    | #Y | #Z |
| X                                  | Х      | Z  | Z  | L    | Н      | L  | Н  |
| X                                  | L      | Z  | Z  | Н    | Н      | Н  | L  |
| $V_{ID} \ge 100 \text{ mV}$        | Н      | Н  | L  | Open | Н      | L  | Н  |
| -100 mV < V <sub>ID</sub> < 100 mV | Н      | ?  | ?  | Х    | L      | Z  | Z  |
| V <sub>ID</sub> ≤ −100 mV          | Н      | L  | Н  | Х    | Х      | Z  | Z  |

H = high level, L = low level, Z = high impedance, ? = indeterminate, X = don't care

## equivalent input and output schematic diagrams





# SN65LVDS104, SN65LVDS105 4-PORT LVDS AND 4-PORT TTL-TO-LVDS REPEATERS

SLLS396B- SEPTEMBER 1999 - REVISED DECEMBER 1999

# absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| ; | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.5 to 4 V                   |
|---|----------------------------------------------------|------------------------------|
| 1 | Voltage range, Enable inputs                       | 0.5 to 6 V                   |
|   | A, B, Y or Z                                       | 0.5 to 4 V                   |
|   | Electrostatic discharge (see Note 2); Y, Z, and (  | SND                          |
|   | All pins                                           | Class 3, A:7 kV, B: 500 V    |
| ( | Continuous power dissipation                       | See Dissipation Rating Table |
| ; | Storage temperature range                          | 65°C to 150°C                |
|   | Lead temperature 1.6 mm (1/16 inch) from case      | for 10 seconds               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | OPERATING FACTOR‡ ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |  |  |
|---------|---------------------------------------|-----------------------------------------------|---------------------------------------|--|--|
| D       | 950 mW                                | 7.6 mW/°C                                     | 494 mW                                |  |  |
| PW      | 774 mW                                | 6.2 mW/°C                                     | 402 mW                                |  |  |

<sup>&</sup>lt;sup>‡</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted (low-k) and with no air flow.

## recommended operating conditions

|                                                          | MIN                  | NOM | MAX                      | UNIT |
|----------------------------------------------------------|----------------------|-----|--------------------------|------|
| Supply voltage, V <sub>CC</sub>                          | 3                    | 3.3 | 3.6                      | V    |
| High-level input voltage, VIH                            | 2                    |     |                          | V    |
| Low-level input voltage, V <sub>IL</sub>                 |                      |     | 0.8                      | V    |
| Magnitude of differential input voltage, V <sub>ID</sub> | 0.1                  |     | 3.6                      | V    |
| Common-mode input voltage, V <sub>IC</sub>               | $\frac{ V_{ID} }{2}$ | 2.4 | $4 - \frac{ V_{1D} }{2}$ | V    |
|                                                          |                      | V   | CC-0.8                   | V    |
| Operating free-air temperature, T <sub>A</sub>           | -40                  |     | 85                       | °C   |



<sup>2.</sup> Tested in accordance with MIL-STD-883C Method 3015.7

# SN65LVDS104, SN65LVDS105 4-PORT LVDS AND 4-PORT TTL-TO-LVDS REPEATERS

SLLS396B-SEPTEMBER 1999 - REVISED DECEMBER 1999

# SN65LVDS104 electrical characteristics over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                              | TEST CONDITIONS                                          | MIN   | TYP <sup>†</sup> | MAX   | UNIT |
|----------------------|------------------------------------------------------------------------|----------------------------------------------------------|-------|------------------|-------|------|
| V <sub>ITH+</sub>    | Positive-going differential input voltage threshold                    | See Figure 1 and Table 1                                 |       |                  | 100   | mV   |
| V <sub>ITH</sub> _   | Negative-going differential input voltage threshold                    | See Figure 1 and Table 1                                 | -100  |                  |       | IIIV |
| IV <sub>OD</sub> I   | Differential output voltage magnitude                                  | R <sub>L</sub> = 100Ω,                                   | 247   | 340              | 454   |      |
| Δ V <sub>OD</sub>    | Change in differential output voltage magnitude between logic states   | V <sub>ID</sub> = ± 100 mV,<br>See Figure 1 and Figure 2 | -50   |                  | 50    | mV   |
| V <sub>OC(SS)</sub>  | Steady-state common-mode output voltage                                |                                                          | 1.125 |                  | 1.375 | V    |
| $\Delta V_{OC(SS)}$  | Change in steady-state common-mode output voltage between logic states | See Figure 3                                             | -50   |                  | 50    | mV   |
| V <sub>OC(PP)</sub>  | Peak-to-peak common-mode output voltage                                |                                                          |       | 25               | 150   | mV   |
|                      | Cumply oursent                                                         | Enabled, $R_L = 100\Omega$                               |       | 23               | 35    | mA   |
| Icc                  | Supply current                                                         | Disabled                                                 |       | 3                | 8     | mA   |
| 1.                   | Input ourrent (A or P inpute)                                          | V <sub>I</sub> = 0 V                                     | -2    | -11              | -20   |      |
| 11                   | Input current (A or B inputs)                                          | V <sub>I</sub> = 2.4 V                                   | -1.2  | -3               |       | μA   |
| I <sub>I</sub> (OFF) | Power-off Input current                                                | V <sub>CC</sub> = 1.5 V, V <sub>I</sub> = 2.4 V          |       |                  | 20    | μΑ   |
| lн                   | High-level input current (enables)                                     | V <sub>IH</sub> = 2 V                                    |       |                  | 20    | μΑ   |
| I <sub>IL</sub>      | Low-level input current (enables)                                      | V <sub>IL</sub> = 0.8 V                                  |       |                  | 10    | μΑ   |
| loo                  | Short-circuit output current                                           | $V_{OY}$ or $V_{OZ} = 0$ V                               |       |                  | ±10   | mA   |
| los                  | Short-circuit output current                                           | $V_{OD} = 0 V$                                           |       |                  | ±10   | mA   |
| loz                  | High-impedance output current                                          | V <sub>O</sub> = 0 V or 2.4 V                            |       |                  | ±1    | μΑ   |
| I <sub>O</sub> (OFF) | Power-off output current                                               | $V_{CC} = 1.5 \text{ V},  V_{O} = 2.4 \text{ V}$         |       |                  | ±1    | μΑ   |
| C <sub>IN</sub>      | Input capacitance (A or B inputs)                                      | $V_I = 0.4 \sin (4E6\pi t) + 0.5 V$                      |       | 3                |       | pF   |
| co                   | Output capacitance (Y or Z outputs)                                    | $V_I = 0.4 \sin (4E6\pi t) + 0.5 V$ , Disabled           |       | 9.4              |       | pF   |

<sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3 V supply.

# SN65LVDS104 switching characteristics over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                   | TEST CONDITIONS                         | MIN | TYP† | MAX | UNIT |
|---------------------|-------------------------------------------------------------|-----------------------------------------|-----|------|-----|------|
| tPLH                | Propagation delay time, low-to-high-level output            |                                         | 2.4 | 3.2  | 4.2 | ns   |
| tPHL                | Propagation delay time, high-to-low-level output            |                                         | 2.2 | 3.1  | 4.2 | ns   |
| t <sub>r</sub>      | Differential output signal rise time                        | $R_L = 100\Omega$ ,                     | 0.3 | 0.8  | 1.2 | ns   |
| t <sub>f</sub>      | Differential output signal fall time                        | C <sub>L</sub> = 10 pF,<br>See Figure 4 | 0.3 | 0.8  | 1.2 | ns   |
| t <sub>sk(p)</sub>  | Pulse skew ( tpHL - tpLH )                                  |                                         |     | 150  | 500 | ps   |
| t <sub>sk(o)</sub>  | Channel-to-channel output skew‡                             |                                         |     | 20   | 100 | ps   |
| t <sub>sk(pp)</sub> | Part-to-part skew§                                          |                                         |     |      | 1.5 | ns   |
| <sup>t</sup> PZH    | Propagation delay time, high-impedance-to-high-level output |                                         |     | 7.2  | 15  | ns   |
| tPZL                | Propagation delay time, high-impedance-to-low-level output  | Soo Figure F                            |     | 8.4  | 15  | ns   |
| tPHZ                | Propagation delay time, high-level-to-high-impedance output | See Figure 5                            |     | 3.6  | 15  | ns   |
| <sup>t</sup> PLZ    | Propagation delay time, low-level-to-high-impedance output  |                                         |     | 6    | 15  | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3 V supply.



<sup>‡</sup>t<sub>sk(0)</sub> is the magnitude of the time difference between the tPLH or tPHL of all drivers of a single device with all of their inputs connected together.

<sup>§</sup> tsk(pp) is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

## SN65LVDS105 electrical characteristics over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                              | TEST CONDITIONS                                          | MIN   | TYP† | MAX   | UNIT |
|---------------------|------------------------------------------------------------------------|----------------------------------------------------------|-------|------|-------|------|
| Iv <sub>od</sub> l  | Differential output voltage magnitude                                  | R <sub>L</sub> = 100Ω,                                   | 247   | 340  | 454   |      |
| ΔΙV <sub>OD</sub> Ι | Change in differential output voltage magnitude between logic states   | V <sub>ID</sub> = ± 100 mV,<br>See Figure 6 and Figure 7 | -50   |      | 50    | mV   |
| Voc(ss)             | Steady-state common-mode output voltage                                |                                                          | 1.125 |      | 1.375 | V    |
| ΔVOC(SS)            | Change in steady-state common-mode output voltage between logic states | See Figure 8                                             | -50   |      | 50    | mV   |
| VOC(PP)             | Peak-to-peak common-mode output voltage                                |                                                          |       | 25   | 150   | mV   |
| la a                | Supply current                                                         | Enabled, $R_L = 100\Omega$                               |       | 23   | 35    | mA   |
| Icc                 | Зирріу сипені                                                          | Disabled                                                 |       | 0.7  | 6.4   | mA   |
| lн                  | High-level input current                                               | V <sub>IH</sub> = 2 V                                    |       |      | 20    | μΑ   |
| I <sub>Ι</sub> L    | Low-level input current                                                | V <sub>IL</sub> = 0.8 V                                  |       |      | 10    | μΑ   |
| la a                | Short-circuit output current                                           | $V_{OY}$ or $V_{OZ} = 0$ V                               |       |      | ±10   | mA   |
| los                 | Short-circuit output current                                           | V <sub>OD</sub> = 0 V                                    |       |      | ±10   | mA   |
| loz                 | High-impedance output current                                          | V <sub>O</sub> = 0 V or 2.4 V                            |       |      | ±1    | μΑ   |
| lO(OFF)             | Power-off output current                                               | $V_{CC} = 1.5 \text{ V},  V_{O} = 2.4 \text{ V}$         |       | 0.3  | ±1    | μΑ   |
| CIN                 | Input capacitance                                                      | $V_I = 0.4 \sin (4E6\pi t) + 0.5 V$                      |       | 5    |       | pF   |
| СО                  | Output capacitance (Y or Z outputs)                                    | $V_I = 0.4 \sin (4E6\pi t) + 0.5 V$ , Disabled           |       | 9.4  |       | pF   |

<sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3 V supply.

# SN65LVDS105 switching characteristics over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                   | TEST CONDITIONS                         | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------------------------------|-----------------------------------------|-----|-----|-----|------|
| <sup>t</sup> PLH    | Propagation delay time, low-to-high-level output            |                                         | 1.7 | 2.2 | 3   | ns   |
| tPHL                | Propagation delay time, high-to-low-level output            |                                         | 1.4 | 2.3 | 3.5 | ns   |
| t <sub>r</sub>      | Differential output signal rise time                        | $R_L = 100\Omega$ ,                     | 0.3 | 0.8 | 1.2 | ns   |
| t <sub>f</sub>      | Differential output signal fall time                        | C <sub>L</sub> = 10 pF,<br>See Figure 9 | 0.3 | 0.8 | 1.2 | ns   |
| t <sub>sk(p)</sub>  | Pulse skew ( tpHL - tpLH )                                  |                                         |     | 150 | 500 | ps   |
| t <sub>sk(o)</sub>  | Channel-to-channel output skew‡                             |                                         |     | 20  | 100 | ps   |
| t <sub>sk(pp)</sub> | Part-to-part skew§                                          |                                         |     |     | 1.5 | ns   |
| <sup>t</sup> PZH    | Propagation delay time, high-impedance-to-high-level output |                                         |     | 7.2 | 15  | ns   |
| t <sub>PZL</sub>    | Propagation delay time, high-impedance-to-low-level output  | See Figure 10                           |     | 8.4 | 15  | ns   |
| <sup>t</sup> PHZ    | Propagation delay time, high-level-to-high-impedance output | See Figure 10                           |     | 3.6 | 15  | ns   |
| tPLZ                | Propagation delay time, low-level-to-high-impedance output  |                                         |     | 6   | 15  | ns   |



<sup>†</sup> All typical values are at 25°C and with a 3.3 V supply.

‡ t<sub>sk(0)</sub> is the magnitude of the time difference between the t<sub>PLH</sub> or t<sub>PHL</sub> of all drivers of a single device with all of their inputs connected together.

§ t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.



Figure 1. 'LVDS104 Voltage and Current Definitions

Table 1. SN65LVDS104 Minimum and Maximum Input Threshold Test Voltages

| APPLIED<br>VOLTAGES |                 | RESULTING<br>DIFFERENTIAL<br>INPUT VOLTAGE | RESULTING<br>COMMON-MODE<br>INPUT VOLTAGE |
|---------------------|-----------------|--------------------------------------------|-------------------------------------------|
| VIA                 | V <sub>IB</sub> | V <sub>ID</sub>                            | V <sub>IC</sub>                           |
| 1.25 V              | 1.15 V          | 100 mV                                     | 1.2 V                                     |
| 1.15 V              | 1.25 V          | –100 mV                                    | 1.2 V                                     |
| 2.4 V               | 2.3 V           | 100 mV                                     | 2.35 V                                    |
| 2.3 V               | 2.4 V           | −100 mV                                    | 2.35 V                                    |
| 0.1 V               | 0 V             | 100 mV                                     | 0.05 V                                    |
| 0 V                 | 0.1 V           | –100 mV                                    | 0.05 V                                    |
| 1.5 V               | 0.9 V           | 600 mV                                     | 1.2 V                                     |
| 0.9 V               | 1.5 V           | −600 mV                                    | 1.2 V                                     |
| 2.4 V               | 1.8 V           | 600 mV                                     | 2.1 V                                     |
| 1.8 V               | 2.4 V           | −600 mV                                    | 2.1 V                                     |
| 0.6 V               | 0 V             | 600 mV                                     | 0.3 V                                     |
| 0 V                 | 0.6 V           | –600 mV                                    | 0.3 V                                     |



Figure 2. 'LVDS104 VOD Test Circuit



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_f$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulsewidth =  $500 \pm 10$  ns .  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T. The measurement of  $V_{OC(PP)}$  is made on test equipment with a -3 dB bandwidth of at least 300 MHz.

Figure 3. 'LVDS104 Test Circuit and Definitions for the Driver Common-Mode Output Voltage



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_f$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulsewidth =  $10 \pm 0.2$  ns .  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 4. 'LVDS104 Test Circuit, Timing, and Voltage Definitions for the Differential output Signal



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_{\Gamma}$  or  $t_{\Gamma} \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulsewidth = 500  $\pm$  10 ns .  $C_{L}$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 5. 'LVDS104 Enable and Disable Time Circuit and Definitions



Figure 6. 'LVDS105 Voltage and Current Definitions



Figure 7. 'LVDS105 VOD Test Circuit





NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_f$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulsewidth =  $500 \pm 10$  ns .  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T. The measurement of  $V_{OC(PP)}$  is made on test equipment with a -3 dB bandwidth of at least 300 MHz.

Figure 8. 'LVDS105 Test Circuit and Definitions for the Driver Common-Mode Output Voltage



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_{\Gamma}$  or  $t_{\Gamma} \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulsewidth =  $10 \pm 0.2$  ns .  $C_{L}$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 9. 'LVDS105 Test Circuit, Timing, and Voltage Definitions for the Differential output Signal



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_f$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulsewidth =  $500 \pm 10$  ns .  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 10. 'LVDS105 Enable and Disable Time Circuit and Definitions



#### TYPICAL CHARACTERISTIC









#### TYPICAL CHARACTERISTIC





## SN65LVDS105 LOW-TO-HIGH PROPAGATION DELAY TIME



#### SN65LVDS105 HIGH-TO-LOW PROPAGATION DELAY TIME



A LVDS receiver can be used to receive various other types of logic signals. Figure 19 through Figure 28 show the termination circuits for SSTL, HSTL, GTL, BTL, LVPECL, PECL, CMOS, and TTL.



Figure 19. Stub-Series Terminated (SSTL) or High-Speed Transceiver Logic (HSTL)



Figure 20. Center-Tap Termination (CTT)



Figure 21. Gunning Transceiver Logic (GTL)



Figure 22. Backplane Transceiver Logic (BTL)



Figure 23. Low-Voltage Positive Emitter-Coupled Logic (LVPECL)



Figure 24. Postive Emitter-Coupled Logic (PECL)



Figure 25. 3.3-V CMOS



Figure 26. 5-V CMOS



Figure 27. 5-V TTL



Figure 28. LVTTL



#### **APPLICATION INFORMATION**

#### fail safe

One of the most common problems with differential signaling applications is how the system responds when no differential voltage is present on the signal pair. The LVDS receiver is like most differential line receivers, in that its output logic state can be indeterminate when the differential input voltage is between –100 mV and 100 mV and within its recommended input common-mode voltage range. TI's LVDS receiver is different in how it handles the open-input circuit situation, however.

Open-circuit means that there is little or no input current to the receiver from the data line itself. This could be when the driver is in a high-impedance state or the cable is disconnected. When this occurs, the LVDS receiver will pull each line of the signal pair to near  $V_{CC}$  through 300-k $\Omega$  resistors as shown in Figure 10. The fail-safe feature uses an AND gate with input voltage thresholds at about 2.3 V to detect this condition and force the output to a high-level regardless of the differential input voltage.



Figure 29. Open-Circuit Fail Safe of the LVDS Receiver

It is only under these conditions that the output of the receiver will be valid with less than a 100 mV differential input voltage magnitude. The presence of the termination resistor, Rt, does not affect the fail-safe function as long as it is connected as shown in the figure. Other termination circuits may allow a dc current to ground that could defeat the pullup currents from the receiver and the fail-safe feature.

#### **MECHANICAL INFORMATION**

## D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 14 PINS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012

#### **MECHANICAL INFORMATION**

## PW (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 14 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated