## 1M x 16 Static RAM #### **Features** - · High speed - $-t_{AA} = 8, 10, 12 \text{ ns}$ - · Low active power - -1080 mW (max.) - Operating voltages of 3.3 ± 0.3V - · 2.0V data retention - Automatic power-down when deselected - TTL-compatible inputs and outputs - Easy memory expansion with CE1 and CE2 features ## **Functional Description** The CY7C1061AV33 is a high-performance CMOS Static RAM organized as 1,048,576 words by 16 bits. Writing to the device is accomplished by enabling the chip $(\overline{CE}_1 \text{ LOW and } CE_2 \text{ HIGH})$ while forcing the Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$ through I/O $_7$ ), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>19</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins $(A_0 \text{ through } A_{19}).$ Reading from the device is accomplished by enabling the chip by taking CE<sub>1</sub> LOW and CE<sub>2</sub> HIGH while forcing the Output Enable (OE) LOW and the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory will appear on $I/O_8$ to $I/O_{15}$ . See the truth table at the back of this data sheet for a complete description of Read and Write modes. The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when the device is deselected (CE1 HIGH/CE<sub>2</sub> LOW), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a Write operation ( $\overline{CE}_1$ LOW, $\overline{CE}_2$ HIGH, and $\overline{WE}$ LOW). The CY7C1061AV33 is available in a 54-pin TSOP II package with center power and ground (revolutionary) pinout, and a 48-ball fine-pitch ball grid array (FBGA) package. #### Selection Guide | | | -8 | -10 | -12 | Unit | |------------------------------|-----------------------|-----|-----|-----|------| | Maximum Access Time | | 8 | 10 | 12 | ns | | Maximum Operating Current | Commercial | 300 | 275 | 260 | mA | | | Industrial | 300 | 275 | 260 | | | Maximum CMOS Standby Current | Commercial/Industrial | 50 | 50 | 50 | mA | # **Pin Configurations** ## 48-ball FBGA | 1 | 2 | <b>(Top</b><br>3 | View) | 5 | 6 | | |----------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------|---| | BLE | (OE) | $\overline{A_0}$ | $\overline{\left(A_{1}\right)}$ | $\overline{\left(A_{2}\right)}$ | (CE <sub>2</sub> ) | A | | (I/O <sub>8</sub> ) | BHE | $\overbrace{A_3}$ | $(A_4)$ | $\overline{CE_1}$ | $(I/O_0)$ | В | | (I/Q <sub>9</sub> ) | (I/O <sub>10</sub> ) | $(A_5)$ | $(A_6)$ | $(I/O_1)$ | (I/O <sub>2</sub> ) | С | | Vss | (I/O <sub>11</sub> ) | $(A_{17})$ | $(A_7)$ | (I/O <sub>3</sub> ) | Vcc | D | | Vcc | (I/O <sub>12</sub> ) | NC | $\widetilde{A_{16}}$ | (I/O <sub>4</sub> ) | V <sub>SS</sub> | Е | | (I/O <sub>14</sub> ) | (I/O <sub>13</sub> ) | (A <sub>14</sub> ) | (A <sub>15</sub> ) | (I/O <sub>5</sub> ) | (I/Q <sub>6</sub> ) | F | | (I/O <sub>15</sub> ) | DNU | (A <sub>12</sub> ) | (A <sub>13</sub> ) | WE | (I/O <sub>7</sub> ) | G | | (A <sub>18</sub> ) | $\overline{\left(A_{8}\right)}$ | $\overline{\left(A_{9}\right)}$ | $\left(A_{10}\right)$ | $\left(A_{11}\right)$ | (A <sub>19</sub> ) | Н | ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied......–55°C to +125°C Supply Voltage on $V_{CC}$ to Relative $GND^{[1]}$ .... -0.5V to +4.6V DC Voltage Applied to Outputs in High-Z State $^{[1]}$ .....-0.5V to $^{V}$ CC + 0.5V | DC Input Voltage <sup>[1]</sup> | -0.5V to V <sub>CC</sub> + 0.5V | |---------------------------------|---------------------------------| | Current into Outputs (LOW) | 20 mA | ## **Operating Range** | Range | Ambient<br>Temperature | V <sub>cc</sub> | |------------|------------------------|-----------------| | Commercial | 0°C to +70°C | $3.3V\pm0.3V$ | | Industrial | –40°C to +85°C | | ## DC Electrical Characteristics Over the Operating Range | | | | | - | 8 | -10 | | -12 | | | |------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|--------------------------|------|--------------------------|------|--------------------------|------| | Parameter | Description | Test Condit | ions | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min.,<br>I <sub>OH</sub> = -4.0 mA | | 2.4 | | 2.4 | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min.,<br>I <sub>OL</sub> = 8.0 mA | | | 0.4 | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | V <sub>CC</sub><br>+ 0.3 | 2.0 | V <sub>CC</sub><br>+ 0.3 | 2.0 | V <sub>CC</sub><br>+ 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[1]</sup> | | | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input Load Current | $GND \le V_1 \le V_{CC}$ | | -1 | +1 | -1 | +1 | -1 | +1 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_{OUT} \le V_{CC}$ , Out | out Disabled | -1 | +1 | -1 | +1 | -1 | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating | $V_{CC} = Max., f = f_{MAX} =$ | Commercial | | 300 | | 275 | | 260 | mΑ | | | Supply Current | 1/t <sub>RC</sub> | Industrial | | 300 | | 275 | | 260 | mΑ | | I <sub>SB1</sub> | Automatic CE<br>Power-down Current<br>—TTL Inputs | $CE_2 <= V_{IL}$ $Max. \ V_{CC}, \ \overline{CE} \ge V_{IH}$ $V_{IN} \ge V_{IH} \ or$ $V_{IN} \le V_{IL}, \ f = f_{MAX}$ | Max. $V_{CC}$ , $CE \ge V_{IH}$<br>$V_{IN} \ge V_{IH}$ or | | 70 | | 70 | | 70 | mA | | I <sub>SB2</sub> | Automatic CE<br>Power-down Current<br>—CMOS Inputs | $CE_2 <= 0.3V$ $\underline{Max}$ . $V_{CC}$ , $CE \ge V_{CC} - 0.3V$ , $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3V$ , $f = 0$ | $CE_2 <= 0.3V$ Commercial/ $Max. V_{CC}$ , Industrial $V_{IN} \ge V_{CC} - 0.3V$ , $V_{IN} \ge V_{CC} - 0.3V$ , | | 50 | | 50 | | 50 | mA | # Capacitance<sup>[2]</sup> | Parameter | Package | Description | Test Conditions | Max. | Unit | |------------------|---------|-------------------|---------------------------------------------|------|------| | C <sub>IN</sub> | Z54 | Input Capacitance | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = 3.3V$ | 6 | pF | | | BA48 | | | 8 | pF | | C <sub>OUT</sub> | Z54 | I/O Capacitance | | 8 | pF | | | BA48 | | | 10 | pF | - V<sub>IL</sub> (min.) = -2.0V for pulse durations of less than 20 ns. Tested initially and after any design or process changes that may affect these parameters. ## AC Test Loads and Waveforms[3] ## AC Switching Characteristics Over the Operating Range [4] | | | | 8 | | 10 | -12 | | | |-------------------------------|-----------------------------------------------------------------------|------|------|------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Read Cycle | • | • | • | • | • | • | • | • | | t <sub>power</sub> | V <sub>CC</sub> (typical) to the first access <sup>[5]</sup> | 1 | | 1 | | 1 | | ms | | t <sub>RC</sub> | Read Cycle Time | 8 | | 10 | | 12 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 8 | | 10 | | 12 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | 3 | | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW / CE <sub>2</sub> HIGH to Data Valid | | 8 | | 10 | | 12 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 5 | | 5 | | 6 | ns | | t <sub>LZOE</sub> | OE LOW to Low-Z | | | 1 | | 1 | | ns | | t <sub>HZOE</sub> | OE HIGH to High-Z <sup>[6]</sup> | | 5 | | 5 | | 6 | ns | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Low-Z <sup>[6]</sup> | 3 | | 3 | | 3 | | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to High-Z <sup>[6]</sup> | | 5 | | 5 | | 6 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Power-Up <sup>[7]</sup> | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to Power-Down <sup>[7]</sup> | | 8 | | 10 | | 12 | ns | | t <sub>DBE</sub> | Byte Enable to Data Valid | | 5 | | 5 | | 6 | ns | | t <sub>LZBE</sub> | Byte Enable to Low-Z | 1 | | 1 | | 1 | | ns | | t <sub>HZBE</sub> | Byte Disable to High-Z | | 5 | | 5 | | 6 | ns | | Write Cycle <sup>[8, 9]</sup> | • | • | • | | | | • | 1 | | t <sub>WC</sub> | Write Cycle Time | 8 | | 10 | | 12 | | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Write End | 6 | | 7 | | 8 | | ns | - Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0V). As soon as 1ms (T<sub>power</sub>) after reaching the minimum operating $V_{DD}$ , normal SRAM operation can begin including reduction in $V_{DD}$ to the data retention ( $V_{CCDR}$ , 2.0V) voltage. - Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified $I_{OL}/I_{OH}$ and specified transmission line loads. Test conditions for the Read cycle use output loading shown in part a) of the AC test loads, unless specified otherwise. - This part has a voltage regulator which steps down the voltage from 3V to 2V internally. I power time has to be provided initially before a Read/Write operation is started. - $t_{HZOE}, t_{HZNE}, t_{HZNE}, t_{HZBE} \text{ and } t_{LZOE}, t_{LZCE}, t_{LZNE}, t_{LZBE} \text{ are specified with a load capacitance of 5 pF as in (b) of AC Test Loads. Transition is measured $\pm 200 \, \text{mV}$ from $\pm 100 \, \text{m}$ and $\pm 100 \, \text{m}$ are specified with a load capacitance of 5 pF as in (b) of AC Test Loads.} \\$ - These parameters are guaranteed by design and are not tested. The internal Write time of the memory is defined by the overlap of CE<sub>1</sub> LOW (CE<sub>2</sub> HIGH) and WE LOW. Chip enables must be active and WE and byte enables must be LOW to initiate a Write, and the transition of any of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the - The minimum Write cycle time for Write Cycle No. 3 (WE controlled, $\overline{OE}$ LOW) is the sum of $t_{HZWE}$ and $t_{SD}$ . # $\label{eq:AC-Switching Characteristics} \ \ \text{Over the Operating Range (continued)}^{[4]}$ | | | - | -8 | | 10 | -12 | | | |-------------------|---------------------------------|------|------|------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>AW</sub> | Address Set-up to Write End | 6 | | 7 | | 8 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-up to Write Start | 0 | | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 6 | | 7 | | 8 | | ns | | t <sub>SD</sub> | Data Set-up to Write End | 5 | | 5.5 | | 6 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | 0 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[6]</sup> | 3 | | 3 | | 3 | | ns | | t <sub>HZWE</sub> | WE LOW to High-Z <sup>[6]</sup> | | 5 | | 5 | | 6 | ns | | t <sub>BW</sub> | Byte Enable to End of Write | 6 | | 7 | | 8 | | ns | ## **Data Retention Waveform** # **Switching Waveforms** - 10. <u>Device</u> is continuously selected. $\overline{OE}$ , $\overline{CE}$ , $\overline{BHE}$ and/or $\overline{BHE}$ = $V_{IL}$ . $\overline{CE2}$ = $V_{IH}$ . 11. $\overline{WE}$ is HIGH for Read cycle. # Switching Waveforms (continued) # Read Cycle No. 2 (OE Controlled)[11, 12] # Write Cycle No. 1 (CE Controlled) [13, 14, 15] - Address valid prior to or coincident with CE<sub>1</sub> transition LOW and CE<sub>2</sub> transition HIGH. Data I/O is high-impedance if OE or BHE and/or BLE = V<sub>IH</sub>. If CE<sub>1</sub> goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. CE is a shorthand combination of both CE<sub>1</sub> and CE<sub>2</sub> combined. It is active LOW. # Switching Waveforms (continued) # Write Cycle No. 2 (BLE or BHE Controlled) # Write Cycle No.3 (WE Controlled, OE LOW) ADDRESS CE t<sub>SCE</sub> t<sub>AW</sub> t<sub>AW</sub> t<sub>BHE</sub>, BLE DATA I/O ## **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | BLE | BHE | I/O <sub>0</sub> -I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode | Power | |-----------------|-----------------|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | Χ | Χ | Χ | Χ | Χ | High-Z | High-Z | Power-down | Standby (I <sub>SB</sub> ) | | Χ | L | Χ | Χ | Χ | Χ | High-Z | High-Z | Power-down | Standby (I <sub>SB</sub> ) | | L | Н | Ш | Ι | Ш | Ш | Data Out | Data Out | Read All Bits | Active (I <sub>CC</sub> ) | | L | Н | Ш | Ι | Ш | Η | Data Out | High-Z | Read Lower Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Ш | Ι | Ι | Ш | High-Z | Data Out | Read Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Χ | L | Ш | Ш | Data In | Data In | Write All Bits | Active (I <sub>CC</sub> ) | | L | Н | Χ | L | L | Н | Data In | High-Z | Write Lower Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Χ | L | Η | L | High-Z | Data In | Write Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Χ | Χ | High-Z | High-Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed<br>(ns) | Ordering Code <sup>[16]</sup> | Package<br>Name | Package Type | Operating Range | |---------------|-------------------------------|-----------------|------------------|-----------------| | 8 | CY7C1061AV33-8ZC | Z54-II | 54-pin TSOP II | Commercial | | | CY7C1061AV33-8ZI | | | Industrial | | | CY7C1061AV33-8BAC | BA48G | 48-ball Mini BGA | Commercial | | | CY7C1061AV33-8BAI | | | Industrial | | 10 | CY7C1061AV33-10ZC | Z54-II | 54-pin TSOP II | Commercial | | | CY7C1061AV33-10ZI | | | Industrial | | | CY7C1061AV33-10BAC | BA48G | 48-ball Mini BGA | Commercial | | | CY7C1061AV33-10BAI | | | Industrial | | 12 | CY7C1061AV33-12ZC | Z54-II | 54-pin TSOP II | Commercial | | | CY7C1061AV33-12ZI | | | Industrial | | | CY7C1061AV33-12BAC | BA48G | 48-ball Mini BGA | Commercial | | | CY7C1061AV33-12BAI | | | Industrial | <sup>16.</sup> Contact a Cypress representative for availability of the 48-ball Mini BGA (BA48) package. ## **Package Diagrams** ## 54-lead Thin Small Outline Package, Type II Z54-II ## Package Diagrams (continued) ## 48-ball (8 mm x 20 mm x 1.2 mm) FBGA BA48G All products and company names mentioned in this document may be the trademarks of their respective holders. # **Document History Page** Document Title: CY7C1061AV33 1M x 16 Static RAM | Document | Number: | 38-05256 | |----------|---------|----------| |----------|---------|----------| | Document | Document Number: 38-05256 | | | | | | | | |----------|---------------------------|---------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | | | ** | 113725 | 03/28/02 | NSL | New Data Sheet | | | | | | *A | 117058 | 07/31/02 | DFP | Removed 15-ns bin. | | | | | | *B | 117989 | 08/30/02 | DFP | Added 8-ns bin. Changed lcc for 8, 10, 12 bins. t <sub>power</sub> changed from 1 µs to 1 ms. Load Cap Comment changed (for Tx line load). t <sub>SD</sub> changed to 5.5 ns for the 10-ns bin. Changed some 8-ns bin numbers (t <sub>HZ</sub> , t <sub>DOE</sub> , t <sub>DBE</sub> ). Removed hz <lz comments="" data="" from="" sheet.<="" td=""></lz> | | | | | | *C | 120383 | 11/06/02 | DFP | Final data sheet. Added note 3 to "AC Test Loads and Waveforms" and note 7 to t <sub>pu</sub> and t <sub>pd</sub> Updated Input/Output Caps (for 48BGA only) to 8 pF/10 pF and for the 54-pin TSOP to 6/8 pF. | | | | | | *D | 124439 | 2/25/03 | MEG | Changed ISB1 from 100 mA to 70 mA.<br>Shaded fBGA production ordering information. | | | | |