## Overview The LC7868E and the LC7869E are CMOS LSIs for signal processing and servo control in compact disk players, laser disk players, and CD-V and CD-I products. Only the digital filtering blocks differ between the LC7868E and the LC7869E. These products perform signal processing such as demodulation of the EFM signal from the optical pickup, de-interleaving, error detection and correction, and digital filtering that can contribute to end product cost reduction. Furthermore, these products also process commands from the system microprocessor directed at the servo system. These products also support direct interface with the Sanyo LC78815 and LC78816 serial input D/A converters. #### **Functions** - HF signals that are input are sliced at an accurate level, converted to EFM signals, and undergo phasecomparison with VCO for PLL playback at an average of 4.3218 MHz, - Through external connection of a 16.9344 MHz crystal oscillator, all required timing signals can be generated on-chip, including the standard clock. - Frame phase difference signals made from the playback clock and the reference clock can control the speed of the disc motor. - Performs detection, protection, and interleaving of frame synchronization signals, ensuring stable data reading. - Demodulates EFM signals and performs conversion to 8-bit symbol data. - Separates subcodes from EFM demodulation signals for output to an external microprocessor. - After CRC checking, Q subcode signals are output to the microprocessor by the serial I/O interface (LSB-first output selectable). - On-chip RAM performs buffering for EFM demodulation signals, as well as absorbing up to ±4 frames of jitter due to fluctuations in the speed of disc rotation. - Performs unscrambling and deinterleaving for rearranging the EFM demodulation signals into the specified sequence. - Performs detection and correction of error signals, as well as error flag processing (double C1 and double C2 error correction system). - The LC7868/69 sets the C2 flags by referencing the C1 flags and the C2 check result, and uses the C2 flags for signal interpolation and muting. The interpolation circuit performs a fourfold interpolation. The system forces the data to zero when the C2 flags are set four times in a row. - Performs functions such as track jump, focus start, disc motor start and stop, muting on and off, and track count when the appropriate command is input from the microprocessor (8-bit serial input). - · Features on-chip digital out. - Can perform the desired track counting. High-speed access is possible. - · Uses zero cross-muting. - Oversampling and digital filtering provide a D/A converter signal with improved output data continuity LC7868E (4fsDF), LC7869E (8fsDF). - · Supports all types of D/A conversion. - · Built-in digital deemphasis - Features on-chip digital level meter and peak meter functions. - · Supports bilingual function. #### **Features** - Compact and space-saving 64-pin QFP package - Silicon-gate CMOS design (low power dissipation) - Single 5 V power supply (suitable for portable sets) - · DEMO pin for improved operability in adjustment # **Package Dimensions** unit: mm #### 3159-QFP64E ## **Equivalent Circuit** # **Specifications** # Absolute Maximum Ratings at Ta = 25°C, $V_{SS}$ = 0 V | Parameter | Symbol | Condition | Rating | Unit | |-----------------------------|----------------------|-----------|------------------------------------------------|------| | Maximum supply voltage | V <sub>DD</sub> max | | V <sub>SS</sub> - 0.3 to 7 | V | | Maximum input voltage | V <sub>IN</sub> max | | V <sub>SS</sub> = 0.3 to V <sub>DD</sub> + 0.3 | ٧ | | Maximum output voltage | V <sub>OUT</sub> max | | V <sub>SS</sub> = 0.3 to V <sub>DD</sub> + 0.3 | ٧ | | Allowable power dissipation | . Pd max | | 300 | mW | | Operating temperature | Topr | | -30 to +75 | ۰C | | Storage temperature | Tstg | | -40 to +125 | °C | # Allowable Operating Ranges at Ta = 25°C, $V_{SS}$ = 0 V | D | | 1 | | Rating | | Unit | |------------------------------|---------------------|-------------------------------------------------|---------------------|-------------|---------------------|------| | Parameter | Symbol | Condition | min | typ | max | | | Supply voltage | V <sub>DD</sub> | V <sub>DD</sub> | 4.5 | | 5.5 | V | | | V <sub>IH</sub> (1) | TEST1 to 5, AI, FZD, HFL, DEMO, DFOFF, M/L, RES | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> | v | | Input high level voltage | V <sub>IH</sub> (2) | SBCK, RWC, COIN, COCK, CS | 2.2 | | V <sub>DD</sub> | V | | | V <sub>IH</sub> (3) | EFMIN | 0.6 V <sub>DD</sub> | | V <sub>DD</sub> | V | | | V <sub>IH</sub> (4) | TES | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | V | | | V <sub>IL</sub> (1) | TEST1 to 5, AI, FZD, HFL, DEMO, DFOFF, M/L, RES | V <sub>SS</sub> | | 0.3 V <sub>DD</sub> | v | | Input low level voltage | V <sub>IL</sub> (2) | SBCK, RWC, COIN, COCK, CS | V <sub>SS</sub> | | 8.0 | ٧ | | | V <sub>IL</sub> (3) | EFMIN | V <sub>SS</sub> | | 0.4 V <sub>DD</sub> | V | | | V <sub>IL</sub> (4) | TES | V <sub>SS</sub> | | 0.2 V <sub>DD</sub> | V | | Data setup time | t set up | COIN, RWC: Figure 1 | 400 | | | лs | | Data hold time | t hold | RWC: Figure 1 | 400 | | | ns | | High level clock pulse width | <sup>t</sup> WøH | SBCK, CQCK: Figures 1, 2 and 3 | 400 | | | ns | | Low level clock pulse width | t <sub>Wa</sub> L | CQCK, SBCK: Figures 1, 2 and 3 | 400 | | | ns | | Data read access time | tRAC | Figures 2 and 3 | 0 | | 400 | ns | | Command output time | t <sub>RWC</sub> | RWC: Figure 1 | 1000 | • | | ns | | Sub-Q read enable time | <sup>t</sup> soe | Figure 2, no RWC signal | | 11.2 | | ms | | Subcode read cycle | 1 sc | Figure 3 | | 136 | | μs | | Subcode read enable | t se | Figure 3 | 400 | <del></del> | | ns | | Crystal oscillator frequency | fX'tal | X <sub>IN</sub> , X <sub>OUT</sub> | | 16.9344 | | MHz | | Operation from the same | f op (1) | Al | 2.0 | | 20 | MHz | | Operating frequency range | f op (2) | EFMIN: V <sub>IN</sub> ≥ 1 Vpp | | | 10 | MHz | # Electrical Characteristics at Ta = 25°C, $V_{SS}$ = 0 V, $V_{DD}$ = 5 V | D | Oh al | O-n-Fri | | Rating | | 11-2 | |---------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|-----|------| | Parameter | Symbol | Condition | min | typ | max | Unit | | Current drain | loo | | | 17 | 30 | mA | | | l <sub>IH</sub> (1) | AI, EFMIN, FZD, TES, SBCK, COIN, CQCK, RES, HFL, RWC, M/L: V <sub>IN</sub> = V <sub>DD</sub> | | | 5 | μA | | Input high level current | I <sub>114</sub> (2) | TEST1 to 5, DEMO, <del>CS</del> :<br>V <sub>IN</sub> = V <sub>DD</sub> = 5.5 V | 25 | | 75 | μΑ | | Input low level current | i <sub>IL</sub> (1) | AI, EFMIN, FZD, TES, SBCK, COIN, COCK, RES, HFL, RWC, M/L: V <sub>IN</sub> = V <sub>SS</sub> | -5 | | | μА | | | V <sub>OH</sub> (1) | AO, PDO, EFMO, EFMO, CLV+, CLV-,<br>FOCS, FSEQ, PCK, TOFF, TGL, THLD,<br>JP+, JP-, EMPH, EFLG, FSX, V/P:<br>I <sub>OH</sub> = -1 mA | V <sub>DD</sub> – 1 | | | v | | | V <sub>OH</sub> (2) | DOUT: I <sub>OH</sub> = -12 mA | V <sub>DD</sub> – 0.5 | | | V | | Output high level voltage | V <sub>OH</sub> (3) | LASER, SQOUT, 16M, 4.2M, CONT,<br>LRCLK, WRQ, C2F, DACLK, SFSY, LRSY,<br>SBSY, CK2, PW, ROMOUT, C2FCLK,<br>DFOUT (DATAL), TEST9 (DATAR), TEST8<br>(SYSCLK), WCLK (TEST7), DFIN:<br>IOH = -0.5 mA | V <sub>DD</sub> – 1 | | | v | Note: Pin names in parentheses are for the LC7869E. Continued on next page. #### Continued from preceding page. | _ | | | | Rating | | | |---------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|------| | Parameter | Symbol | Condition | min | typ | тах | Unit | | V <sub>OL</sub> | | AO, PDO, EFMO, EFMO, CLV+, CLV-,<br>FOCS, FSEQ, PCK, TOFF, TGL, THLD,<br>JP+, JP-, EMPH, EFLG, FSX, V/P:<br>I <sub>OL</sub> = 1 mA | | | 1 | ٧ | | | V <sub>QL</sub> (2) | DOUT: I <sub>OL</sub> = 12 mA | | | 0.5 | ٧ | | Output low level voltage | V <sub>OL</sub> (3) | LASER, SQOUT, 16M, 4.2M, CONT,<br>LRCLK, WRQ, C2F, DACLK, SFSY, LRSY,<br>SBSY, CK2, PW, ROMOUT, C2FCLK,<br>DFOUT (DATAL), TEST9 (DATAR), TEST8<br>(SYSCLK), WCLK (TEST7), DFIN:<br>I <sub>OL</sub> = 2 mA | | | 0.4 | v | | | V <sub>OL</sub> (4) | FST: I <sub>OL</sub> = 5 mA | | | 0.75 | V | | Output affiliation a suggest | l <sub>OFF</sub> (1) | PDO, FST: V <sub>OH</sub> = V <sub>DD</sub> | | | 5 | μA | | Output off leakage current 10FF | | PDO, FST: V <sub>OL</sub> = V <sub>SS</sub> | 5 | | | μА | Note: Pin names in parentheses are for the LC7869E. Figure 1 Command Input Figure 2 Subcode Q Output A01438 A0185B Figure 3 Subcode Output # Pln Description | No. | Name | 1/0 | Description | | |-----|-------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | TEST1 | t | LSI test input. Normally unconnected. | | | 2 | AO | 0 | | | | 3 | Al | ı | Pin for input of the on-chip VCO output from the LA9210 (8.6436 MHz). Phase detector output (PDO) is phased output with the EFM signal, set so that frequency is raised by positive voltage. | | | 4 | PDO | 0 | with the Erim signar, set so that frequency is raised by positive voltage. | | | 5 | V <sub>SS</sub> | _ | GND | | | 6 | EFMO | 0 | | | | 7 | EFMO | 0 | Inputs 1 to 2 V <sub>PP</sub> HF signal to EFMIN. Complementary EFM signal output is made from EFMO and EFMO via the amplitude limiter. These are used for slice level control. | | | 8 | EFMIN | 1 | amplitude similer. These are used for since level control. | | | 9 | TEST2 | 1 | LSI test input. Normally unconnected. | | | 10 | CLV+ | 0 | Disc motor control outputs. | | | 11 | CLV- | 0 | Disc motor control outputs. | | | 12 | V/P | 0 | Output is high with constant linear velocity rough servo, and low during phase control | | | 13 | FOCS | 0 | | | | 14 | FST | 0 | Focus servo is switched off when FOCS is high. Lens is lowered by FST and raised gradually when FOCS is high. Generation of FZD resets FOCS. Used for focus servo control. | | | 15 | FZD | ı | Generation of P2D resets PCCS. Osed for locals serve control. | | | 16 | HFL | 1 | Generates kick pulse, JP+, or JP− according to track jump command. Jumps the specified number of tracks (1, 2, 4, | | | 17 | TES | 1 | 16, 32, 64, or 128). | | | 18 | PCK | 0 | 4.3218 MHz PCK monitor output. | | | 19 | FSEQ | 0 | High when SYNC (true frame sync) detected from the EFM signal matches SYNC from counter (interleaving frame sync). (Single-frame latch output.) | | | 20 | TOFF | 0 | . , | | | 21 | TGL | 0 | Generates kick pulse, JP+, or JP- according to track jump command. Jumps the specified number of tracks (1, 2, 4, 16, 32, 64, or 128). | | | 22 | THLD | 0 | 10, 02, 04, 01 120, | | | 23 | TEST3 | _ | LSI test input. Normally unconnected. | | | 24 | V <sub>DD</sub> | - | +5 V | | | 25 | JP+ | 0 | Generates kick pulse, JP+, or JP− according to track jump command. Jumps the specified number of tracks (1, 2, 4, | | | 26 | JP- | 0 | 16, 32, 64, or 128). | | | 27 | DEMO | _ | Sound generation function for set adjustment. | | | 28 | TEST4 | ı | LSI test input. Normally unconnected. | | | 29 | EMPH | 0 | Deemphasis required when high. | | | 30 | DFOFF | - | Digital filter on/off switch: the filter is disabled when this pin is high. | | | 31 | WCLK<br>(TEST7) | 0 | | | | 32 | TEST8<br>(SYSCLK) | 0 | | | | 33 | LRCLK | 0 | Signal putputs for the D/A conjuctor, including latch, L/B puttehing, and sample and hold signals | | | 34 | TEST9<br>(DATAR) | 0 | Signal outputs for the D/A converter, including latch, L/R switching, and sample and hold signals. | | | 35 | DFOUT<br>(DATAL) | 0 | | | | 36 | DACLK | 0 | | | | 37 | DFIN | 0 | LSI test input. Normally unconnected. | | Note: Pin names in parentheses are for the LC7869E. Continued on next page. # Continued from preceding page. | No. | Name | 1/0 | Description | |-----|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 38 | LRSY | 0 | | | 39 | CK2 | 0 | | | 40 | ROMOUT | 0 | For output of CD-ROM interface signals. | | 41 | C2FCLK | 0 | | | 42 | C2F | 0 | | | 43 | DOUT | 0 | Digital OUT output | | 44 | SBSY | 0 | Subcode block synchronization output | | 45 | EFLG | 0 | C1 and C2 single and double error correction flag. | | 46 | PW | 0 | | | 47 | SFSY | 0 | SFSY is subcode frame synchronization signal. P, Q, R, S, T, U, V, and W subcodes are read out by sending clock eight times to SBCK. | | 48 | SBCK | ī | eight times to SDSA. | | 49 | FSX | 0 | 7.35 kHz synchronization signal output | | 50 | WRQ | 0 | | | 51 | RWC | 1 | WRQ goes high when Q subcode data passes the CRC check. Through external connection and sending of CQCK, | | 52 | SQOUT | 0 | data is read from SQOUT. Set MSB-first/LSB-first to low when data in LSB-first format is desired. Command is generated by sending output synchronized with CQCK command data after setting microprocessor RWC | | 53 | COIN | Ī | to high. | | 54 | CQCK | - 1 | | | 55 | RES | ı | Set to low at powerup. | | 56 | M/L | 1 | Same as for pins 50 to 54. | | 57 | LASER | 0 | Permits control via serial control from the microprocessor. | | 58 | 16 M | 0 | 16.9344 MHz output pin | | 59 | 4.2 M | 0 | 4.2336 MHz output pin. | | 60 | CONT | 0 | Permits control via serial control from the microprocessor. | | 61 | TEST5 | 1 | LSI test input. Normally unconnected. | | 62 | CS | 1 | Chip select pin. The LC7868/69 becomes active when this pin is low. (pull-down resistor built in) | | 63 | X <sub>IN</sub> | I | 16.9344 MHz crystal oscillator connection pins. | | 64 | X <sub>OUT</sub> | 0 | 70.5077 WHILE Grystal Oscinator Commeditori pints. | Note: Pin names in parentheses are for the LC7869E. # **Functional Description** # HF Signal Input Circuit (pin 8: EFMIN, pin 7: EFMO and pin 6: EFMO) An EFM signal (NRZ) sliced at the optimum level is obtained when the HF signal is input on EFMIN. ### PLL Clock Regeneration Circuit (pin 4: PDO, pin 3: AI, and pin 2: AO) A PLL comprising a VCO can be made with an LA9210. Output from the PDO pin goes positive when the VCO phase is lagging. #### VCO Half-Frequency Clock (pin 18: PCK) This pin monitors a signal generated by dividing the VCO frequency by two. This signal has an average frequency of 4.3218 MHz. ## Frame Synchronization Detector Monitor (pin 19: FSEQ) FSEQ is latched high for one frame when the frame sync (true synchronization signal) recovered from the EFM signal matches the sync timing generated by an internal counter. #### Servo Command Function (pin 51: RWC, pin 53: COIN, pin 54: CQCK and pin 62: CS) Commands can be input by setting RWC high and issuing the command synchronized to the CQCK clock from COIN. ## 1. 1-byte Commands #### 2. 2-byte Commands The commands are executed on the falling edge of RWC. Focus Servocontroller (pin 13: FOCS, pin 14: FST, pin 15: FZD and pin 57: LASER) | MSB | LSB | Command | RES = low | |---------|---------|----------------|-----------| | 0 0 0 0 | 1 0 0 0 | FOCUS START #1 | | | 1010 | 0 0 1 0 | FOCUS START #2 | | | 0000 | 1 0 1 0 | LASER ON | | | 1000 | 1 0 1 0 | LASER OFF | 0 | | 0000 | 0 0 0 0 | NOTHING | | #### 1. Laser Control A01444 #### 2. Focus Start When a Focus Start command (either 1 or 2) is issued, the pickup lens is first lowered as C1 discharges through FST and then raised gradually as C1 is recharged by FOCS. FZD goes low when the focal point is reached, and FOCS is reset and the focus servocontroller turned on when this signal is received. After issuing this command, the microprocessor checks the DRF signal from the LA9210 to verify that focus has been reached, and advances to the next step. If C1 recharges fully before focus has been reached, the Focus Start command should be reissued to repeat operation of the focus servocontroller. Note: If for Focus Start 2, the value in parentheses is in effect only when FST is low (unlike Focus Start 1). Notes: 1. The falling edge of $\overline{FZD}$ is not accepted when FST is low. - After a Focus Start command has been issued, the focus servocontroller is reinitialized when RWC goes high. For this reason, a new command should not be issued until the S-curve for the focus coil drive has been completed. - 3. If focus cannot be reached (i.e., the FZD signal does not go low), the FOCS signal remains high and the lens remains raised. In this case, the Nothing command should be issued to reinitialize the servocontroller. - 4. When the $\overline{RES}$ pin is set low, $\overline{LASER}$ is directly set high. - 5. Focus start using the DEMO pin is in mode 1. Constant Linear Velocity Servocontroller (pin 10: CLV+, pin 11: CLV- and pin 12: V/P) | MSB | LSB | Command | RES = low | |---------|-----------|-------------------------------|-----------| | 0 0 0 0 | 0 1 0 0 | DISC MOTOR START (accelerate) | | | 0000 | 0 0 1 0 1 | DISC MOTOR CLV (CLV) | | | 0000 | 0 0 1 1 0 | DISC MOTOR BRAKE (decelerate) | | | 0000 | 0 0 1 1 1 | DISC MOTOR STOP (stop) | 0 | The disc motor accelerates when CLV<sup>+</sup> is high and decelerates when CLV<sup>-</sup> is high. These outputs are selected by the motor mode commands issued by the microprocessor (accelerate, decelerate, CLV, or stop). The CLV<sup>+</sup> and CLV<sup>-</sup> outputs for each mode are shown in the following table. | Mode | CLV+ | CLV- | |------------|------|------| | Accelerate | High | Low | | Decelerate | Low | High | | CLV | | • | | Stop | Low | Low | Note: \* For constant linear velocity servo control commands, the TOFF pin is low only in the CLV mode; otherwise it is high. Control of the TOFF pin by command is effective only in the CLV mode. #### 1. CLV Mode • In the CLV (constant linear velocity) mode, the LC78681E detects disc speed from the HF signal and switches the internal DSP mode to perform various types of control for maintaining the correct linear velocity. The pulse-width modulation cycle is 7.35 kHz, and the 1/64 duty cycle is 1.114 s. V/P outputs high during rough servo and low during phase control. | Internal mode | CLV+ | CLV- | V/P | |---------------------------------|------|------|------| | Rough servo (velocity too low) | High | Low | High | | Rough servo (velocity too high) | Low | High | High | | Phase control (PLCK locked) | PWM | PWM | Low | #### 2. CLV Control Gain Switching | MSB LSB | Command | RES = low | |-----------------|-------------|-----------| | 10101000 | DISC 8 set | | | 1 0 1 0 1 0 0 1 | DISC 12 set | 0 | CLV control gain during rough switching for 8-cm discs can be set at 8.5 dB lower than for 12-cm discs. #### 3. Internal Brake Mode | MSB | LSB | Command | RES = low | |---------|---------|------------------------|-----------| | 1 1 0 0 | 0 1 0 1 | Internal brake on | | | 1 1 0 0 | 0 1 0 0 | Internal brake off | | | 1 0 1 0 | 0 0 1 1 | Internal brake control | | - The internal brake mode is enabled when an Internal Brake On command (C5H) is input. Executing a Brake command (06H) in this mode allows the deceleration of the disk to be monitored at the WRQ pin. - In this mode, the EFM signal density per frame can be counted to determine the status of disc deceleration. When there are fewer than four EFM signals, CLV<sup>-</sup> falls to low, and the WRQ pin simultaneously goes high to indicate that brakes is completed. The microprocessor issues a Stop command when it senses that the WRQ pin is high, thereby completing the stopping of the disc. - Note that if false deceleration state detections occur, changing the EFM signal count from 4 to 8 using the internal brake control command (A3H) may help in some cases. - Notes: 1. If focus is lost during execution of an internal brake command, it is necessary to first refocus and then input the internal brake command again. - 2. Due to the possibility of state determination errors due to the EFM signal playback state (e.g., damaged disk or access in progress) we recommend that this product be used in conjunction with a microprocessor. #### **Track Jump Circuit** (pin 16: HFL, pin 17: TES, pin 20: TOFF, pin 21: TGL, pin 22: THLD, pin 25: JP+ and pin 26: JP-) #### 1. Internal Track Count The LC7868/69 supports two internal track counting modes, as shown in the table below. | MSB | LSB | Command | RES = low | |---------|---------|-------------------------------------------------------|-----------| | 0 0 1 0 | 0 0 1 0 | New track count (combination of TES and HFL) | 0 | | 0 0 1 0 | 0 0 1 1 | Standard track count (direct count of the TES signal) | | The standard track count uses the TES signal without modification as the internal track count clock. In order to reduce counting errors due to noise on the rising and falling edges of the TES signal, the new track counter suppresses this noise through combination with the HFL signal, enabling an accurate track count. However, if the HFL signal is lost because of foreign matter or scratching on the disk, no track count pulse may be generated. For this reason, caution is required when using this mode. #### 2. Track Jump Commands | MSB LSB | Command | RES = low | |-----------------|---------------------|-----------| | 10100000 | Standard track jump | 0 | | 10100001 | New track jump | | | 00010001 | 1 TRACK JUMP IN #1 | | | 00010010 | 1 TRACK JUMP IN #2 | | | 0 0 1 1 0 0 0 1 | 1 TRACK JUMP IN #3 | | | 00010000 | 2 TRACK JUMP IN | | | 0 0 0 1 0 0 1 1 | 4 TRACK JUMP IN | | | 00010100 | 16 TRACK JUMP IN | | | 0 0 1 1 0 0 0 0 | 32 TRACK JUMP IN | | | 00010101 | 64 TRACK JUMP IN | | | 00010111 | 128 TRACK JUMP IN | | | 0 0 0 1 1 0 0 1 | 1 TRACK JUMP OUT #1 | | | 0 0 0 1 1 0 1 0 | 1 TRACK JUMP OUT #2 | | | 00111001 | 1 TRACK JUMP OUT #3 | | | 0 0 0 1 1 0 0 0 | 2 TRACK JUMP OUT | | | 0 0 0 1 1 0 1 1 | 4 TRACK JUMP OUT | | | 0 0 0 1 1 1 0 0 | 16 TRACK JUMP OUT | | | 00111000 | 32 TRACK JUMP OUT | | | 0 0 0 1 1 1 0 1 | 64 TRACK JUMP OUT | 1 | | 0 0 0 1 1 1 1 1 | 128 TRACK JUMP OUT | | | 0 0 0 1 0 1 1 0 | 256 TRACK CHECK | | | 0 0 0 0 1 1 1 1 | TOFF | | | 10001111 | TON | 0 | | 10001100 | TRACK JUMP BRAKE | | When a track jump command is issued to the servocontroller, an acceleration pulse is generated (a period), followed by a deceleration pulse (b period) and braking (c period), completing the specified jump. TES and HFL input during braking detects the direction of beam slippage, and the portion of the TE signal that compensates for slippage is cut off by TOFF, which, together with boosting of the servo gain by TGL, supplements the destination track for the jump. Note: Of the disc motor control outputs, the TOFF pin is low in the CLV mode, and high in the Start Stop, and Brake modes. TOFF can also be independently switched on or off by the microprocessor. However, disc motor control is enabled only in the CLV mode. #### 3. Track Jump Modes The relationship between acceleration pulses, deceleration pulses, and brake periods is shown in the following table. | 0 | Standard track jump mode | | | New track jump mode | | | |--------------------------|--------------------------|--------------------------------------------|----------------|---------------------|---------------------------------------------|----------------| | Command | a | b | С | a | b | С | | 1 TRACK JUMP IN (OUT) #1 | 233 μs | 233 μs | 24 ms | 233 μs | 233 µs | 24 ms | | 1 TRACK JUMP IN (OUT) #2 | 0.5-track jump | 233 μs | 24 ms | 0.5-track jump | a period | 24 ms | | 1 TRACK JUMP IN (OUT) #3 | 0.5-track jump | 233 μs | Does not occur | 0.5-track jump | a period | Does not occur | | 2 TRACK JUMP IN (OUT) | Th | ere are no a, b, or c p | eriods. | 1-track jump | a period | Does not occur | | 4 TRACK JUMP IN (OUT) | 2-track jump | 466 μs | 24 ms | 2-track jump | a period | 24 ms | | 16 TRACK JUMP IN (OUT) | 9-track jump | 7-track jump | 24 ms | 9-track jump | a period | 24 ms | | 32 TRACK JUMP IN (OUT) | 18-track jump | 14-track jump | 24 ms | 18-track jump | 14-track jump | 24 ms | | 64 TRACK JUMP IN (OUT) | 36-track jump | 28-track jump | 24 ms | 36-track jump | 28-track jump | 24 ms | | 128 TRACK JUMP IN (OUT) | 72-track jump | 56-track jump | 24 ms | 72-track jump | 56-track jump | 24 ms | | 256 TRACK CHECK | | after 256 tracks are<br>d b pulses are not | 24 ms | | after 256 tracks are<br>nd b pulses are not | 24 ms | | TRACK JUMP BRAKE | There are no a or | b periods. | 24 ms | There are no a o | r b periods. | 24 ms | Notes: 1. The actuator drive signals are not generated for the 256-track Check. Instead issuance of a feed motor signal is required because the TES signal is in the track-count mode and the tracking servocontroller is off. - 2. The servocontroller register is automatically reset after one a, b, and c track jump sequence. - 3. When a new track jump command is issued while a previous command is still being processed, the new command is executed immediately. #### 4. Track Check Mode | MSB | LSB | Command | RES = low | |---------|-----------|----------------------|-----------| | 1 1 1 1 | 0000 | Track Count In | | | 1 1 1 1 | 1 1 0 0 0 | Track Count Out | | | 1 1 1 1 | 1 1 1 1 1 | 2-byte COMMAND RESET | 0 | A Track Count In or Track Count Out command followed by a binary number between 16 and 254 can be used to start track counting for the specified number of tracks. Notes: 1. The fall of RWC when the desired number of tracks is input in binary format starts the track count. - 2. During track counting, TOFF is high and the tracking servocontroller is turned off. For this reason, issuance of a feed motor signal is required. - 3. The Track Count In and Track Count Out commands cause the WRQ signal to change from the Q subcode standby monitor when normal to the track count monitor. WRQ goes high at half the track count and low again at the end of the count. The microprocessor monitors WRQ to detect track count completion. - 4. When a 2-byte Command Reset command is not issued, the track count starts again. For example, to advance 20,000 tracks, the microprocessor can set the track count number to 200 and wait 100 WRQ pulses. - 5. The Brake command is used to bring the pickup to the track when counting is finished. #### Error Flag Output (pin 45: EFLG and pin 49: FSX) A0145 The 7.35 kHz FSX frame synchronization signal is divided down from the reference clock. The status of error correction in each frame is output on EFLG, as shown in the figure, where the number of high pulses in each FSX period indicates the quality of the replay signal. #### P, Q, and R through W Subcode Output Circuit (pin 46: PW, pin 44: SBSY, pin 47: SFSY and pin 48: SBCK) PW is the subcode signal output pin. The falling edge of SFSY starts the 136 µs period during which SBCK is clocked eight times, allowing all codes — P, Q, and R through W — to be read. The signals appearing at the PW pin change with the rising edge of SBCK. When SBCK is static, the P code is input to PW. SFSY is the signal output for each subcode frame, and the rising edge of this signal indicates standby status for output of the subcode symbols (P through W). Subcode data P if output simultaneously with the falling edge of this signal. A01453 SBSY is output for each subcode block. It is high during the S0 and S1 synchronization cycles. Its falling edge indicates the end of synchronization and the start of EIAJ-format data within the subcode block. #### Q Subcode Output Circuit (pin 50: WRQ, pin 51: RWC, pin 52: SQOUT, pin 54: CQCK, pin 56: M/L and pin 62: CS) | MSB | LSB | Command | RES = low | |---------|---------|--------------|-----------| | 0000 | 1 0 0 1 | ADDRESS FREE | | | 1 0 0 0 | 1 0 0 1 | ADDRESS 1 | 0 | Q subcode data can be read from the SQOUT pin by clocking the CQCK pin. Of the 8-bit subcode data, the Q signal is effective for operations such as song access and display. WRQ is high only when the block CRC is correct and the address in the Q subcode format is $1^*$ . When the microprocessor senses that WRQ is high and issues $\overline{CQCK}$ , data can be read from SQOUT in the sequence indicated below. When $\overline{CQCK}$ is activated, the DSP disables internal register updating. When the microprocessor finishes reading data, it briefly sets RWC high to reenable data updating and resets WRQ low. $\overline{CQCK}$ should start to oscillate in the 11.2 ms period during which WRQ is high. Data can be read in LSB-first format when M/L is low and in MSB-first format when it is high. Note: \* This condition is ignored when the Address Free command is issued. (The Address Free command is used in CD-V applications.) Note: \* Items in parentheses are for the disc lead-in area. Notes: 1. The WRQ pin normally indicates Q subcode standby status, but provides different information during the Track Count mode or internal braking.) (See the sections on track counting and internal braking.) 2. The LC78681E is active when CS is low, with output from SQOUT. SQOUT is in the high-impedance state when the CS pin is high. #### Reading Level Meter (LVM) and Peak Meter (PKM) Data | MSB | LSB | Command | RES = low | |---------|---------|----------------------|-----------| | 0 0 1 0 | 1 0 1 1 | PKM set (LVM reset). | | | 0 0 1 0 | 1 1 0 0 | LVM set (PKM reset) | 0 | | 0 0 1 0 | 1 1 0 1 | PKM mask set | | | 0 0 1 0 | 1 1 1 0 | PKM mask reset | 0 | #### 1. Level Meter (LVM) - The Level Meter mode is enabled by inputting the Level Meter Set command (2CH). - Level meter data is 16 bits, and is composed of 15 bits of absolute-value data and an MSB indicating left-right polarity. Data is for the left channel when the MSB is high and for the right channel when low. - Level meter data is appended at the end of 80 bits of Q subcode data, and can be read from the SQOUT pin by clocking the $\overline{CQCK}$ pin 96 times. The left and right channels are swapped each time that level meter data is read. The left and right channels are independent, and the highest value read for each of the channels is held. #### 2. Peak Meter (PKM) - The Peak Meter mode is enabled by inputting the Peak Meter Set command (2BH). - Peak meter data is 16 bits, and is composed of 15 bits of absolute-value data and an MSB fixed at 0. The maximum value is detected with no regard for right or left channel. - Peak meter data is read in a manner similar to that for level meter data. However, data is not updated by further reading. - The absolute time for Q subcode data when in the Peak Meter mode is issued while holding the absolute time (ATIME) that is detected after generation of the maximum value. (Relative time is normal operation.) - Issuing a Peak Meter Mask Set command causes values larger than the maximum value already in memory to be ignored, even when this command is issued in the Peak Meter mode. This is canceled by the Peak Meter Mask Reset command (used in peak searches for songs in memory). #### **Mute Control Circuit** | MSB | LSB | Command | RES = low | |---------|---------|-------------|-----------| | 0 0 0 0 | 0 0 0 1 | Mute 0 dB | | | 0000 | 0 0 1 0 | Mute −12 dB | | | 0000 | 0 0 1 1 | Mute ∞ dB | 0 | Volume can be reduced by 12 dB (MUTE -12 dB) or muted fully (MUTE $\infty$ dB) by issuing the commands shown above. Muting switches at zero crossings to prevent switching noise on the audio output. A zero crossing is judged to be any data where the upper seven bits are all 1 or all 0. #### **Bilingual Function** | MSB | LSB | Command | RES = low | |---------|---------|----------|-----------| | 0 0 1 0 | 1 0 0 0 | STO CONT | 0 | | 0 0 1 0 | 1 0 0 1 | Lah CONT | | | 0 0 1 0 | 1 0 1 0 | Reh CONT | • | - The left and right channels are output to the left and right channels when reset or when the Stereo command (28H) is issued. - · Left channel data is output to both the left and right channels when the Left Channel Set command (29H) is issued. - Right channel data is output to both the left and right channels when the Right Channel Set command (2AH) is issued. #### Deemphasis Control (pin 29: EMPH) The preemphasis on/off bit in the Q subcode data is output on EMPH. Deemphasis is required when EMPH is high. | MSB | LSB | Command | RES = low | |---------|---------|---------|-----------| | 0 1 1 0 | 1 0 0 1 | DEP OFF | | The LC7868/69 includes a digital deemphasis circuit in the Difil block. On reset, the IC enters a mode in which the internal deemphasis is used. If an external deemphasis circuit is added, issue the DEP OFF command described above. # D/A converter interface; Pin 30: DFOFF, pin 31: WCLK (TEST7), pin 32: TEST (SYSCLK), pin 33: LRCLK, pin 34: DFOUT (DATAR), pin 35: DFOUT (DATAR), pin 36: DACLK Data for the D/A converter is output from DFOUT MSB first, synchronized with the falling edge of DACLK. | MSB | LSB | Command | RES = low | |-------|-----------|--------------------------|-----------| | 0 1 1 | 0 0 0 1 0 | DF FORM IIS | | | 0 1 1 | 0 0 0 1 1 | DF FORM LC78815 | 0 | | 0 1 1 | 0 1 0 0 0 | DF FORM B.B | | | 100 | 0 1 0 0 0 | CD-ROM XA | | | 1 0 0 | 0 1 0 1 1 | CONT and CD-ROM XA reset | 0 | When the CD-ROM XA command listed above is issued, data for which neither interpolation nor muting is performed is output from DFOUT. This is for use with CD-ROM XA applications. Note that the CD-ROM XA reset is shared with the CONT reset (pin 60). #### Output for CD-ROM (pin 39: CK2, pin 37: LRSY, pin 40: ROMOUT: pin 42: C2F and pin 41: C2FCLK) Data from the ROMOUT pin which is synchronized with the LRSY signal is output in MSB-first format. Because this data has not been processed by either the interpolation, previous-value hold, or digital filtering circuits, it is suitable for CD-ROM IC input. CK2 is a 2.1168 MHz clock, and data is output on its rising edge. C2F flags 8-bit units of data, and is synchronized to C2FCLK. #### LC89510-LC7868/69 Interface #### Digital Audio Out Circuit (pin 43: DOUT) This is the output pin for the digital audio interface, with output in EIAJ format. The signal is output after interpolation and muting. This output pin has a built-in driver, and can drive a transistor directly. | MSB | LSB | Command | RES = low | |-------|-----------|----------|-----------| | 0 1 0 | 0 0 0 1 0 | DOUT ON | 0 | | 0 1 0 | 0 0 0 1 1 | DOUT OFF | | | 0 1 0 | 0 0 0 0 0 | UBIT ON | 0 | | 0 1 0 | 0 0 0 0 1 | UBIT OFF | | - The digital out pin can be fixed low by issuing the DOUT OFF command. - The UBIT data in the DOUT data can be fixed at 0 by issuing the UBIT OFF command. #### Control Pin (pin 60: CONT) | MSB LSB | Command | RES = low | |-----------------|--------------------------|-----------| | 0 0 0 0 1 1 1 0 | CONT set | Low | | 1 0 0 0 1 0 1 1 | CONT and CD-ROM XA Reset | 0 | The CONT pin can be set high by issuing the CONT Set command. #### Crystal Oscillator (pin 63: X<sub>IN</sub> and pin 64: X<sub>OUT</sub>) | MSB | LSB | Command | RES = low | |---------|---------|----------|-----------| | 1000 | 1 1 1 0 | OSC ON | 0 | | 1000 | 1 1 0 1 | OSC OFF | | | 0 1 1 0 | 0 0 0 0 | VCO 8 M | 0 | | 0 1 1 0 | 0 0 0 1 | VCO 16 M | | A 16.9344 MHz crystal oscillator is attached at these pins to form the time base clock. The OSC OFF command turns off both the crystal oscillator and the VCO. The table below shows the relationship between the crystal oscillator and the VCO. | External components | X'tal | VCO | | |---------------------|-------------|------------|-------------| | | 16.9344 MHz | 8.6436 MHz | 17.2872 MHz | | Command | VCO 8M | VCO 8M | VCO 16M | ## Recommended crystal oscillator constants | Manufacturer | Oscillator | Cin/Cout | |-------------------------|-----------------------|----------------------------| | CITIZEN WATCH CO., LTD. | CSA-309 (16.9344 MHz) | 6 pF to 10 pF (Cin = Cout) | ## 4.2M and 16M Pins (pin 59: 4.2M and pin 58: 16M) The 16.9344 MHz buffer output from the 16.9344 MHz crystal oscillator is output from the 16M pin. This signal is divided by four to generate a 4.2336 MHz signal, which is output from the 4.2M pin. When the oscillator is not operating, these pins are fixed to either high or low. #### Reset Circuit (pin 55: RES) This pin should momentarily be held low after power-on before being driven high. This is set to $-\infty$ dB for muting or to STOP for the disc motor. | Constant linear velocity servo | START | STOP | BRAKE | CLV | |--------------------------------|-----------|--------------|-------|--------------| | Muting control | 0 dB | -12 db | 00 | | | Q subcode address conditions | Address 1 | Address free | | <del> </del> | | Laser control | ON (low) | OFF (high | ) | | | CONT | High | Low | | | | osc | ON | OFF | | | | Track jump mode | Standard | New | | | | Track count mode | Standard | New | | - | The states shown above in boxes are set directly when $\overline{RES}$ is low. A014B0 #### Audio Output for Calibration (pin 27: DEMO) Setting this pin high sets muting to 0 dB and the disc motor to constant linear velocity, even when the microprocessor issues no command, and activates focusing. Because this also makes the LASER pin active, EFM signals and audio output can be obtained without the microprocessor as long as the mechanism and servo are hooked up correctly. # Other Pins (pin 1: TEST1, pin 9: TEST2, pin 23: TEST3, pin 28: TEST4, pin 61: TEST5 and pin 37: DFIN) These are test pins for the internal circuitry of the LC7868E and the LC7869E. TEST1 through TEST5 have internal pull-down resistors. The test inputs can be left open during normal operation. ## **Description of Block Operation** #### 1. RAM Address Control The LC7868 includes an 8 bit by 2 kword RAM on chip. This is used as a $\pm 4$ frame buffer memory for the EFM demodulated data jitter compensation function, which is implemented using address control. The buffer controller constantly monitors buffer free space and adjusts the CLV servocontroller divider ratio to keep the data write address in the middle of the buffer (i.e., at zero). If the $\pm 4$ -frame limit is exceeded, the write address is forced to $\pm 0$ , and the output is muted for 128 frames because the resulting error cannot be handled by normal error processing algorithms. | Position | Division ratio or processing | | |------------|------------------------------|----------------| | -4 or less | Force to ±0 | | | -3 | 589 | | | -2 | 589 | Increase ratio | | <b>-1</b> | 589 | | | ±0 | 588 | Standard ratio | | +1 | 587 | | | +2 | 587 | Decrease ratio | | +3 | 587 | | | +4 or more | Force to ±0 | | #### C1 and C2 Error Correction After EFM demodulation, data is written to the internal RAM, jitter is absorbed, and the processing described below is carried out under uniform timing according to the crystal clock. First, the C1 stage involves error detection and correction, determination of the C1 flags, and writing to the C1 flag register. Next, the C2 stage involves error detection and correction, determination of the C2 flags, and writing to the internal RAM. | C1 flag | Error correction and flag processing | | | |------------------|--------------------------------------|------------|---| | No errors | No correction required | Flag reset | • | | 1 error | Correction | Flag reset | | | 2 errors | Correction | Flag set | | | 3 errors or more | Correction not possible | Flag set | | | C2 flag | Error correction and flag processing | | | |------------------|--------------------------------------|------------|--| | No errors | No correction required | Flag reset | | | 1 error | Correction | Flag reset | | | 2 errors | Depends on C1 flags*1 | | | | 3 errors or more | Depends on C1 flags*2 | | | - Notes: 1. If the error positions determined in the C2 stage match the C1 flags, correction is carried out and the flags are reset. However, if there are seven or more C1 flags, no correction is made (because of the danger of erroneous correction), and the C1 flags are taken as the C2 flags without change. If one error position matches but another does not, correction cannot be performed. Moreover, if there are five or fewer C1 flags, the results of the C1 stage may be incorrect, and the flag is set. If there are six or more, the situation is handled as uncorrectable, and the C1 flags are taken as the C2 flags without change. Correction is not possible if even only one error position is different, and the flags are set even if there are two or fewer C1 flags, because such data may be erroneous even if it passes the C1 stage. Otherwise the C1 flags are taken as the C2 flags without change. - 2. If there are three or more errors and correction is determined to be impossible, no correction is made; if there are two or fewer C1 flags, data which passes the C1 stage may still be corrupt, and so the flags are set. Otherwise the C1 flags are taken as the C2 flags without change. - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - 2 Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.