#### INTEGRATED CIRCUITS ## DATA SHEET # TDA8004AT IC card interface Product specification Supersedes data of 2000 Feb 29 2004 May 10 #### IC card interface TDA8004AT #### **FEATURES** - 3 or 5 V supply for the IC (GND and V<sub>DD</sub>) - Step-up converter for $V_{CC}$ generation (separately powered with a 5 V $\pm 10\%$ supply, $V_{DDP}$ and PGND) - 3 specific protected half duplex bidirectional buffered I/O lines (C4, C7 and C8) - V<sub>CC</sub> regulation (5 or 3 V ±5% on 2 × 100 nF or 1 × 100 nF and 1 × 220 nF multilayer ceramic capacitors with low ESR, I<sub>CC</sub> < 65 mA at 4.5 V < V<sub>DDP</sub> < 6.5 V, current spikes of 40 nAs up to 20 MHz, with controlled rise and fall times, filtered overload detection approximately 90 mA)</li> - Thermal and short-circuit protections on all card contacts - Automatic activation and deactivation sequences (initiated by software or by hardware in the event of a short-circuit, card take-off, overheating or supply drop-out) - Enhanced ESD protection on card side (>6 kV) - 26 MHz integrated crystal oscillator - Clock generation for the card up to 20 MHz (divided by 1, 2, 4 or 8 through CLKDIV1 and CLKDIV2 signals) with synchronous frequency changes - Non-inverted control of RST via pin RSTIN - ISO 7816, GSM11.11 and EMV (payment systems) compatibility - Supply supervisor for spikes killing during power-on and power-off - One multiplexed status signal OFF. #### **APPLICATIONS** - · IC card readers for banking - · Electronic payment - Identification - Pay TV. #### **GENERAL DESCRIPTION** The TDA8004AT is a complete low cost analog interface for asynchronous 3 or 5 V smart cards. It can be placed between the card and the microcontroller with very few external components to perform all supply protection and control functions. #### **ORDERING INFORMATION** | TYPE | | PACKAGE | | |-----------|------|------------------------------------------------------------|----------| | NUMBER | NAME | DESCRIPTION | VERSION | | TDA8004AT | SO28 | plastic small outline package; 28 leads; body width 7.5 mm | SOT136-1 | 2 IC card interface TDA8004AT #### QUICK REFERENCE DATA | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------------|------------------------------------------------|-------------------------------------------------------------------------------|------|------|------|------| | Supplies | | | | • | • | • | | V <sub>DD</sub> | supply voltage | | 2.7 | - | 6.5 | V | | V <sub>DDP</sub> | step-up supply voltage | | 4.5 | 5 | 6.5 | V | | I <sub>DD</sub> | supply current | inactive mode; $V_{DD} = 3.3 \text{ V}$ ; $f_{XTAL} = 10 \text{ MHz}$ | _ | _ | 1.2 | mA | | | | active mode; $V_{DD} = 3.3 \text{ V}$ ; $f_{XTAL} = 10 \text{ MHz}$ ; no load | _ | - | 1.5 | mA | | I <sub>DDP</sub> | supply current step-up converter | inactive mode; $V_{DDP} = 5 \text{ V}$ ; $f_{XTAL} = 10 \text{ MHz}$ | _ | _ | 0.1 | mA | | | | active mode; $V_{DDP} = 5 \text{ V}$ ; $f_{XTAL} = 10 \text{ MHz}$ ; no load | _ | _ | 18 | mA | | Card supp | ly | | | | | | | V <sub>CC</sub> | output voltage including ripple | 5 V card | | | | | | | | DC I <sub>CC</sub> < 65 mA | 4.75 | _ | 5.25 | V | | | | AC current spikes of 40 nAs | 4.65 | _ | 5.25 | V | | | | 3 V card | | | | | | | | DC I <sub>CC</sub> < 65 mA | 2.85 | _ | 3.15 | V | | | | AC current spikes of 40 nAs | 2.76 | _ | 3.20 | V | | V <sub>i(ripple)(p-p)</sub> | peak-to-peak ripple voltage on V <sub>CC</sub> | from 20 kHz to 200 MHz | _ | _ | 350 | mV | | I <sub>CC</sub> | output current | V <sub>CC</sub> from 0 to 5 or to 3 V | _ | _ | 65 | mA | | General | • | | | • | 1 | 1 | | f <sub>CLK</sub> | card clock frequency | | 0 | - | 20 | MHz | | t <sub>de</sub> | deactivation cycle duration | | 60 | 80 | 100 | μs | | P <sub>tot</sub> | continuous total power dissipation | $T_{amb} = -25 \text{ to } +85 ^{\circ}\text{C}$ | - | - | 0.56 | W | | T <sub>amb</sub> | ambient temperature | | -25 | _ | +85 | °C | #### IC card interface TDA8004AT #### **BLOCK DIAGRAM** ### IC card interface TDA8004AT #### **PINNING** | SYMBOL | PIN | I/O | DESCRIPTION | |--------------------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLKDIV1 | 1 | ı | control with CLKDIV2 for choosing CLK frequency | | CLKDIV2 | 2 | I | control with CLKDIV1 for choosing CLK frequency | | 5V/ <del>3</del> V | 3 | I | control signal for selecting $V_{CC} = 5 \text{ V (HIGH)}$ or $V_{CC} = 3 \text{ V (LOW)}$ | | PGND | 4 | supply | power ground for step-up converter | | S2 | 5 | I/O | capacitance connection for step-up converter (a 100 nF capacitor with ESR < 100 m $\Omega$ must be connected between pins S1 and S2) | | $V_{DDP}$ | 6 | supply | power supply voltage for step-up converter | | S1 | 7 | I/O | capacitance connection for step-up converter (a 100 nF capacitor with ESR < 100 m $\Omega$ must be connected between pins S1 and S2) | | VUP | 8 | 0 | output of step-up converter (a 100 nF capacitor with ESR < 100 m $\Omega$ must be connected to PGND) | | PRES | 9 | l | card presence contact input (active LOW); if PRES or PRES is true, then the card is considered as present | | PRES | 10 | I | card presence contact input (active HIGH); if PRES or PRES is true, then the card is considered as present | | I/O | 11 | I/O | data line to and from card (C7) (internal 10 kΩ pull-up resistor connected to V <sub>CC</sub> ) | | AUX2 | 12 | I/O | auxiliary line to and from card (C8) (internal 10 kΩ pull-up resistor connected to V <sub>CC</sub> ) | | AUX1 | 13 | I/O | auxiliary line to and from card (C4) (internal 10 kΩ pull-up resistor connected to V <sub>CC</sub> ) | | CGND | 14 | supply | ground for card signals | | CLK | 15 | 0 | clock to card (C3) | | RST | 16 | 0 | card reset (C2) | | V <sub>CC</sub> | 17 | 0 | supply for card (C1); decouple to CGND with 2 $\times$ 100 nF or 1 $\times$ 100nF and 1 $\times$ 220 nF capacitors with ESR < 100 m $\Omega$ (with 220 nF, the noise margin on V <sub>CC</sub> will be higher) | | n.c. | 18 | ı | not connected | | CMDVCC | 19 | I | start activation sequence input from microcontroller (active LOW) | | RSTIN | 20 | I | card reset input from microcontroller (active HIGH) | | $V_{DD}$ | 21 | supply | supply voltage | | GND | 22 | supply | ground | | OFF | 23 | 0 | NMOS interrupt to microcontroller (active LOW) with 20 k $\Omega$ internal pull-up resistor connected to $V_{DD}$ (refer section "Fault detection") | | XTAL1 | 24 | | crystal connection or input for external clock | | XTAL2 | 25 | 0 | crystal connection (leave open circuit if an external clock source is used) | | I/OUC | 26 | I/O | microcontroller data I/O line (internal 10 k $\Omega$ pull-up resistor connected to $V_{DD}$ ) | | AUX1UC | 27 | I/O | auxiliary line to and from microcontroller (internal 10 k $\Omega$ pull-up resistor connected to $V_{DD}$ ) | | AUX2UC | 28 | I/O | auxiliary line to and from microcontroller (internal 10 k $\Omega$ pull-up resistor connected to $V_{DD}$ ) | IC card interface TDA8004AT #### **FUNCTIONAL DESCRIPTION** Throughout this document, it is assumed that the reader is familiar with ISO7816 norm terminology. #### **Power supply** The supply pins for the IC are $V_{DD}$ and GND. $V_{DD}$ should be in the range from 2.7 to 6.5 V. All interface signals with the microcontroller are referenced to $V_{DD}$ ; therefore be sure the supply voltage of the microcontroller is also at $V_{DD}$ . All card contacts remain inactive during powering up or powering down. The sequencer is not activated until $V_{DD}$ reaches $V_{th2} + V_{hys(th2)}$ (see Fig.3). When $V_{DD}$ falls below $V_{th2}$ , an automatic deactivation of the contacts is performed. For generating a 5 V $\pm5\%$ V<sub>CC</sub> supply to the card, an integrated voltage doubler is incorporated. This step-up converter should be separately supplied by V<sub>DDP</sub> and PGND (from 4.5 to 6.5 V). Due to large transient currents, the 2 $\times$ 100 nF capacitors of the step-up converter should have an ESR of less than 100 m $\Omega$ , and be located as near as possible to the IC. The supply voltages $V_{DD}$ and $V_{DDP}$ may be applied to the IC in any time sequence. If a voltage between 7 and 9 V is available within the application, this voltage may be tied to pin VUP, thus blocking the step-up converter. In this case, $V_{DDP}$ must be tied to $V_{DD}$ and the capacitor between pins S1 and S2 may be omitted. #### Voltage supervisor This block surveys the $V_{DD}$ supply. A defined reset pulse of approximately 10 ms ( $t_W$ ) is used internally for maintaining the IC in the inactive mode during powering up or powering down of $V_{DD}$ (see Fig.3)). As long as $V_{DD}$ is less than $V_{th2} + V_{hys(th2)}$ , the IC will remain inactive whatever the levels on the command lines. This also lasts for the duration of $t_W$ after $V_{DD}$ has reached a level higher than $V_{th2} + V_{hys(th2)}$ . The system controller should not attempt to start an activation sequence during this time. When $V_{\text{DD}}$ falls below $V_{\text{th2}}$ , a deactivation sequence of the contacts is performed. IC card interface TDA8004AT #### **Clock circuitry** The clock signal (CLK) to the card is either derived from a clock signal input on pin XTAL1 or from a crystal up to 26 MHz connected between pins XTAL1 and XTAL2. The frequency may be chosen at $f_{XTAL}$ , $\frac{1}{2}f_{XTAL}$ , $\frac{1}{4}f_{XTAL}$ or $\frac{1}{8}f_{XTAL}$ via pins CLKDIV1 and CLKDIV2. The frequency change is synchronous, which means that during transition, no pulse is shorter than 45% of the smallest period and that the first and last clock pulse around the change has the correct width. In the case of $f_{\text{XTAL}}$ , the duty factors are dependent on the signal at XTAL1. In order to reach a 45% to 55% duty factor on pin CLK the input signal on XTAL1 should have a duty factor of 48% to 52% and transition times of less than 5% of the input signal period. If a crystal is used with $f_{XTAL}$ , the duty factor on pin CLK may be 45% to 55% depending on the layout and on the crystal characteristics and frequency. In the other cases, it is guaranteed between 45% and 55% of the period. The crystal oscillator runs as soon as the IC is powered-up. If the crystal oscillator is used, or if the clock pulse on XTAL1 is permanent, then the clock pulse will be applied to the card according to the timing diagram of the activation sequence (see Fig.5). If the signal applied to XTAL1 is controlled by the microcontroller, then the clock pulse will be applied to the card by the microcontroller after completion of the activation sequence. Table 1 Clock circuitry definition | CLKDIV1 | CLKDIV2 | CLK | |---------|---------|----------------------| | 0 | 0 | ½f <sub>XTAL</sub> | | 0 | 1 | ¹∕₄f <sub>XTAL</sub> | | 1 | 1 | ½f <sub>XTAL</sub> | | 1 | 0 | f <sub>XTAL</sub> | IC card interface TDA8004AT #### I/O circuitry The three data lines I/O, AUX1 and AUX2 are identical. The Idle state is realized by data lines I/O and I/OUC being pulled HIGH via a 10 k $\Omega$ resistor (I/O to V<sub>CC</sub> and I/OUC to V<sub>DD</sub>). I/O is referenced to $V_{CC}$ , and I/OUC to $V_{DD}$ , thus allowing operation with $V_{CC} \neq V_{DD}$ . The first line on which a falling edge occurs becomes the master. An anti-latch circuit disables the detection of falling edges on the other line, which then becomes the slave. After a time delay $t_{d(edge)}$ (approximately 200 ns), the N transistor on the slave line is turned on, thus transmitting the logic 0 present on the master line. When the master line returns to logic 1, the P transistor on the slave line is turned on during the time delay $t_{d(edge)}$ and then both lines return to their Idle states. This active pull-up feature ensures fast LOW-to-HIGH transitions; it is able to deliver more than 1 mA up to an output voltage of $0.9V_{CC}$ on a 80 pF load. At the end of the active pull-up pulse, the output voltage only depends on the internal pull-up resistor, and on the load current (see Fig.4). The maximum frequency on these lines is 1 MHz. - (1) Current. - (2) Voltage. Fig.4 I/O, AUX1 and AUX2 output voltage and current as a function of time during a LOW-to-HIGH transition. #### Inactive state After power-on reset, the circuit enters the inactive state. A minimum number of circuits are active while waiting for the microcontroller to start a session. - I/OUC, AUX1UC and AUX2UC are high impedance (10 kΩ pull-up resistor connected to V<sub>DD</sub>) - · Voltage generators are stopped - · XTAL oscillator is running - · Voltage supervisor is active. #### **Activation sequence** After power-on and, after the internal pulse width delay, the microcontroller may check the presence of the card with the signal $\overline{OFF}$ ( $\overline{OFF}$ = HIGH while $\overline{CMDVCC}$ is HIGH means that the card is present; $\overline{OFF}$ = LOW while $\overline{CMDVCC}$ is HIGH means that no card is present). If the card is in the reader (which is the case if $\overline{\text{PRES}}$ or PRES is true), the microcontroller may start a card session by pulling $\overline{\text{CMDVCC}}$ LOW. The following sequence then occurs (see Fig.5): - CMDVCC is pulled LOW (t<sub>0</sub>) - The voltage doubler is started (t<sub>1</sub> ~ t<sub>0</sub>) - V<sub>CC</sub> rises from 0 to 5 or 3V with a controlled slope (t<sub>2</sub> = t<sub>1</sub> + ½3T) (I/O, AUX1 and AUX2 follow V<sub>CC</sub> with a slight delay); T is 64 times the period of the internal oscillator, approximately 25 μs - I/O, AUX1 and AUX2 are enabled (t<sub>3</sub> = t<sub>1</sub> + 4T) - CLK is applied to the C3 contact (t<sub>4</sub>) - RST is enabled $(t_5 = t_1 + 7T)$ . The clock may be applied to the card in the following way: Set RSTIN HIGH before setting $\overline{\text{CMDVCC}}$ LOW, and reset it LOW between $t_3$ and $t_5$ ; CLK will start at this moment. RST will remain LOW until $t_5$ , where RST is enabled to be the copy of RSTIN. After $t_5$ , RSTIN has no further action on CLK. This is to allow a precise count of CLK pulses before toggling RST. If this feature is not needed, then $\overline{\text{CMDVCC}}$ may be set LOW with RSTIN LOW. In this case, CLK will start at $t_3$ , and after $t_5$ , RSTIN may be set HIGH in order to get the Answer To Request (ATR) from the card. IC card interface TDA8004AT #### **Active state** When the activation sequence is completed, the TDA8004AT will be in the active state. Data is exchanged between the card and the microcontroller via the I/O lines. The TDA8004AT is designed for cards without $V_{PP}$ (this is the voltage required to program or erase the internal non-volatile memory). Depending on the layout and on the application test conditions (for example with an additional 1 pF cross capacitance between C2/C3 and C2/C7) it is possible that C2 is polluted with high frequency noise from C3. In this case, it will be necessary to connect a 220 pF capacitor between C2 and CGND. It is recommended to: - 1. Keep track C3 as far as possible from other tracks - Have straight connection between CGND and C5 (the 2 capacitors on C1 should be connected to this ground track) - 3. Avoid ground loops between CGND, PGND and GND - Decouple V<sub>DDP</sub> and V<sub>DD</sub> separately; if the 2 supplies are the same in the application, then they should be connected in star on the main track. With all these layout precautions, noise should be at an acceptable level, and jitter on C3 should be less than 100 ps. Refer to *Application Note AN97036* for specimen layouts. #### **Deactivation sequence** When a session is completed, the microcontroller sets the CMDVCC line to the HIGH state. The circuit then executes an automatic deactivation sequence by counting the sequencer back and ends in the inactive state (see Fig.6): - RST goes LOW $\rightarrow$ (t<sub>11</sub> = t<sub>10</sub>) - CLK is stopped LOW → (t<sub>12</sub> = t<sub>11</sub> + ½T); where T is approximately 25 µs - I/O, AUX1 and AUX2 are output into high-impedance state $\rightarrow$ (t<sub>13</sub> = t<sub>11</sub> + T) (10 k $\Omega$ pull-up resistor connected to V<sub>CC</sub>) - $V_{CC}$ falls to zero $\rightarrow$ ( $t_{14}$ = $t_{11}$ + $1/\!\!\!/_2 3T$ ); the deactivation sequence is completed when $V_{CC}$ reaches its inactive state - VUP falls to zero $\rightarrow$ (t<sub>15</sub> = t<sub>11</sub> + 5T) and all card contacts become low-impedance to GND; I/OUC, AUX1UC and AUX2UC remain pulled up to V<sub>DD</sub> via a 10 k $\Omega$ resistor. IC card interface TDA8004AT #### **Fault detection** The following fault conditions are monitored by the circuit: - Short-circuit or high current on V<sub>CC</sub> - Removing card during transaction - V<sub>DD</sub> dropping - · Overheating. There are two different cases (see Fig.7) - CMDVCC HIGH: (outside a card session) then, OFF is LOW if the card is not in the reader, and HIGH if the card is in the reader. A supply voltage drop on V<sub>DD</sub> is detected by the supply supervisor which generates an internal power-on reset pulse, but does not act upon OFF. The card is not powered-up, so no short-circuit or overheating is detected. - CMDVCC LOW: (within a card session) then, OFF falls LOW if the card is extracted, or if a short-circuit has occurred on V<sub>CC</sub>, or if the temperature on the IC has become too high. As soon as the fault is detected, an emergency deactivation is automatically performed (see Fig.8). When the system controller sets $\overline{\text{CMDVCC}}$ back to HIGH, it may sense $\overline{\text{OFF}}$ again in order to distinguish between a hardware problem or a card extraction. If a supply voltage drop on $V_{DD}$ is detected whilst the card is activated, then an emergency deactivation will be performed, but $\overline{\text{OFF}}$ remains HIGH. Depending on the type of card presence switch within the connector (normally closed or normally open), and on the mechanical characteristics of the switch, a bouncing may occur on presence signals at card insertion or withdrawal. There is no debounce feature in the device, so the software has to take it into account; however, the detection of card take off during active phase, which initiates an automatic deactivation sequence is done on the first True/False transition on PRES or PRES, and is memorized until the system controller sets CMDVCC HIGH. So, the software may take some time waiting for presence switches to be stabilized without causing any delay on the necessary fast and normalized deactivation sequence. IC card interface TDA8004AT #### **V<sub>CC</sub>** regulator The $V_{CC}$ buffer is able to deliver up to 65 mA continuously (at 5V if $5V/\overline{3V}$ is HIGH or 3 V if $5V/\overline{3V}$ is LOW). It has an internal overload detection at approximately 90 mA. This detection is internally filtered, allowing spurious current pulses up to 200 mA to be drawn by the card without causing a deactivation (the average current value must stay below 65 mA). For $V_{CC}$ accuracy reasons, a 100 nF capacitor with an ESR < 100 m $\Omega$ should be tied to CGND near pin 17, and a 100 nF (or better 220 nF) with same ESR should be tied to CGND near to the C1 contact. IC card interface TDA8004AT #### **LIMITING VALUES** In accordance with the Absolute Maximum Rating System (IEC 60134); note 1. | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |-------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------|------|------|------| | $V_{DD}, V_{DDP}$ | supply voltage | | -0.3 | +7 | V | | V <sub>n1</sub> | voltage on pins XTAL1, XTAL2, 5V/3V, RSTIN, AUX2UC, AUX1UC, I/OUC, CLKDIV1, CLKDIV2, CMDVCC and OFF | | -0.3 | +7 | V | | V <sub>n2</sub> | voltage on card contact pins PRES, PRES, I/O, RST, AUX1, AUX2 and CLK | | -0.3 | +7 | V | | V <sub>n3</sub> | voltage on pins VUP, S1 and S2 | | _ | +9 | V | | T <sub>stg</sub> | IC storage temperature | | -55 | +125 | °C | | P <sub>tot</sub> | continuous total power dissipation | $T_{amb} = -25 \text{ to } +85 ^{\circ}\text{C}$ | _ | 0.56 | W | | Tj | junction temperature | | _ | 150 | °C | | V <sub>es1</sub> | electrostatic voltage on pins I/O, RST, V <sub>CC</sub> , AUX1, CLK, AUX2, PRES and PRES | | -6 | +6 | kV | | V <sub>es2</sub> | electrostatic voltage on all other pins | | -2 | +2 | kV | #### Note 1. All card contacts are protected against any short with any other card contact. #### **HANDLING** Every pin withstands the ESD test according to MIL-STD-883C class 3 for card contacts, class 2 for the remaining. Method 3015 (HBM; $1500~\Omega$ ; 100~pF) 3 pulses positive and 3 pulses negative on each pin referenced to ground. #### THERMAL RESISTANCE | SYMBOL | PARAMETER | CONDITIONS | VALUE | UNIT | |----------------------|---------------------------------------------|-------------|-------|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 70 | K/W | IC card interface TDA8004AT #### **CHARACTERISTICS** $V_{DD}$ = 3.3 V; $V_{DDP}$ = 5 V; $T_{amb}$ = 25 °C; all parameters remain within limits but are only statistically tested for the temperature range; $f_{XTAL}$ = 10 MHz; unless otherwise specified; all currents flowing into the IC are positive. When a parameter is specified as a function of $V_{DD}$ or $V_{CC}$ it means their actual value at the moment of measurement. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------|------|------|------| | Temperatur | re | - | | _ | | | | T <sub>amb</sub> | ambient temperature | | -25 | _ | +85 | °C | | Supplies | | | | | • | | | $V_{DD}$ | supply voltage 2.7 - | | | | | V | | $V_{DDP}$ | supply voltage for the voltage doubler | | 4.5 | 5 | 6.5 | V | | V <sub>o(VUP)</sub> | output voltage on pin VUP from step-up converter | | _ | 5.5 | _ | V | | $V_{i(VUP)}$ | input voltage to be applied on VUP in order to block the step-up converter | | 7 | - | 9 | V | | I <sub>DD</sub> | supply current | inactive mode | _ | _ | 1.2 | mA | | | | active mode; $f_{CLK} = f_{XTAL}$ ; $C_L = 30 \text{ pF}$ | _ | _ | 1.5 | mA | | I <sub>DDP</sub> | supply current step-up converter | inactive mode | _ | _ | 0.1 | mA | | | | active mode; $I_{CC} = 0$ ; $f_{CLK} = f_{XTAL}$ ; $C_L = 30 \text{ pF}$ | | | | | | | | $I_{CC} = 0$ | _ | - | 18 | mA | | | | I <sub>CC</sub> = 65 mA | _ | - | 150 | mA | | V <sub>th2</sub> | threshold voltage on V <sub>DD</sub> (falling) | | 2.2 | - | 2.4 | V | | V <sub>hys(th2)</sub> | hysteresis on V <sub>th2</sub> | | 50 | - | 150 | mV | | t <sub>W</sub> | width of the internal ALARM pulse | | 6 | _ | 20 | ms | | Card supply | y voltage; note 1 | | | | | | | $V_{CC}$ | output voltage including ripple | inactive mode | - 0.1 | _ | +0.1 | V | | | | inactive mode; I <sub>CC</sub> = 1 mA | - 0.1 | _ | +0.4 | V | | | | active mode;<br> I <sub>CC</sub> < 65 mA DC | | | | | | | | 5 V card | 4.75 | - | 5.25 | V | | | | 3 V card | 2.85 | | 3.15 | V | | | | active mode; single current pulse of –100 mA; 2 μs | | | | | | | | 5 V card | 4.65 | _ | 5.25 | V | | | | 3 V card | 2.76 | - | 3.15 | V | | | | active mode; current pulses of 40 nAs with<br>I <sub>CC</sub> < 200 mA; t < 400 ns | | | | | | | | 5 V card | 4.65 | - | 5.25 | V | | | | 3 V card | 2.76 | - | 3.20 | V | | $V_{i(ripple)(p-p)}$ | peak-to-peak ripple voltage on V <sub>CC</sub> | from 20 kHz to 200 MHz | _ | - | 350 | mV | IC card interface TDA8004AT | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------|----------------------|-----------------------|------| | lıccl | output current | from 0 to 5 or 3 V | _ | _ | 65 | mA | | | | V <sub>CC</sub> short-circuit to ground | _ | _ | 120 | mA | | SR | slew rate | up | 0.09 | 0.18 | 0.27 | V/µs | | | | down | 0.09 | 0.21 | 0.27 | V/µs | | Crystal con | nections (pins XTAL1 and XTAL2) | | | • | • | • | | C <sub>ext</sub> | external capacitors on pins<br>XTAL1 and XTAL2 | depending on specification of crystal or resonator used | _ | _ | 15 | pF | | f <sub>i(XTAL)</sub> | crystal input frequency | | 2 | - | 26 | MHz | | V <sub>IH(XTAL)</sub> | HIGH-level input voltage on XTAL1 | | 0.8V <sub>DD</sub> | _ | $V_{DD} + 0.2$ | V | | V <sub>IL(XTAL)</sub> | LOW-level input voltage on XTAL1 | | -0.3 | _ | +0.2V <sub>DD</sub> | V | | Data lines ( | pins I/O, I/OUC, AUX1, AUX2, AUX1L | JC and AUX2UC) | 1 | • | | .! | | GENERAL | | | | | | | | t <sub>d(edge)</sub> | delay between falling edge on pins I/OUC and I/O (or I/O and I/OUC) and width of active pull-up pulse | | _ | 200 | - | ns | | f <sub>I/O(max)</sub> | maximum frequency on data lines | | _ | - | 1 | MHz | | C <sub>i</sub> | input capacitance on data lines | | _ | - | 10 | pF | | DATA LINES; | PINS I/O, AUX1 AND AUX2 (WITH 10 K $\Omega$ | PULL-UP RESISTOR CONNECTED | то V <sub>CC</sub> ) | ! | | | | V <sub>OH</sub> | HIGH-level output voltage on data | no DC load | 0.9V <sub>CC</sub> | _ | V <sub>CC</sub> + 0.1 | V | | | lines | I <sub>OH</sub> = -40 μA | 0.75V <sub>CC</sub> | - | V <sub>CC</sub> + 0.1 | V | | V <sub>OL</sub> | LOW-level output voltage on data lines | I = 1 mA | - | _ | 300 | mV | | V <sub>IH</sub> | HIGH-level input voltage on data lines | | 1.8 | - | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | LOW-level input voltage on data lines | | -0.3 | - | +0.8 | V | | V <sub>inactive</sub> | voltage on data lines outside a | no load | _ | - | 0.1 | V | | | session | I <sub>I/O</sub> = 1 mA | _ | _ | 0.3 | V | | l <sub>edge</sub> | current from data lines when active pull-up active | $V_{OH} = 0.9V_{CC}$ ; $C_o = 80 \text{ pF}$ | -1 | - | _ | mA | | I <sub>LIH</sub> | input leakage current HIGH on data lines | $V_{IH} = V_{CC}$ | _ | - | 10 | μΑ | | I <sub>IL</sub> | LOW-level input current on data lines | V <sub>IL</sub> = 0 V | _ | - | 600 | μΑ | | t <sub>t(DI)</sub> | input transition times on data lines | from V <sub>IL</sub> max to V <sub>IH</sub> min | _ | _ | 1 | μs | | $t_{t(DO)}$ | output transition times on data lines | $C_o$ = 80 pF, no DC load;<br>10% to 90% from 0 to V <sub>CC</sub><br>(see Fig.9) | _ | _ | 0.1 | μs | | DATA LINES; | PINS I/OUC, AUX1UC AND AUX2UC (W | TITH 10 K $\Omega$ PULL-UP RESISTOR C | ONNECTED | TO V <sub>DD</sub> ) | | | | V <sub>OH</sub> | HIGH-level output voltage on data | no DC load | 0.9V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.2 | V | | | lines | I <sub>OH</sub> = -40 μA | 0.75V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.2 | V | IC card interface TDA8004AT | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | | |---------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------|--------------------|---------|-----------------------|------|--| | V <sub>OL</sub> | LOW-level output voltage on data lines | I = 1 mA | - | - | 300 | mV | | | V <sub>IH</sub> | HIGH-level input voltage on data lines | | 0.7V <sub>DD</sub> | - | V <sub>DD</sub> + 0.3 | V | | | V <sub>IL</sub> | LOW-level input voltage on data lines | | 0 | - | 0.3V <sub>DD</sub> | V | | | I <sub>LIH</sub> | input leakage current HIGH on data lines | $V_{IH} = V_{DD}$ | - | _ | 10 | μΑ | | | I <sub>IL</sub> | LOW-level input on data lines | V <sub>IL</sub> = 0 V | _ | _ | 600 | μΑ | | | R <sub>pu(int)</sub> | internal pull-up resistance between data lines and V <sub>DD</sub> | | 9 | 11 | 13 | kΩ | | | t <sub>t(DI)</sub> | input transition times on data lines | from V <sub>IL</sub> max to V <sub>IH</sub> min | _ | _ | 1 | μs | | | t <sub>t(DO)</sub> | output transition times on data lines | $C_o = 30 \text{ pF}$ ; 10% to 90% from 0 to $V_{DD}$ (see Fig.9) | _ | _ | 0.1 | μs | | | Internal os | cillator | | | • | | | | | f <sub>osc(int)</sub> | frequency of internal oscillator | | 2.2 | _ | 3.2 | MHz | | | . , | ut to the card (pin RST) | | | - | | 1 | | | V <sub>o(inactive)</sub> | output voltage in inactive mode | no load | 0 | _ | 0.1 | V | | | 0(0070) | | I <sub>o</sub> = 1 mA | 0 | - | 0.3 | V | | | t <sub>d(RSTIN-RST)</sub> | delay between pins RSTIN and RST | RST enabled | _ | - | 2 | μs | | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> = 200 μA | 0 | 1_ | 0.3 | V | | | V <sub>OH</sub> | HIGH-level output voltage | I <sub>OH</sub> = -200 μA | 0.9V <sub>CC</sub> | <b></b> | V <sub>CC</sub> | V | | | t <sub>r</sub> , t <sub>f</sub> | rise and fall times | C <sub>o</sub> = 250 pF | _ | _ | 0.1 | μs | | | Clock outp | ut to the card (pin CLK) | | | | ! | | | | V <sub>o(inactive)</sub> | output voltage in inactive mode | no load | 0 | _ | 0.1 | V | | | -() | | I <sub>o</sub> = 1 mA | 0 | 1_ | 0.3 | V | | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> = 200 μA | 0 | _ | 0.3 | V | | | V <sub>OH</sub> | HIGH-level output voltage | I <sub>OH</sub> = -200 μA | 0.9V <sub>CC</sub> | _ | V <sub>CC</sub> | V | | | f <sub>CLK</sub> | card clock frequency | | 0 | T- | 20 | MHz | | | t <sub>r</sub> , t <sub>f</sub> | rise and fall times | C <sub>L</sub> = 35 pF; note 2 | _ | Ī- | 8 | ns | | | δ | duty factor (except for f <sub>XTAL</sub> ) | C <sub>L</sub> = 35 pF; note 2 | 45 | Ī- | 55 | % | | | SR | slew rate (rise and fall) | C <sub>L</sub> = 35 pF | 0.2 | _ | _ | V/ns | | | Logic input | ts (pins CLKDIV, CLKDIV2,PRES, PR | ES, CMDVCC, RSTIN and 5 | V/3V); note | 3 | • | • | | | V <sub>IL</sub> | LOW-level input voltage | | _ | _ | 0.3V <sub>DD</sub> | V | | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>DD</sub> | - | - | V | | | I <sub>LIL</sub> | input leakage current LOW | 0 < V <sub>IL</sub> < V <sub>DD</sub> | _ | - | 5 | μΑ | | | I <sub>LIH</sub> | input leakage current HIGH | 0 < V <sub>IH</sub> < V <sub>DD</sub> | _ | _ | 5 | μΑ | | | | t (pin OFF is an open-drain with an ir | | or to Vaal | | 1 | 1. | | | OFF Output | i (pili OFF is all opeli-uralli with all li | iterrial 20 K22 pull-up resist | | | | | | IC card interface TDA8004AT | SYMBOL | PARAMETER | CONDITIONS MI | | TYP. | MAX. | UNIT | | |---------------------|-------------------------------------------------|--------------------------|---------------------|------|------|------|--| | V <sub>OH</sub> | HIGH-level output voltage | I <sub>OH</sub> = -15 μA | 0.75V <sub>DD</sub> | _ | _ | V | | | Protections | | | | • | | | | | T <sub>sd</sub> | shut-down temperature | | _ | 135 | _ | °C | | | I <sub>CC(sd)</sub> | shut-down current at V <sub>CC</sub> | | _ | _ | 110 | mA | | | Timing | | | | | | | | | t <sub>act</sub> | activation sequence duration | see Fig.5 | _ | 180 | 220 | μs | | | t <sub>de</sub> | deactivation sequence duration | see Fig.6 | 60 | 80 | 100 | μs | | | t <sub>3</sub> | start of the window for sending CLK to the card | see Fig.5 | _ | - | 130 | μs | | | t <sub>5</sub> | end of the window for sending CLK to the card | see Fig.5 | 140 | - | _ | μs | | #### **Notes** - 1. To meet these specifications $V_{CC}$ should be decoupled to CGND using two ceramic multilayer capacitors of low ESR with values of either 100 nF or one 100 nF and one 220 nF. - 2. The transition times and duty factor definitions are shown in Fig.9; $\delta = \frac{t_1}{t_1 + t_2}$ - 3. PRES and CMDCC are active LOW; RSTIN and PRES are active HIGH; for CLKDIV1 and CLKDIV2 see Table 1. #### IC card interface TDA8004AT #### **APPLICATION DIAGRAM** #### IC card interface TDA8004AT #### **PACKAGE OUTLINE** #### SO28: plastic small outline package; 28 leads; body width 7.5 mm SOT136-1 | DIMENS | (11 | u | | 5 a. 5 ac | ou ii | J 1110 | J. Igilia | ui | | , | | | | | | | | | |--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----| | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | ٧ | w | у | z <sup>(1)</sup> | θ | | mm | 2.65 | 0.3<br>0.1 | 2.45<br>2.25 | 0.25 | 0.49<br>0.36 | 0.32<br>0.23 | 18.1<br>17.7 | 7.6<br>7.4 | 1.27 | 10.65<br>10.00 | 1.4 | 1.1<br>0.4 | 1.1<br>1.0 | 0.25 | 0.25 | 0.1 | 0.9<br>0.4 | 8° | | inches | 0.1 | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.71<br>0.69 | 0.30<br>0.29 | 0.05 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016 | 0° | 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. | OUTLINE | REFERENCES | | REFERENCES | | | | EUROPEAN | ISSUE DATE | |----------|------------|-----------|------------|--|------------|---------------------------------|----------|------------| | VERSION | IEC | IEC JEDEC | | | PROJECTION | ISSUE DATE | | | | SOT136-1 | 075E06 | MS-013 | | | | <del>99-12-27</del><br>03-02-19 | | | 2004 May 10 18 IC card interface TDA8004AT #### **SOLDERING** #### Introduction to soldering surface mount packages This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011). There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. #### Reflow soldering Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing. Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept: - below 225 °C (SnPb process) or below 245 °C (Pb-free process) - for all BGA, HTSSON-T and SSOP-T packages - for packages with a thickness ≥ 2.5 mm - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm³ so called thick/large packages. - below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages. Moisture sensitivity precautions, as indicated on packing, must be respected at all times. #### Wave soldering Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed. If wave soldering is used the following conditions must be observed for optimal results: - Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave. - For packages with leads on two sides and a pitch (e): - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board; - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves at the downstream end. For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. #### Manual soldering Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 $^{\circ}$ C. IC card interface TDA8004AT #### Suitability of surface mount IC packages for wave and reflow soldering methods | PACKAGE <sup>(1)</sup> | SOLDERING METHOD | | |--------------------------------------------------------------------------------------------|-----------------------------------|-----------------------| | PACKAGE | WAVE | REFLOW <sup>(2)</sup> | | BGA, HTSSONT <sup>(3)</sup> , LBGA, LFBGA, SQFP, SSOPT <sup>(3)</sup> , TFBGA, USON, VFBGA | not suitable | suitable | | DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP, HSQFP, HSSON, HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>(4)</sup> | suitable | | PLCC <sup>(5)</sup> , SO, SOJ | suitable | suitable | | LQFP, QFP, TQFP | not recommended <sup>(5)(6)</sup> | suitable | | SSOP, TSSOP, VSO, VSSOP | not recommended <sup>(7)</sup> | suitable | | CWQCCNL <sup>(8)</sup> , PMFP <sup>(9)</sup> , WQCCNL <sup>(8)</sup> | not suitable | not suitable | #### **Notes** - 1. For more detailed information on the BGA packages refer to the "(LF)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office. - 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods". - 3. These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 $^{\circ}$ C $\pm$ 10 $^{\circ}$ C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible. - 4. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface. - 5. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners. - 6. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm. - 7. Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm. - 8. Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request. - 9. Hot bar or manual soldering is suitable for PMFP packages. IC card interface TDA8004AT #### **DATA SHEET STATUS** | LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)(3)</sup> | DEFINITION | |-------|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | #### **Notes** - 1. Please consult the most recently issued data sheet before initiating or completing a design. - 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. #### **DEFINITIONS** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **DISCLAIMERS** Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. ## Philips Semiconductors – a worldwide company #### **Contact information** For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. © Koninklijke Philips Electronics N.V. 2004 SCA76 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands R63/02/pp22 Date of release: 2004 May 10 Document order number: 9397 750 13142 Let's make things better. Philips Semiconductors