# 100336 # Low Power 4-Stage Counter/Shift Register # **General Description** The 100336 operates as either a modulo-16 up/down counter or as a 4-bit bidirectional shift register. Three Select (S<sub>n</sub>) inputs determine the mode of operation, as shown in the Function Select table. Two Count Enable (CEP, CET) inputs are provided for ease of cascading in multistage counters. One Count Enable (CET) input also doubles as a Serial Data (D<sub>0</sub>) input for shift-up operation. For shift-down operation, D<sub>3</sub> is the Serial Data input. In counting operations the Terminal Count (TC) output goes LOW when the counter reaches 15 in the count/up mode or 0 (zero) in the count/down mode. In the shift modes, the $\overline{\text{TC}}$ output repeats the $Q_3$ output. The dual nature of this $\overline{TC}/Q_3$ output and the $D_0/\overline{CET}$ input means that one interconnection from one stage to the next higher stage serves as the link for multistage counting or shift-up operation. The individual Preset (P<sub>n</sub>) inputs are used to enter data in parallel or to preset the counter in programmable counter applications. A HIGH signal on the Master Reset (MR) input overrides all other inputs and asynchronously clears the flip-flops. In addition, a synchronous clear is provided, as well as a complement function which synchronously inverts the contents of the flip-flops. All inputs have 50 $k\Omega$ pull-down resistors. #### **Features** - 40% power reduction of the 100136 - 2000V ESD protection - Pin/function compatible with 100136 - Voltage compensated operating range = -4.2V to -5.7V - Standard Microcircuit Drawing (SMD) 5962-9230601 # **Logic Symbol** | Pin | Description | | | | | | | |-----------------------------------|------------------------------------------|--|--|--|--|--|--| | Names | | | | | | | | | СР | Clock Pulse Input | | | | | | | | CEP | Count Enable Parallel Input (Active LOW) | | | | | | | | D <sub>o</sub> /CET | Serial Data Input/Count Enable | | | | | | | | | Trickle Input (Active LOW) | | | | | | | | S <sub>0</sub> -S <sub>2</sub> | Select Inputs | | | | | | | | MR | Master Reset Input | | | | | | | | P <sub>0</sub> -P <sub>3</sub> | Preset Inputs | | | | | | | | $D_3$ | Serial Data Input | | | | | | | | TC | Terminal Count Output | | | | | | | | $Q_0-Q_3$ | Data Outputs | | | | | | | | $\overline{Q}_0 - \overline{Q}_3$ | Complementary Data Outputs | | | | | | | # **Connection Diagrams** 24-Pin DIP # 24-Pin Quad Cerpak # **Function Select Table** | S <sub>2</sub> | S <sub>1</sub> | So | Function | |----------------|----------------|----|---------------| | L | L | L | Parallel Load | | L | L | Н | Complement | | L | Н | L | Shift Left | | L | Н | Н | Shift Right | | Н | L | L | Count Down | | Н | L | Н | Clear | | Н | Н | L | Count Up | | Н | Н | Н | Hold | # **Truth Table** $Q_0 = LSB$ | Inputs | | | | | | Outputs | | | | | | | | |--------|----------------|----------------|----|-----|---------------------|---------|----|-----------------------------|---------------------------|---------------------------|--------------------|-------------------------|--------------------------------| | MR | S <sub>2</sub> | S <sub>1</sub> | So | CEP | D <sub>o</sub> /CET | $D_3$ | СР | $Q_3$ | Q <sub>2</sub> | Q <sub>1</sub> | Q <sub>o</sub> | TC | Mode | | L | L | L | L | Х | X | Х | ~ | P <sub>3</sub> | P <sub>2</sub> | P <sub>1</sub> | Po | L | Preset (Parallel Load) | | L | L | L | Н | Х | Х | Х | ~ | $\overline{Q}_3$ | $\overline{\mathbb{Q}}_2$ | $\overline{\mathbb{Q}}_1$ | $\overline{Q}_{o}$ | L | Invert | | L | L | Н | L | Х | Х | Х | ~ | $D_3$ | $Q_3$ | $Q_2$ | Q <sub>1</sub> | $D_3$ | Shift to LSB | | L | L | Н | Н | Х | Х | Х | ~ | $Q_2$ | Q <sub>1</sub> | Qo | Do | Q <sub>3</sub> (Note 1) | Shift to MSB | | L | Н | L | L | L | L | Х | ~ | (Q <sub>0-3</sub> ) minus 1 | | 1 | Count Down | | | | L | Н | L | L | Н | L | Х | X | $Q_3$ | $Q_2$ | Q <sub>1</sub> | $Q_0$ | 1 | Count Down with CEP not active | | L | Н | L | L | X | Н | Х | Х | $Q_3$ | $Q_2$ | Q <sub>1</sub> | $Q_0$ | Н | Count Down with CET not active | | L | Н | L | Н | Х | Х | Х | ~ | L | L | L | L | Н | Clear | | L | Н | Н | L | L | L | Х | ~ | | $(Q_{0-3})$ | plus 1 | lus 1 2 | | Count Up | | L | Н | Н | L | Н | L | Х | X | $Q_3$ | $Q_2$ | Q <sub>1</sub> | Qo | 2 | Count Up with CEP not active | | L | Н | Н | L | Х | Н | Х | Х | $Q_3$ | $Q_2$ | $Q_1$ | $Q_0$ | Н | Count Up with CET not active | | L | Н | Н | Н | Х | Х | Х | Х | $Q_3$ | $Q_2$ | $Q_1$ | $Q_0$ | Н | Hold | | Н | L | L | L | Х | Х | Х | Х | L | L | L | L | L | | | Н | L | L | Н | X | Х | Х | X | L | L | L | L | L | | | Н | L | Н | L | Х | X | Х | Х | L | L | L | L | L | | | Н | L | Н | Н | Х | X | Х | Х | L | L | L | L | L | Asynchronous | | Н | Н | L | L | Х | L | Х | Х | L | L | L | L | L | Master Reset | | Н | Н | L | L | Х | Н | Х | Х | L | L | L | L | н | | | Н | Н | L | Н | X | X | Х | Х | L | L | L | L | н | | | Н | Н | Н | L | X | X | Х | Х | L | L | L | L | н | | | Н | Н | Н | Н | X | Х | Х | X | L | L | L | L | н | | 1 = L if $Q_0 - Q_3$ = LLLL H if $Q_0 - Q_3$ = LLLL 2 = L if $Q_0 - Q_3$ = HHHH H if $Q_0 - Q_3$ = HHHH H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care $\nearrow$ = LOW-to-HIGH Transition Note 1: Before the clock, $\overline{\text{TC}}$ is $\text{Q}_3$ After the clock, $\overline{\text{TC}}$ is $\mathsf{Q}_2$ # **Absolute Maximum Ratings** (Note 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Storage Temperature $(T_{STG})$ $-65^{\circ}C$ to $+150^{\circ}C$ Maximum Junction Temperature (T<sub>J</sub>) Ceramic +175°C $V_{\text{EE}}$ Pin Potential to Ground Pin -7.0 V to +0.5 V ESD (Note 3) ≥2000V # Recommended Operating Conditions Case Temperature (T<sub>C</sub>) $\begin{array}{ll} \mbox{Military} & -55\mbox{°C to } +125\mbox{°C} \\ \mbox{Supply Voltage (V}_{EE}) & -5.7\mbox{V to } -4.2\mbox{V} \end{array}$ Note 2: Absolute maximum ratings are those values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 3: ESD testing conforms to MIL-STD-883, Method 3015. # Military Version DC Electrical Characteristics $V_{EE}$ = -4.2V to -5.7V, $V_{CC}$ = $V_{CCA}$ = GND, T $_{C}$ = -55°C to +125°C | Symbol | Parameter | Min | Max | Units | T <sub>c</sub> | Cond | litions | Notes | |------------------|----------------------|-------|-------|-------|----------------|-----------------------------------------|--------------|--------------------| | V <sub>OH</sub> | Output HIGH Voltage | -1025 | -870 | mV | 0°C to | | | | | | | | | | +125°C | $V_{IN} = V_{IH (Max)}$ | Loading with | | | | | -1085 | -870 | mV | −55°C | or V <sub>IL (Min)</sub> | 50Ω to -2.0V | (Notes 4, 5, 6) | | V <sub>OL</sub> | Output LOW Voltage | -1830 | -1620 | mV | 0°C to | | | | | | | | | | +125°C | | | | | | | -1830 | -1555 | mV | −55°C | | | | | V <sub>OHC</sub> | Output HIGH Voltage | -1035 | | mV | 0°C to | | | | | | | | | | +125°C | V <sub>IN</sub> = V <sub>IH (Min)</sub> | Loading with | | | | | -1085 | | mV | −55°C | or V <sub>IL (Max)</sub> | 50Ω to –2.0V | (Notes 4, 5, 6) | | V <sub>OLC</sub> | Output LOW Voltage | | -1610 | mV | 0°C to | | | | | | | | | | +125°C | | | | | | | | -1555 | mV | −55°C | | | | | V <sub>IH</sub> | Input HIGH Voltage | -1165 | -870 | mV | -55°C to | Guaranteed HIGH Signal | | (Notes 4, 5, 6, 7) | | | | | | | +125°C | for All Inputs | | | | $V_{IL}$ | Input LOW Voltage | -1830 | -1475 | mV | −55°C to | Guaranteed LOW Signal | | (Notes 4, 5, 6, 7) | | | | | | | +125°C | for All Inputs | | | | I <sub>IL</sub> | Input LOW Current | 0.50 | | μA | −55°C to | $V_{EE} = -4.2V$ | | (Notes 4, 5, 6) | | | | | | | +125°C | $V_{IN} = V_{IL (Min)}$ | | | | I <sub>IH</sub> | Input HIGH Current | | 240 | μA | 0°C to | $V_{EE} = -5.7V$ | | | | | | | | | +125°C | $V_{IN} = V_{IH(Max)}$ | | (Notes 4, 5, 6) | | | | | 340 | μA | −55°C | | | | | I <sub>EE</sub> | Power Supply Current | | | | −55°C | Inputs Open | | | | | | -185 | -70 | mA | to | $V_{EE} = -4.2V \text{ to}$ | -4.8V | (Notes 4, 5, 6) | | | | -195 | -70 | | +125°C | $V_{EE} = -4.2V \text{ to}$ | -5.7V | | Note 4: F100K 300 Series cold temperature testing is performed by temperature soaking (to guarantee junction temperature equals -55°C), then testing immediately without allowing for the junction temperature to stabilize due to heat dissipation after power-up. This provides "cold start" specs which can be considered a worst case condition at cold temperatures. Note 5: Screen tested 100% on each device at -55°C, +25°C, and +125°C, Subgroups 1, 2, 3, 7, and 8. Note 6: Sample tested (Method 5005, Table I) on each manufactured lot at -55°C, +25°C, +125°C, Subgroups A1, 2, 3, 7, and 8. Note 7: Guaranteed by applying specified input conditon and testing $V_{OH}/V_{OL}$ . # Military Version AC Characteristics $V_{EE}$ = -4.2V to -5.7V, $V_{CC}$ = $V_{CCA}$ = GND | Symbol | Parameter | $T_C = -55^{\circ}C$ | | T <sub>C</sub> = +25°C | | T <sub>C</sub> = +125° | | Units | Conditions | Notes | |---------------------|--------------------------------|----------------------|------|------------------------|------|------------------------|------|-------|-------------------|----------------------| | | | Min Max | | Min Max | | Min Max | | | | | | f <sub>shift</sub> | Shift Frequency | 325 | | 325 | | 325 | | MHz | Figures 2, 3 | (Note 11) | | t <sub>PLH</sub> | Propagation Delay | 0.40 | 2.30 | 0.50 | 2.20 | 0.40 | 2.50 | ns | Figures 1, 3 | | | t <sub>PHL</sub> | CP to $Q_n$ , $\overline{Q}_n$ | | | | | | | | | (Notes 8, 9, 10, 12) | | t <sub>PLH</sub> | Propagation Delay | 1.30 | 3.90 | 1.70 | 3.80 | 1.70 | 4.20 | ns | Figures 1, 7, 8 | | | t <sub>PHL</sub> | CP to TC (Shift) | | | | | | | | | | | t <sub>PLH</sub> | Propagation Delay | 1.20 | 4.60 | 1.50 | 4.60 | 1.60 | 5.20 | ns | Figures 1, 9 | (Notes 8, 9, 10, 12) | | t <sub>PHL</sub> | CP to TC (Count) | | | | | | | | | | | t <sub>PLH</sub> | Propagation Delay | 0.60 | 2.90 | 0.80 | 2.80 | 0.90 | 3.20 | ns | Figures 1, 4 | | | t <sub>PHL</sub> | MR to $Q_n$ , $\overline{Q}_n$ | | | | | | | | | (Notes 8, 9, 10, 12) | | t <sub>PLH</sub> | Propagation Delay | 2.30 | 5.20 | 2.70 | 5.20 | 2.90 | 5.90 | ns | Figures 1, 12 | | | t <sub>PHL</sub> | MR to TC (Count) | | | | | | | | | | | $t_{PHL}$ | Propagation Delay | 2.10 | 4.30 | 2.20 | 4.10 | 2.40 | 4.70 | ns | Figures 1, 10, 11 | (Notes 8, 9, 10, 12) | | | MR to TC (Shift) | | | | | | | | | | | t <sub>PLH</sub> | Propagation Delay | 0.70 | 3.20 | 1.00 | 3.20 | 1.30 | 4.10 | ns | | | | t <sub>PHL</sub> | D₀/CET to TC | | | | | | | | Figures 1, 5 | (Notes 8, 9, 10, 12) | | t <sub>PLH</sub> | Propagation Delay | 1.30 | 4.10 | 1.50 | 4.20 | 1.70 | 4.90 | ns | | | | t <sub>PHL</sub> | S <sub>n</sub> to TC | | | | | | | | | | | t <sub>TLH</sub> | Transition Time | 0.20 | 1.90 | 0.20 | 1.80 | 0.20 | 2.00 | ns | Figures 1, 3 | (Note 11) | | t <sub>THL</sub> | 20% to 80%, 80% to 20% | | | | | | | | | | | t <sub>s</sub> | Setup Time | | | | | | | | | | | | $D_3$ | 1.40 | | 1.40 | | 1.40 | | | | | | | P <sub>n</sub> | 1.70 | | 1.70 | | 1.70 | | | | | | | D <sub>o</sub> /CET | 1.80 | | 1.80 | | 1.80 | | ns | Figure 6 | (Note 11) | | | CEP | 1.80 | | 1.80 | | 1.80 | | | | | | | S <sub>n</sub> | 3.30 | | 3.30 | | 3.30 | | | | | | | MR (Release Time) | 2.60 | | 2.60 | | 2.60 | | | | | | t <sub>h</sub> | Hold Time | | | | | | | | | | | | $D_3$ | 0.90 | | 0.90 | | 0.90 | | | | | | | P <sub>n</sub> | 1.00 | | 1.00 | | 1.00 | | ns | Figure 6 | (Note 11) | | | D <sub>o</sub> ∕CET | 0.70 | | 0.70 | | 0.70 | | | | | | | CEP | 0.60 | | 0.60 | | 0.60 | | | | | | | S <sub>n</sub> | 0.00 | | 0.00 | | 0.00 | | | | | | t <sub>pw</sub> (H) | Pulse Width<br>HIGH: CP | 1.60 | | 1.60 | | 1.60 | | ns | Figures 3, 4 | (Note 11) | | | MR | 2.00 | | 2.00 | | 2.00 | | | | | Note 8: F100K 300 Series cold temperature testing is performed by temperature soaking (to guarantee junction temperature equals –55°C), then testing immediately after power-up. This provides "cold start" specs which can be considered a worst case condition at cold temperatures. Note 9: Screen tested 100% on each device at +25°C temperature only, Subgroups A9. Note 10: Sample tested (Method 5005, Table I) on each manufactured lot at +25°C, Subgroups A9, and at +125°C and -55°C temperatures, Subgroups A10 and A11. $\textbf{Note 11:} \ \ \text{Not tested at } +25^{\circ}\text{C}, \ +125^{\circ}\text{C}, \ \text{and } -55^{\circ}\text{C temperature (design characterization data)}.$ Note 12: The propagation delay specified is for single output switching. Delays may vary up to 250 ps with multiple outputs switching. # **Test Circuitry** #### Notes: Voc. $V_{CC}$ , $V_{CC}$ = +2V, $V_{EE}$ = -2.5V L1, L2 and L3 = equal length $50\Omega$ impedance lines $R_T$ = $50\Omega$ terminator internal to scope Decoupling 0.1 $\mu F$ from GND to $V_{CC}$ and $V_{EE}$ All unused outputs are loaded with $50\Omega$ to GND $C_L$ = Fixture and stray capacitance $\leq 3$ pF Pin numbers shown are for flatpak; for DIP see logic symbol FIGURE 1. AC Test Circuit # Test Circuitry (Continued) PULSE GENERATOR THE SCOPE CHAN A PULSE GENERATOR THE SCOPE CHAN B THE SCOPE CHAN B THE SCOPE CHAN B THE SCOPE CHAN B THE SCOPE CHAN B #### Notes: For shift right mode, +1.05V is applied at S<sub>0</sub>. The feedback path from output to input should be as short as possible. FIGURE 2. Shift Frequency Test Circuit (Shift Left) # **Switching Waveforms** FIGURE 3. Propagation Delay (Clock) and Transition Times FIGURE 4. Propagation Delay (Reset) FIGURE 5. Propagation Delay (Serial Data, Selects) # Switching Waveforms (Continued) #### Notes: $t_{\rm S}$ is the minimum time before the transition of the clock that information must be present at the data input. $t_h^{\dagger}$ is the minimum time after the transition of the clock that information must remain unchanged at the data input. FIGURE 6. Setup and Hold Time Note: Shift Right Mode; $S_0 = H$ , $S_1 = H$ , $S_2 = L$ . FIGURE 7. Propagation Delay, Clock to Terminal Count (Shift Right Mode) Note: Shift Left Mode; $S_0 = L$ , $S_1 = H$ , $S_2 = L$ . FIGURE 8. Propagation Delay, Clock to Terminal Count (Shift Left Mode) # Switching Waveforms (Continued) \*Decimal representation of binary outputs. Count Up: $S_0$ = L, $S_1$ = H, $S_2$ = H; Count Down: $S_0$ = L, $S_1$ = L, $S_2$ = H. Measurement taken at 50% point of waveform. FIGURE 9. Propagation Delay, Clock to Terminal Count (Count Up and Count Down Modes) Note: Shift Right Mode; $S_0 = H$ , $S_1 = H$ , $S_2 = L$ . FIGURE 10. Propagation Delay, Master Reset to Terminal Count (Shift Right Mode) Note: Shift Left Mode; $S_0 = L$ , $S_1 = H$ , $S_2 = L$ . FIGURE 11. Propagation Delay, Master Reset to Terminal Count (Shift Left Mode) #### Note: \*Decimal representation of binary outputs. Count Up Mode: $S_0 = L$ , $S_1 = H$ , $S_2 = H$ . #### Note: \*Decimal representation of binary outputs. Count Down Mode: $S_0 = L$ , $S_1 = L$ , $S_2 = H$ . FIGURE 12. Propagation Delay, Master Reset to Terminal Count (Count Up and Count Down Modes) # **Applications** ### 3-Stage Divider, Preset Count Down Mode Note: If $S_0 = S_1 = S_2 = LOW$ , then $T_C = LOW$ 24-Lead Quad Cerpak (F) NS Package Number W24B 15 www.national.com W24B (REV D) #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com **National Semiconductor** Europe Fax: +49 (0) 1 80-530 85 86 Fax: +49 (0) 1 80-530 85 86 Email: europe support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Fax: 65-2504466 Email: sea.support@nsc.com Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179 National Semiconductor