# ASSP For Power Supply Applications **BIPOLAR** # **Switching Regulator Controller** ## **MB3817** #### **■** DESCRIPTION The MB3817 is a pulse width modulator (PWM) type switching regulator controller IC designed for low-voltage and high-speed operation. This can be used in applications as down-conversion or down/up-conversion (Zeta method). With fewer external components and faster operating speed, the MB3817 enables reduction in power supply unit size, making it ideal for use with internal power supplies in compact, high-performance portable devices. ## **■ FEATURES** - Wide range of operating power supply voltages: 2.5 V to 18 V - Built-in high-precision reference voltage generator: 1.5 V ± 2% - High speed operation is possible: Max. 500 kHz - $\bullet$ Wide input voltage range of error amplifier: 0 to Vcc 0.9 V - · Built-in soft start function - Built-in timer/latch-actuated short-circuiting protection circuit - Totem-pole type output with adjustable on/off current (for PNP transistors) - Built-in standby function - Small package: SSOP-16P (FPT-16P-M05) #### ■ PACKAGE ## **■ PIN ASSIGNMENT** ## **■ PIN DESCRIPTION** | Pin no. | Pin name | I/O | Descriptions | |---------|------------------|-----|----------------------------------------------------------------------------------------------------------------| | 1 | СТ | _ | This pin connects to a capacitor for setting the triangular-wave frequency. | | 2 | RT | _ | This pin connects to a resistor for setting the triangular-wave frequency. | | 3 | +IN | I | Error amplifier non-inverted input pin | | 4 | -IN | I | Error amplifier inverted input pin | | 5 | FB | 0 | Error amplifier output pin | | 6 | DTC | I | Dead time control pin | | 7 | CB1 | _ | Boot capacitor connection pin | | 8 | CB2 | _ | Boot capacitor connection pin | | 9 | Vcc | _ | Power supply pin | | 10 | OUT | 0 | Totem-pole type output pin | | 11 | VE | _ | Output current setting pin | | 12 | GND | _ | Ground pin | | 13 | CS | _ | Soft start setting capacitor connection pin | | 14 | CSCP | _ | Short detection setting capacitor connection pin | | 15 | CTL | I | Power supply control pin When this pin is High, IC is inactive state When this pin is Low, IC is standby state | | 16 | V <sub>REF</sub> | 0 | Reference voltage output pin | ## **■ BLOCK DIAGRAM** ## ■ ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Condition | Rat | Unit | | | |----------------------|----------|------------|-------------|------|------|--| | raiailletei | Syllibol | Condition | Min. | Max. | Onit | | | Power supply voltage | Vcc | _ | _ | 20 | V | | | Power dissipation | Po | Ta ≦ +25°C | _ | 440* | mW | | | Storage temperature | Tstg | _ | <b>–</b> 55 | +125 | °C | | <sup>\* :</sup> The package is mounted on the epoxy board (10 cm $\times$ 10 cm). WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. ## ■ RECOMMENDED OPERATING CONDITIONS | Doromotor | Symbol | Condition | | l lmi4 | | | |----------------------------------|--------|-----------|------|--------|-----------|------| | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | | Power supply voltage | Vcc | _ | 2.5 | 6.0 | 18 | V | | Reference voltage output current | lor | _ | -1 | _ | 0 | mA | | Error amp. input voltage | Vin | _ | 0 | _ | Vcc - 0.9 | V | | Control input voltage | Vctl | _ | 0 | _ | 18 | V | | Output current | lo | _ | 3 | _ | 30 | mA | | Timing capacitance | Ст | _ | 150 | _ | 1500 | pF | | Timing resistance | R⊤ | _ | 5.1 | _ | 100 | kΩ | | Oscillation frequency | fosc | _ | 10 | 200 | 500 | kHz | | Soft start capacitance | Cs | _ | _ | 0.1 | 1.0 | μF | | Short detection capacitance | CSCP | _ | _ | 0.1 | 1.0 | μF | | Boot capacitance | Св | _ | _ | _ | 0.1 | μF | | Operating temperature | Та | _ | -40 | +25 | +85 | °C | WARNING: Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges. Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representative beforehand. ## **■ ELECTRICAL CHARACTERISTICS** $(Vcc = 6 \text{ V}, Ta = +25^{\circ}C)$ | Parameter | | Symbol Pin Condition | | Condition | Value | | | Unit | |-------------------------------------------------------|---------------------------------|----------------------|-----|----------------------------------------------------|-------|------------|------|------| | | | Symbol | no. | Condition | Min. | Тур. | Max. | Unit | | Reference<br>section (Ref) | Output voltage | $V_{REF}$ | 16 | _ | 1.47 | 1.50 | 1.53 | V | | | Output temperature stability | ΔVREF/<br>VREF | 16 | $Ta = -40^{\circ}C \text{ to } +85^{\circ}C$ | _ | 0.5* | _ | % | | | Input stability | Line | 16 | Vcc = 2.5 V to 18 V | _ | 2 | 10 | mV | | Scotion (reci) | Load stability | Load | 16 | $I_{OR} = 0 \text{ mA to } -1 \text{ mA}$ | _ | 2 | 10 | mV | | | Short circuit output current | los | 16 | VREF = 1 V | -10 | <b>-</b> 5 | -2 | mA | | Under voltage | Threshold voltage | Vтн | 13 | Vcc = _ | _ | 2.0 | 2.3 | V | | lockout<br>protection | Threshold voltage | VTL | 13 | Vcc = _ | 1.5 | 1.8 | _ | V | | section (UVLO) | Hysteresis width | Vн | 13 | _ | 0.1 | 0.2 | _ | V | | (5.1.5.) | Reset voltage | $V_R$ | 13 | _ | 0.6 | 1.0 | _ | V | | | Threshold voltage | Vто | 10 | Duty cycle = 0 % | 0.9 | 1.0 | _ | V | | Soft start section | | V <sub>T100</sub> | 10 | Duty cycle = 100 % | _ | 1.4 | 1.5 | V | | (CS) | Input standby voltage | Vstb | 13 | _ | _ | 50 | 100 | mV | | | Charge current | Існв | 13 | _ | -1.4 | -1.0 | -0.6 | μΑ | | | Threshold voltage | V <sub>TH</sub> | 14 | _ | 0.60 | 0.65 | 0.70 | V | | Short circuit<br>detection section<br>(SCP) | Input standby voltage | Vsтв | 14 | _ | _ | 50 | 100 | mV | | | Input latch voltage | Vı | 14 | _ | _ | 50 | 100 | mV | | | Input source current | lı | 14 | _ | -1.4 | -1.0 | -0.6 | μΑ | | Triangular<br>waveform<br>oscillator section<br>(OSC) | Oscillator frequency | fosc | 10 | $C_T = 330 \text{ pF}$ $R_T = 6.2 \text{ k}\Omega$ | 450 | 500 | 550 | kHz | | | Frequency voltage stability | Δf/f <sub>dv</sub> | 10 | Vcc = 3.6 V to 16 V | _ | 1 | 10 | % | | | Frequency temperature stability | ∆f/f <sub>dt</sub> | 10 | Ta = -40°C to +85°C | _ | 1* | _ | % | <sup>\*:</sup> Standard design value. (Continued) ## (Continued) (Vcc = 6 V, Ta = +25°C) | Parameter | | Symbol | mbol Pin Condition | | Value | | | Unit | |---------------------------------------|---------------------------------|-------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-----------|------| | | | Symbol | no. | Condition | Min. | Тур. | Max. | Unit | | | Input offset voltage | Vio | 3, 4 | V <sub>FB</sub> = 1.2 V | _ | _ | 10 | mV | | | Input offset current | lio | 3, 4 | V <sub>FB</sub> = 1.2 V | | _ | 100 | nΑ | | | Input bias current | lı | 3, 4 | V <sub>FB</sub> = 1.2 V | -200 | -100 | _ | nA | | | Common mode input voltage range | Vсм | 3, 4 | _ | 0 | _ | Vcc - 0.9 | V | | Error amp. | Common mode rejection ratio | CMRR | 5 | DC | 60 | 100 | _ | dB | | section (Error | Voltage gain | A٧ | 5 | DC | 60 | 100 | _ | dB | | Amp.) | Frequency bandwidth | BW | 5 | Av = 0 dB | _ | 800* | | kHz | | | Maximum output | V <sub>OM</sub> + | 5 | _ | 1.8 | 2.0 | _ | V | | | voltage width | V <sub>ом</sub> - | 5 | _ | | 50 | 500 | mV | | | Output sink current | lo+ | 5 | V <sub>FB</sub> = 1.2 V | 60 | 120 | _ | μΑ | | | Output source current | lo- | 5 | V <sub>FB</sub> = 1.2 V | _ | -2.0 | -0.6 | mA | | | Threshold voltage | Vто | 10 | Duty cycle = 0 % | 0.9 | 1.0 | _ | V | | Dood time | | V <sub>T100</sub> | 10 | Duty cycle = 100 % | _ | 1.4 | 1.5 | V | | Dead time<br>control section<br>(DTC) | ON duty cycle | Dtr | 10 | $\begin{aligned} \text{Vdtc} &= \text{Vref} \times 0.88 \\ \text{Ct} &= 330 \text{ pF,} \\ \text{Rt} &= 6.2 \text{ k}\Omega \end{aligned}$ | 70 | 80 | 90 | % | | | Input current | Іртс | 6 | V <sub>DTC</sub> = 0 V | -500 | -250 | _ | nA | | PWM | Threshold voltage | Vто | 10 | Duty cycle = 0 % | 0.9 | 1.0 | _ | V | | comparator | | V <sub>T100</sub> | 10 | Duty cycle = 100 % | _ | 1.4 | 1.5 | V | | section (PWM | Input sink current | lı+ | 5 | _ | 60 | 120 | _ | μΑ | | Comp.) | Input source current | lı- | 5 | _ | | -2.0 | -0.6 | mA | | | Output sink current | lo+ | 10 | $R_E = 15 \text{ k}\Omega$ | 18 | 30 | 42 | mΑ | | Output section<br>(OUT) | Output source current | lo- | 10 | Duty ≤ 5 % | _ | -100 | -50 | mA | | | Standby leakage current | ILO | 10 | Vcc = 18 V,<br>Vo = 18 V | _ | _ | 10 | μΑ | | Control section | Input on condition | Von | 11 | _ | 2.1 | _ | 18 | V | | (CTL) | Input off condition | Voff | 11 | _ | 0 | _ | 0.7 | V | | Input current | | lı . | 15 | Vctl = 5 V | _ | 100 | 200 | μΑ | | Standby current | | Iccs | 9 | Vctl = 0 V | | | 10 | μΑ | | Power supply cu | rrent | Icc | 9 | Output "H" | _ | 2.7 | 4.0 | mA | <sup>\* :</sup> Standard design value. ## **■ TYPICAL CHARACTERISTICS** ## (Continued) #### **■ FUNCTIONAL DESCRIPTION** ## 1. Switching Regulator Functions ## (1) Reference voltage circuit (Ref) The reference voltage circuit generates a temperature-compensated stable voltage (≒1.50 V). This reference voltage is used as the reference voltage and bias level for the power control unit. #### (2) Triangular-wave oscillator circuit By connecting a timing capacitor and a resistor to the $C_T$ (pin1) and the $R_T$ (pin2) terminals, it is possible to generate any desired triangular oscillation waveform. #### (3) Error amplifier The error amp. is an amplifier circuit that detects the output voltage from the switching regulator and produces the PWM control signal. The broad in-phase input voltage range of 0 V to Vcc - 0.9 V provides easy setting from external power supplies and enables use with applications such as DC motor speed control systems. Also, it is possible to provide stable phase compensation for a system by setting up any desired level of loop gain, by connecting feedback resistance and a capacitor between the error amp. output pin (FB pin (pin 5)) and the inverse input pin (–IN pin (pin 4)). ## (4) PWM comparator (PWM Comp.) This is a voltage comparator with one inverted input and three non-inverted inputs, and operates as a voltagepulse width modulator controlling output duty in relation to input voltage. The output transistor is turned on during the interval in which the triangular waveform is lower than any of three voltages: the error amp. output voltage (FB pin (pin 5)), soft start set voltage (CS pin (pin 13)), or dwell time setting voltage (DTC pin (pin 6)). ### (5) Output circuits (OUT) The output circuit has totem pole type configuration, and can drive an external PNP transistor. The on current value can be set up to a maximum of 30 mA using the resistance (RE) connected to the VE pin (pin 11). The off current is set by connecting a bootstrap capacitor C<sub>B</sub> between the CP1 pin (pin 7) and CP2 pin (pin 8). #### 2. Power Supply Control Functions The output is switched on and off according to the voltage level at the CTL pin (pin 15). | CTL pin voltage level | Channel on/off status | | | |-----------------------|-----------------------|--|--| | L (≦0.7 V) | Standby mode* | | | | H (≧2.1 V) | Operating mode | | | <sup>\*:</sup> Supply current in standby mode is 10 μA or less. #### 3. Protective Circuit Functions #### (1) Soft start and short protection circuits (CS, SCP) Soft starting, by preventing a rush current at power-on, can be provided by connecting a capacitor Cs to the CS pin (pin 13). After the soft start operation is completed, the CSCP pin (pin 14) is held at "L" level (standby voltage V<sub>STB</sub>), which functions as short detection standby mode. If an output short causes the error amp. output to rise above 1.5 V, capacitor C<sub>SCP</sub> begins charging, and after reaching threshold voltage V<sub>TH</sub> of 0.65 V causes the OUT pin (pin 10) to be fixed at "H" level and the dwell time to be set to 100%, and the CSCP pin (pin 14) is held at "L" level. Once the protection circuit has been activated, the power supply must be reset to restore operation. ## (2) Low input voltage error prevention circuit (UVLO) Power-on surges and momentary drops in power supply voltage can cause errors in control IC operation, which can destroy or damage systems. The low input voltage error protection circuit compares the supply voltage to the internal reference voltage, and sets the OUT pin (pin 10) to "H" level in the event of a drop in supply voltage. Operation is restored when the power supply voltage returns above the threshold voltage of the low input voltage error prevention circuit. ## **■ SETTING OUTPUT VOLTAGE** • Output voltage Vo is plus • Output voltage Vo is minus ## **■ METHOD OF SETTING THE OUTPUT CURRENT** The output circuit is comprised of a totem-pole configuration. Its output current waveform is such that the ON-current value is set by constant current and the OFF-current value is set by a time constant. These output currents are set using the equations below. ON current: Io<sup>+</sup> [mA] $\stackrel{\cdot}{=} \frac{500}{\text{Re} [\Omega]}$ (Voltage on output current-setting pin V<sub>E</sub> = 0.5 V) OFF current: OFF-current time constant = proportional to the value of CB ## **■** METHOD OF SETTING THE SHORT DETECTION TIME The error amp. output is connected to the inverted input of the short detector comparator circuit (SCP Comp.), where it is constantly compared to the reference voltage of approximately 1.5 V that is connected to the non-inverted input. If the switching regulator load conditions are stabilized, the short detector comparator output is at "H" level, transistor Q3 is on, and the CSCP pin (pin14) holds the input standby voltage V<sub>STB</sub> which is 50 mV. If load conditions change rapidly due to a cause such as a load short, so that output voltage falls, the short detector comparator circuit output changes to "L" level. When this happens, transistor Q3 turns off and the short detector capacitor $C_{\text{SCP}}$ connected externally to the CSCP pin starts charging from the input source current $I_{\text{I}}$ , which is $-1.0~\mu\text{A}$ . Short detection time (tpe) $t_{\text{PE}}[s] = 0.65 \times C_{\text{SCP}}[\mu F]$ When the short detector capacitor $C_{SCP}$ has been charged to the threshold voltage $V_{TH}$ , which is 0.65 V, the SR latch is set, and the external PNP transistor is turned off (setting dwell time to 100%). At this time, the SR latch input is closed, and the CSCP pin is set to input latch voltage $V_{I}$ which is 50 mV. ## **■ TREATMENT WHEN NOT USING CSCP** When you do not use the timer/latch-actuated short-circuiting protection circuit, connect the CSCP terminal (pin 14) to GND. ## **■ METHOD OF SETTING SOFT START TIME** To protect against surge currents when the IC is turned on, a soft start setting can be made by connecting a soft start capacitor (Cs) to the CS pin (pin 13). When the IC starts up (CTL pin (pin 15) to "H" level, $Vcc \ge UVLO$ threshold voltage $V_{TH}$ ) the transistor Q1 turns off and the soft start capacitor (Cs) connected to the CS pin begins charging from the charge current $I_{CHG}$ which is $-1.0~\mu A$ . At this time, if the CS pin voltage is less than 0.9 V, the soft start comparator circuit output goes to "H" level, transistor Q2 turns on and the CSCP pin (pin 14) holds input standby voltage V<sub>STB</sub> which is 50 mV so that the short protection circuit is not activated. When the CS pin voltage is greater than or equal to 0.9 V, transistor Q2 turns off, the PWM comparator circuit compares the CS pin voltage with the triangular wave and changes the ON duty of the OUTPUT pin, thus achieving a soft start. Note that the soft start time is determined by the following formula. Soft start time (time before output ON duty reaches 50%) ts [ms] $$= 1.2 \times Cs[\mu F]$$ ## ■ TREATMENT WHEN NOT USING CS When not using the soft start function, the CS pin (pin 13) should be left open. ## **■** METHOD OF SETTING THE DEAD TIME When the device is set for step-up inverted output based on the flyback method, the output transistor is fixed to a full-on state (ON-duty = 100 %) at power switch-on. To prevent this problem, you may determine the voltages on the DTC terminals (pin 6) from the V<sub>REF</sub> voltage so you can easily set the output transistor's dead time (maximum ON-duty) independently for each channel as shown below. When the voltage on the DTC terminals (pin 6) is lower than the triangular-wave output voltage from the oscillator, the output transistor turns off. The dead time calculation formula assuming that triangular-wave amplitude $\cong$ 0.4 V and triangular-wave minimum voltage $\cong$ 1.4 V is given below. Duty (ON)<sub>MAX</sub> $$=$$ $\frac{\text{Vdt} - 1.0 \text{ V}}{0.4} \times 100 \text{ [\%]}$ When you do not use these DTC terminals, connect them to VREF terminal. • When using DTC to set dead time · When not using DTC to set dead time ## ■ EQUIVALENT SERIES RESISTOR AND STABILITY OF SMOOTHING CAPACITOR The equivalent series resistance (ESR) of a smoothing capacitor in a DC/DC converter greatly affects the phase characteristics of the loop depending on its value. System stability is improved by ESR because it causes the phase to lead that of the ideal capacitor in high-frequency regions. (See Figures 2 and 3) Conversely, if a low-ESR smoothing capacitor is used, system stability deteriorates. Therefore, use of a low-ESR semiconductor electrolytic capacitors (ex. OS–CON) or tantalum capacitors calls for careful attention. ### (Reference Data) The phase margin is halved by changing the smoothing capacitor from an aluminium electrolytic capacitor (Rc $\approx 1.0 \Omega$ ) to a small-ESR semiconductor electrolytic capacitor (OS – CON; Rc $\approx 0.2 \Omega$ ). (See Figure 5 and 6.) ## **■ APPLICATION EXAMPLE** ## 1. Step-down scheme ## 2. Zeta scheme ## 3. Flyback scheme ## **■ USAGE PRECAUTIONS** ## 1. Never use setting exceeding maximum rated conditions. Exceeding maximum rated conditions may cause permanent damage to the LSI. Also, it is recommended that recommended operating conditions be observed in normal use. Exceeding recommended operating conditions may adversely affect LSI reliability. ## 2. Use this device within recommended operating conditions. Recommended operating conditions are values within which normal LSI operation is warranted. Standard electrical characteristics are warranted within the range of recommended operating conditions and within the listed conditions for each parameter. ## 3. Printed circuit board ground lines should be set up with consideration for common impedance. ### 4. Take appropriate static electricity measures. - Containers for semiconductor materials should have anti-static protection or be made of conductive material. - After mounting, printed circuit boards should be stored and shipped in conductive bags or containers. - Work platforms, tools, and instruments should be properly grounded. - Working personnel should be grounded with resistance of 250 k $\Omega$ to 1 M $\Omega$ between body and ground. ## ■ ORDERING INFORMATION | Part number | Package | Remarks | |-------------|--------------------------------------|---------| | MB3817PFV | 16-pin Plastic SSOP<br>(FPT-16P-M05) | | ## **■ PACKAGE DIMENSION** ## **FUJITSU LIMITED** For further information please contact: #### Japan FUJITSU LIMITED Corporate Global Business Support Division Electronic Devices KAWASAKI PLANT, 4-1-1, Kamikodanaka Nakahara-ku, Kawasaki-shi Kanagawa 211-8588, Japan Tel: 81(44) 754-3763 Fax: 81(44) 754-3329 http://www.fujitsu.co.jp/ #### North and South America FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804, USA Tel: (408) 922-9000 Fax: (408) 922-9000 Customer Response Center Mon. - Fri.: 7 am - 5 pm (PST) Tel: (800) 866-8608 Fax: (408) 922-9179 http://www.fujitsumicro.com/ #### **Europe** FUJITSU MIKROELEKTRONIK GmbH Am Siebenstein 6-10 D-63303 Dreieich-Buchschlag Germany Tel: (06103) 690-0 Fax: (06103) 690-122 http://www.fujitsu-ede.com/ #### **Asia Pacific** FUJITSU MICROELECTRONICS ASIA PTE LTD #05-08, 151 Lorong Chuan New Tech Park Singapore 556741 Tel: (65) 281-0770 Fax: (65) 281-0220 http://www.fmap.com.sg/ #### F9812 © FUJITSU LIMITED Printed in Japan All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. FUJITSU semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with FUJITSU sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.